setup-sh7785.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530
  1. /*
  2. * SH7785 Setup
  3. *
  4. * Copyright (C) 2007 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. #include <linux/io.h>
  15. #include <linux/mm.h>
  16. #include <linux/sh_timer.h>
  17. #include <asm/mmzone.h>
  18. static struct sh_timer_config tmu0_platform_data = {
  19. .name = "TMU0",
  20. .channel_offset = 0x04,
  21. .timer_bit = 0,
  22. .clk = "tmu012_fck",
  23. .clockevent_rating = 200,
  24. };
  25. static struct resource tmu0_resources[] = {
  26. [0] = {
  27. .name = "TMU0",
  28. .start = 0xffd80008,
  29. .end = 0xffd80013,
  30. .flags = IORESOURCE_MEM,
  31. },
  32. [1] = {
  33. .start = 28,
  34. .flags = IORESOURCE_IRQ,
  35. },
  36. };
  37. static struct platform_device tmu0_device = {
  38. .name = "sh_tmu",
  39. .id = 0,
  40. .dev = {
  41. .platform_data = &tmu0_platform_data,
  42. },
  43. .resource = tmu0_resources,
  44. .num_resources = ARRAY_SIZE(tmu0_resources),
  45. };
  46. static struct sh_timer_config tmu1_platform_data = {
  47. .name = "TMU1",
  48. .channel_offset = 0x10,
  49. .timer_bit = 1,
  50. .clk = "tmu012_fck",
  51. .clocksource_rating = 200,
  52. };
  53. static struct resource tmu1_resources[] = {
  54. [0] = {
  55. .name = "TMU1",
  56. .start = 0xffd80014,
  57. .end = 0xffd8001f,
  58. .flags = IORESOURCE_MEM,
  59. },
  60. [1] = {
  61. .start = 29,
  62. .flags = IORESOURCE_IRQ,
  63. },
  64. };
  65. static struct platform_device tmu1_device = {
  66. .name = "sh_tmu",
  67. .id = 1,
  68. .dev = {
  69. .platform_data = &tmu1_platform_data,
  70. },
  71. .resource = tmu1_resources,
  72. .num_resources = ARRAY_SIZE(tmu1_resources),
  73. };
  74. static struct sh_timer_config tmu2_platform_data = {
  75. .name = "TMU2",
  76. .channel_offset = 0x1c,
  77. .timer_bit = 2,
  78. .clk = "tmu012_fck",
  79. };
  80. static struct resource tmu2_resources[] = {
  81. [0] = {
  82. .name = "TMU2",
  83. .start = 0xffd80020,
  84. .end = 0xffd8002f,
  85. .flags = IORESOURCE_MEM,
  86. },
  87. [1] = {
  88. .start = 30,
  89. .flags = IORESOURCE_IRQ,
  90. },
  91. };
  92. static struct platform_device tmu2_device = {
  93. .name = "sh_tmu",
  94. .id = 2,
  95. .dev = {
  96. .platform_data = &tmu2_platform_data,
  97. },
  98. .resource = tmu2_resources,
  99. .num_resources = ARRAY_SIZE(tmu2_resources),
  100. };
  101. static struct sh_timer_config tmu3_platform_data = {
  102. .name = "TMU3",
  103. .channel_offset = 0x04,
  104. .timer_bit = 0,
  105. .clk = "tmu345_fck",
  106. };
  107. static struct resource tmu3_resources[] = {
  108. [0] = {
  109. .name = "TMU3",
  110. .start = 0xffdc0008,
  111. .end = 0xffdc0013,
  112. .flags = IORESOURCE_MEM,
  113. },
  114. [1] = {
  115. .start = 96,
  116. .flags = IORESOURCE_IRQ,
  117. },
  118. };
  119. static struct platform_device tmu3_device = {
  120. .name = "sh_tmu",
  121. .id = 3,
  122. .dev = {
  123. .platform_data = &tmu3_platform_data,
  124. },
  125. .resource = tmu3_resources,
  126. .num_resources = ARRAY_SIZE(tmu3_resources),
  127. };
  128. static struct sh_timer_config tmu4_platform_data = {
  129. .name = "TMU4",
  130. .channel_offset = 0x10,
  131. .timer_bit = 1,
  132. .clk = "tmu345_fck",
  133. };
  134. static struct resource tmu4_resources[] = {
  135. [0] = {
  136. .name = "TMU4",
  137. .start = 0xffdc0014,
  138. .end = 0xffdc001f,
  139. .flags = IORESOURCE_MEM,
  140. },
  141. [1] = {
  142. .start = 97,
  143. .flags = IORESOURCE_IRQ,
  144. },
  145. };
  146. static struct platform_device tmu4_device = {
  147. .name = "sh_tmu",
  148. .id = 4,
  149. .dev = {
  150. .platform_data = &tmu4_platform_data,
  151. },
  152. .resource = tmu4_resources,
  153. .num_resources = ARRAY_SIZE(tmu4_resources),
  154. };
  155. static struct sh_timer_config tmu5_platform_data = {
  156. .name = "TMU5",
  157. .channel_offset = 0x1c,
  158. .timer_bit = 2,
  159. .clk = "tmu345_fck",
  160. };
  161. static struct resource tmu5_resources[] = {
  162. [0] = {
  163. .name = "TMU5",
  164. .start = 0xffdc0020,
  165. .end = 0xffdc002b,
  166. .flags = IORESOURCE_MEM,
  167. },
  168. [1] = {
  169. .start = 98,
  170. .flags = IORESOURCE_IRQ,
  171. },
  172. };
  173. static struct platform_device tmu5_device = {
  174. .name = "sh_tmu",
  175. .id = 5,
  176. .dev = {
  177. .platform_data = &tmu5_platform_data,
  178. },
  179. .resource = tmu5_resources,
  180. .num_resources = ARRAY_SIZE(tmu5_resources),
  181. };
  182. static struct plat_sci_port sci_platform_data[] = {
  183. {
  184. .mapbase = 0xffea0000,
  185. .flags = UPF_BOOT_AUTOCONF,
  186. .type = PORT_SCIF,
  187. .irqs = { 40, 40, 40, 40 },
  188. .clk = "scif_fck",
  189. }, {
  190. .mapbase = 0xffeb0000,
  191. .flags = UPF_BOOT_AUTOCONF,
  192. .type = PORT_SCIF,
  193. .irqs = { 44, 44, 44, 44 },
  194. .clk = "scif_fck",
  195. }, {
  196. .mapbase = 0xffec0000,
  197. .flags = UPF_BOOT_AUTOCONF,
  198. .type = PORT_SCIF,
  199. .irqs = { 60, 60, 60, 60 },
  200. .clk = "scif_fck",
  201. }, {
  202. .mapbase = 0xffed0000,
  203. .flags = UPF_BOOT_AUTOCONF,
  204. .type = PORT_SCIF,
  205. .irqs = { 61, 61, 61, 61 },
  206. .clk = "scif_fck",
  207. }, {
  208. .mapbase = 0xffee0000,
  209. .flags = UPF_BOOT_AUTOCONF,
  210. .type = PORT_SCIF,
  211. .irqs = { 62, 62, 62, 62 },
  212. .clk = "scif_fck",
  213. }, {
  214. .mapbase = 0xffef0000,
  215. .flags = UPF_BOOT_AUTOCONF,
  216. .type = PORT_SCIF,
  217. .irqs = { 63, 63, 63, 63 },
  218. .clk = "scif_fck",
  219. }, {
  220. .flags = 0,
  221. }
  222. };
  223. static struct platform_device sci_device = {
  224. .name = "sh-sci",
  225. .id = -1,
  226. .dev = {
  227. .platform_data = sci_platform_data,
  228. },
  229. };
  230. static struct platform_device *sh7785_devices[] __initdata = {
  231. &tmu0_device,
  232. &tmu1_device,
  233. &tmu2_device,
  234. &tmu3_device,
  235. &tmu4_device,
  236. &tmu5_device,
  237. &sci_device,
  238. };
  239. static int __init sh7785_devices_setup(void)
  240. {
  241. return platform_add_devices(sh7785_devices,
  242. ARRAY_SIZE(sh7785_devices));
  243. }
  244. arch_initcall(sh7785_devices_setup);
  245. static struct platform_device *sh7785_early_devices[] __initdata = {
  246. &tmu0_device,
  247. &tmu1_device,
  248. &tmu2_device,
  249. &tmu3_device,
  250. &tmu4_device,
  251. &tmu5_device,
  252. };
  253. void __init plat_early_device_setup(void)
  254. {
  255. early_platform_add_devices(sh7785_early_devices,
  256. ARRAY_SIZE(sh7785_early_devices));
  257. }
  258. enum {
  259. UNUSED = 0,
  260. /* interrupt sources */
  261. IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  262. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  263. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  264. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL,
  265. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  266. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  267. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  268. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL,
  269. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  270. WDT, TMU0, TMU1, TMU2, TMU2_TICPI,
  271. HUDI, DMAC0, SCIF0, SCIF1, DMAC1, HSPI,
  272. SCIF2, SCIF3, SCIF4, SCIF5,
  273. PCISERR, PCIINTA, PCIINTB, PCIINTC, PCIINTD, PCIC5,
  274. SIOF, MMCIF, DU, GDTA,
  275. TMU3, TMU4, TMU5,
  276. SSI0, SSI1,
  277. HAC0, HAC1,
  278. FLCTL, GPIO,
  279. /* interrupt groups */
  280. TMU012, TMU345
  281. };
  282. static struct intc_vect vectors[] __initdata = {
  283. INTC_VECT(WDT, 0x560),
  284. INTC_VECT(TMU0, 0x580), INTC_VECT(TMU1, 0x5a0),
  285. INTC_VECT(TMU2, 0x5c0), INTC_VECT(TMU2_TICPI, 0x5e0),
  286. INTC_VECT(HUDI, 0x600),
  287. INTC_VECT(DMAC0, 0x620), INTC_VECT(DMAC0, 0x640),
  288. INTC_VECT(DMAC0, 0x660), INTC_VECT(DMAC0, 0x680),
  289. INTC_VECT(DMAC0, 0x6a0), INTC_VECT(DMAC0, 0x6c0),
  290. INTC_VECT(DMAC0, 0x6e0),
  291. INTC_VECT(SCIF0, 0x700), INTC_VECT(SCIF0, 0x720),
  292. INTC_VECT(SCIF0, 0x740), INTC_VECT(SCIF0, 0x760),
  293. INTC_VECT(SCIF1, 0x780), INTC_VECT(SCIF1, 0x7a0),
  294. INTC_VECT(SCIF1, 0x7c0), INTC_VECT(SCIF1, 0x7e0),
  295. INTC_VECT(DMAC1, 0x880), INTC_VECT(DMAC1, 0x8a0),
  296. INTC_VECT(DMAC1, 0x8c0), INTC_VECT(DMAC1, 0x8e0),
  297. INTC_VECT(DMAC1, 0x900), INTC_VECT(DMAC1, 0x920),
  298. INTC_VECT(DMAC1, 0x940),
  299. INTC_VECT(HSPI, 0x960),
  300. INTC_VECT(SCIF2, 0x980), INTC_VECT(SCIF3, 0x9a0),
  301. INTC_VECT(SCIF4, 0x9c0), INTC_VECT(SCIF5, 0x9e0),
  302. INTC_VECT(PCISERR, 0xa00), INTC_VECT(PCIINTA, 0xa20),
  303. INTC_VECT(PCIINTB, 0xa40), INTC_VECT(PCIINTC, 0xa60),
  304. INTC_VECT(PCIINTD, 0xa80), INTC_VECT(PCIC5, 0xaa0),
  305. INTC_VECT(PCIC5, 0xac0), INTC_VECT(PCIC5, 0xae0),
  306. INTC_VECT(PCIC5, 0xb00), INTC_VECT(PCIC5, 0xb20),
  307. INTC_VECT(SIOF, 0xc00),
  308. INTC_VECT(MMCIF, 0xd00), INTC_VECT(MMCIF, 0xd20),
  309. INTC_VECT(MMCIF, 0xd40), INTC_VECT(MMCIF, 0xd60),
  310. INTC_VECT(DU, 0xd80),
  311. INTC_VECT(GDTA, 0xda0), INTC_VECT(GDTA, 0xdc0),
  312. INTC_VECT(GDTA, 0xde0),
  313. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  314. INTC_VECT(TMU5, 0xe40),
  315. INTC_VECT(SSI0, 0xe80), INTC_VECT(SSI1, 0xea0),
  316. INTC_VECT(HAC0, 0xec0), INTC_VECT(HAC1, 0xee0),
  317. INTC_VECT(FLCTL, 0xf00), INTC_VECT(FLCTL, 0xf20),
  318. INTC_VECT(FLCTL, 0xf40), INTC_VECT(FLCTL, 0xf60),
  319. INTC_VECT(GPIO, 0xf80), INTC_VECT(GPIO, 0xfa0),
  320. INTC_VECT(GPIO, 0xfc0), INTC_VECT(GPIO, 0xfe0),
  321. };
  322. static struct intc_group groups[] __initdata = {
  323. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  324. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  325. };
  326. static struct intc_mask_reg mask_registers[] __initdata = {
  327. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  328. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  329. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  330. { IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  331. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  332. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  333. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL, 0,
  334. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  335. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  336. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  337. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL, 0, } },
  338. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  339. { 0, 0, 0, GDTA, DU, SSI0, SSI1, GPIO,
  340. FLCTL, MMCIF, HSPI, SIOF, PCIC5, PCIINTD, PCIINTC, PCIINTB,
  341. PCIINTA, PCISERR, HAC1, HAC0, DMAC1, DMAC0, HUDI, WDT,
  342. SCIF5, SCIF4, SCIF3, SCIF2, SCIF1, SCIF0, TMU345, TMU012 } },
  343. };
  344. static struct intc_prio_reg prio_registers[] __initdata = {
  345. { 0xffd00010, 0, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3,
  346. IRQ4, IRQ5, IRQ6, IRQ7 } },
  347. { 0xffd40000, 0, 32, 8, /* INT2PRI0 */ { TMU0, TMU1,
  348. TMU2, TMU2_TICPI } },
  349. { 0xffd40004, 0, 32, 8, /* INT2PRI1 */ { TMU3, TMU4, TMU5, } },
  350. { 0xffd40008, 0, 32, 8, /* INT2PRI2 */ { SCIF0, SCIF1,
  351. SCIF2, SCIF3 } },
  352. { 0xffd4000c, 0, 32, 8, /* INT2PRI3 */ { SCIF4, SCIF5, WDT, } },
  353. { 0xffd40010, 0, 32, 8, /* INT2PRI4 */ { HUDI, DMAC0, DMAC1, } },
  354. { 0xffd40014, 0, 32, 8, /* INT2PRI5 */ { HAC0, HAC1,
  355. PCISERR, PCIINTA } },
  356. { 0xffd40018, 0, 32, 8, /* INT2PRI6 */ { PCIINTB, PCIINTC,
  357. PCIINTD, PCIC5 } },
  358. { 0xffd4001c, 0, 32, 8, /* INT2PRI7 */ { SIOF, HSPI, MMCIF, } },
  359. { 0xffd40020, 0, 32, 8, /* INT2PRI8 */ { FLCTL, GPIO, SSI0, SSI1, } },
  360. { 0xffd40024, 0, 32, 8, /* INT2PRI9 */ { DU, GDTA, } },
  361. };
  362. static DECLARE_INTC_DESC(intc_desc, "sh7785", vectors, groups,
  363. mask_registers, prio_registers, NULL);
  364. /* Support for external interrupt pins in IRQ mode */
  365. static struct intc_vect vectors_irq0123[] __initdata = {
  366. INTC_VECT(IRQ0, 0x240), INTC_VECT(IRQ1, 0x280),
  367. INTC_VECT(IRQ2, 0x2c0), INTC_VECT(IRQ3, 0x300),
  368. };
  369. static struct intc_vect vectors_irq4567[] __initdata = {
  370. INTC_VECT(IRQ4, 0x340), INTC_VECT(IRQ5, 0x380),
  371. INTC_VECT(IRQ6, 0x3c0), INTC_VECT(IRQ7, 0x200),
  372. };
  373. static struct intc_sense_reg sense_registers[] __initdata = {
  374. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  375. IRQ4, IRQ5, IRQ6, IRQ7 } },
  376. };
  377. static struct intc_mask_reg ack_registers[] __initdata = {
  378. { 0xffd00024, 0, 32, /* INTREQ */
  379. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  380. };
  381. static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh7785-irq0123",
  382. vectors_irq0123, NULL, mask_registers,
  383. prio_registers, sense_registers, ack_registers);
  384. static DECLARE_INTC_DESC_ACK(intc_desc_irq4567, "sh7785-irq4567",
  385. vectors_irq4567, NULL, mask_registers,
  386. prio_registers, sense_registers, ack_registers);
  387. /* External interrupt pins in IRL mode */
  388. static struct intc_vect vectors_irl0123[] __initdata = {
  389. INTC_VECT(IRL0_LLLL, 0x200), INTC_VECT(IRL0_LLLH, 0x220),
  390. INTC_VECT(IRL0_LLHL, 0x240), INTC_VECT(IRL0_LLHH, 0x260),
  391. INTC_VECT(IRL0_LHLL, 0x280), INTC_VECT(IRL0_LHLH, 0x2a0),
  392. INTC_VECT(IRL0_LHHL, 0x2c0), INTC_VECT(IRL0_LHHH, 0x2e0),
  393. INTC_VECT(IRL0_HLLL, 0x300), INTC_VECT(IRL0_HLLH, 0x320),
  394. INTC_VECT(IRL0_HLHL, 0x340), INTC_VECT(IRL0_HLHH, 0x360),
  395. INTC_VECT(IRL0_HHLL, 0x380), INTC_VECT(IRL0_HHLH, 0x3a0),
  396. INTC_VECT(IRL0_HHHL, 0x3c0),
  397. };
  398. static struct intc_vect vectors_irl4567[] __initdata = {
  399. INTC_VECT(IRL4_LLLL, 0xb00), INTC_VECT(IRL4_LLLH, 0xb20),
  400. INTC_VECT(IRL4_LLHL, 0xb40), INTC_VECT(IRL4_LLHH, 0xb60),
  401. INTC_VECT(IRL4_LHLL, 0xb80), INTC_VECT(IRL4_LHLH, 0xba0),
  402. INTC_VECT(IRL4_LHHL, 0xbc0), INTC_VECT(IRL4_LHHH, 0xbe0),
  403. INTC_VECT(IRL4_HLLL, 0xc00), INTC_VECT(IRL4_HLLH, 0xc20),
  404. INTC_VECT(IRL4_HLHL, 0xc40), INTC_VECT(IRL4_HLHH, 0xc60),
  405. INTC_VECT(IRL4_HHLL, 0xc80), INTC_VECT(IRL4_HHLH, 0xca0),
  406. INTC_VECT(IRL4_HHHL, 0xcc0),
  407. };
  408. static DECLARE_INTC_DESC(intc_desc_irl0123, "sh7785-irl0123", vectors_irl0123,
  409. NULL, mask_registers, NULL, NULL);
  410. static DECLARE_INTC_DESC(intc_desc_irl4567, "sh7785-irl4567", vectors_irl4567,
  411. NULL, mask_registers, NULL, NULL);
  412. #define INTC_ICR0 0xffd00000
  413. #define INTC_INTMSK0 0xffd00044
  414. #define INTC_INTMSK1 0xffd00048
  415. #define INTC_INTMSK2 0xffd40080
  416. #define INTC_INTMSKCLR1 0xffd00068
  417. #define INTC_INTMSKCLR2 0xffd40084
  418. void __init plat_irq_setup(void)
  419. {
  420. /* disable IRQ3-0 + IRQ7-4 */
  421. ctrl_outl(0xff000000, INTC_INTMSK0);
  422. /* disable IRL3-0 + IRL7-4 */
  423. ctrl_outl(0xc0000000, INTC_INTMSK1);
  424. ctrl_outl(0xfffefffe, INTC_INTMSK2);
  425. /* select IRL mode for IRL3-0 + IRL7-4 */
  426. ctrl_outl(ctrl_inl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  427. /* disable holding function, ie enable "SH-4 Mode" */
  428. ctrl_outl(ctrl_inl(INTC_ICR0) | 0x00200000, INTC_ICR0);
  429. register_intc_controller(&intc_desc);
  430. }
  431. void __init plat_irq_setup_pins(int mode)
  432. {
  433. switch (mode) {
  434. case IRQ_MODE_IRQ7654:
  435. /* select IRQ mode for IRL7-4 */
  436. ctrl_outl(ctrl_inl(INTC_ICR0) | 0x00400000, INTC_ICR0);
  437. register_intc_controller(&intc_desc_irq4567);
  438. break;
  439. case IRQ_MODE_IRQ3210:
  440. /* select IRQ mode for IRL3-0 */
  441. ctrl_outl(ctrl_inl(INTC_ICR0) | 0x00800000, INTC_ICR0);
  442. register_intc_controller(&intc_desc_irq0123);
  443. break;
  444. case IRQ_MODE_IRL7654:
  445. /* enable IRL7-4 but don't provide any masking */
  446. ctrl_outl(0x40000000, INTC_INTMSKCLR1);
  447. ctrl_outl(0x0000fffe, INTC_INTMSKCLR2);
  448. break;
  449. case IRQ_MODE_IRL3210:
  450. /* enable IRL0-3 but don't provide any masking */
  451. ctrl_outl(0x80000000, INTC_INTMSKCLR1);
  452. ctrl_outl(0xfffe0000, INTC_INTMSKCLR2);
  453. break;
  454. case IRQ_MODE_IRL7654_MASK:
  455. /* enable IRL7-4 and mask using cpu intc controller */
  456. ctrl_outl(0x40000000, INTC_INTMSKCLR1);
  457. register_intc_controller(&intc_desc_irl4567);
  458. break;
  459. case IRQ_MODE_IRL3210_MASK:
  460. /* enable IRL0-3 and mask using cpu intc controller */
  461. ctrl_outl(0x80000000, INTC_INTMSKCLR1);
  462. register_intc_controller(&intc_desc_irl0123);
  463. break;
  464. default:
  465. BUG();
  466. }
  467. }
  468. void __init plat_mem_setup(void)
  469. {
  470. /* Register the URAM space as Node 1 */
  471. setup_bootmem_node(1, 0xe55f0000, 0xe5610000);
  472. }