setup-sh7723.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755
  1. /*
  2. * SH7723 Setup
  3. *
  4. * Copyright (C) 2008 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/mm.h>
  14. #include <linux/serial_sci.h>
  15. #include <linux/uio_driver.h>
  16. #include <linux/usb/r8a66597.h>
  17. #include <linux/sh_timer.h>
  18. #include <linux/io.h>
  19. #include <asm/clock.h>
  20. #include <asm/mmzone.h>
  21. #include <cpu/sh7723.h>
  22. static struct uio_info vpu_platform_data = {
  23. .name = "VPU5",
  24. .version = "0",
  25. .irq = 60,
  26. };
  27. static struct resource vpu_resources[] = {
  28. [0] = {
  29. .name = "VPU",
  30. .start = 0xfe900000,
  31. .end = 0xfe902807,
  32. .flags = IORESOURCE_MEM,
  33. },
  34. [1] = {
  35. /* place holder for contiguous memory */
  36. },
  37. };
  38. static struct platform_device vpu_device = {
  39. .name = "uio_pdrv_genirq",
  40. .id = 0,
  41. .dev = {
  42. .platform_data = &vpu_platform_data,
  43. },
  44. .resource = vpu_resources,
  45. .num_resources = ARRAY_SIZE(vpu_resources),
  46. .archdata = {
  47. .hwblk_id = HWBLK_VPU,
  48. },
  49. };
  50. static struct uio_info veu0_platform_data = {
  51. .name = "VEU2H",
  52. .version = "0",
  53. .irq = 54,
  54. };
  55. static struct resource veu0_resources[] = {
  56. [0] = {
  57. .name = "VEU2H0",
  58. .start = 0xfe920000,
  59. .end = 0xfe92027b,
  60. .flags = IORESOURCE_MEM,
  61. },
  62. [1] = {
  63. /* place holder for contiguous memory */
  64. },
  65. };
  66. static struct platform_device veu0_device = {
  67. .name = "uio_pdrv_genirq",
  68. .id = 1,
  69. .dev = {
  70. .platform_data = &veu0_platform_data,
  71. },
  72. .resource = veu0_resources,
  73. .num_resources = ARRAY_SIZE(veu0_resources),
  74. .archdata = {
  75. .hwblk_id = HWBLK_VEU2H0,
  76. },
  77. };
  78. static struct uio_info veu1_platform_data = {
  79. .name = "VEU2H",
  80. .version = "0",
  81. .irq = 27,
  82. };
  83. static struct resource veu1_resources[] = {
  84. [0] = {
  85. .name = "VEU2H1",
  86. .start = 0xfe924000,
  87. .end = 0xfe92427b,
  88. .flags = IORESOURCE_MEM,
  89. },
  90. [1] = {
  91. /* place holder for contiguous memory */
  92. },
  93. };
  94. static struct platform_device veu1_device = {
  95. .name = "uio_pdrv_genirq",
  96. .id = 2,
  97. .dev = {
  98. .platform_data = &veu1_platform_data,
  99. },
  100. .resource = veu1_resources,
  101. .num_resources = ARRAY_SIZE(veu1_resources),
  102. .archdata = {
  103. .hwblk_id = HWBLK_VEU2H1,
  104. },
  105. };
  106. static struct sh_timer_config cmt_platform_data = {
  107. .name = "CMT",
  108. .channel_offset = 0x60,
  109. .timer_bit = 5,
  110. .clk = "cmt0",
  111. .clockevent_rating = 125,
  112. .clocksource_rating = 125,
  113. };
  114. static struct resource cmt_resources[] = {
  115. [0] = {
  116. .name = "CMT",
  117. .start = 0x044a0060,
  118. .end = 0x044a006b,
  119. .flags = IORESOURCE_MEM,
  120. },
  121. [1] = {
  122. .start = 104,
  123. .flags = IORESOURCE_IRQ,
  124. },
  125. };
  126. static struct platform_device cmt_device = {
  127. .name = "sh_cmt",
  128. .id = 0,
  129. .dev = {
  130. .platform_data = &cmt_platform_data,
  131. },
  132. .resource = cmt_resources,
  133. .num_resources = ARRAY_SIZE(cmt_resources),
  134. .archdata = {
  135. .hwblk_id = HWBLK_CMT,
  136. },
  137. };
  138. static struct sh_timer_config tmu0_platform_data = {
  139. .name = "TMU0",
  140. .channel_offset = 0x04,
  141. .timer_bit = 0,
  142. .clk = "tmu0",
  143. .clockevent_rating = 200,
  144. };
  145. static struct resource tmu0_resources[] = {
  146. [0] = {
  147. .name = "TMU0",
  148. .start = 0xffd80008,
  149. .end = 0xffd80013,
  150. .flags = IORESOURCE_MEM,
  151. },
  152. [1] = {
  153. .start = 16,
  154. .flags = IORESOURCE_IRQ,
  155. },
  156. };
  157. static struct platform_device tmu0_device = {
  158. .name = "sh_tmu",
  159. .id = 0,
  160. .dev = {
  161. .platform_data = &tmu0_platform_data,
  162. },
  163. .resource = tmu0_resources,
  164. .num_resources = ARRAY_SIZE(tmu0_resources),
  165. .archdata = {
  166. .hwblk_id = HWBLK_TMU0,
  167. },
  168. };
  169. static struct sh_timer_config tmu1_platform_data = {
  170. .name = "TMU1",
  171. .channel_offset = 0x10,
  172. .timer_bit = 1,
  173. .clk = "tmu0",
  174. .clocksource_rating = 200,
  175. };
  176. static struct resource tmu1_resources[] = {
  177. [0] = {
  178. .name = "TMU1",
  179. .start = 0xffd80014,
  180. .end = 0xffd8001f,
  181. .flags = IORESOURCE_MEM,
  182. },
  183. [1] = {
  184. .start = 17,
  185. .flags = IORESOURCE_IRQ,
  186. },
  187. };
  188. static struct platform_device tmu1_device = {
  189. .name = "sh_tmu",
  190. .id = 1,
  191. .dev = {
  192. .platform_data = &tmu1_platform_data,
  193. },
  194. .resource = tmu1_resources,
  195. .num_resources = ARRAY_SIZE(tmu1_resources),
  196. .archdata = {
  197. .hwblk_id = HWBLK_TMU0,
  198. },
  199. };
  200. static struct sh_timer_config tmu2_platform_data = {
  201. .name = "TMU2",
  202. .channel_offset = 0x1c,
  203. .timer_bit = 2,
  204. .clk = "tmu0",
  205. };
  206. static struct resource tmu2_resources[] = {
  207. [0] = {
  208. .name = "TMU2",
  209. .start = 0xffd80020,
  210. .end = 0xffd8002b,
  211. .flags = IORESOURCE_MEM,
  212. },
  213. [1] = {
  214. .start = 18,
  215. .flags = IORESOURCE_IRQ,
  216. },
  217. };
  218. static struct platform_device tmu2_device = {
  219. .name = "sh_tmu",
  220. .id = 2,
  221. .dev = {
  222. .platform_data = &tmu2_platform_data,
  223. },
  224. .resource = tmu2_resources,
  225. .num_resources = ARRAY_SIZE(tmu2_resources),
  226. .archdata = {
  227. .hwblk_id = HWBLK_TMU0,
  228. },
  229. };
  230. static struct sh_timer_config tmu3_platform_data = {
  231. .name = "TMU3",
  232. .channel_offset = 0x04,
  233. .timer_bit = 0,
  234. .clk = "tmu1",
  235. };
  236. static struct resource tmu3_resources[] = {
  237. [0] = {
  238. .name = "TMU3",
  239. .start = 0xffd90008,
  240. .end = 0xffd90013,
  241. .flags = IORESOURCE_MEM,
  242. },
  243. [1] = {
  244. .start = 57,
  245. .flags = IORESOURCE_IRQ,
  246. },
  247. };
  248. static struct platform_device tmu3_device = {
  249. .name = "sh_tmu",
  250. .id = 3,
  251. .dev = {
  252. .platform_data = &tmu3_platform_data,
  253. },
  254. .resource = tmu3_resources,
  255. .num_resources = ARRAY_SIZE(tmu3_resources),
  256. .archdata = {
  257. .hwblk_id = HWBLK_TMU1,
  258. },
  259. };
  260. static struct sh_timer_config tmu4_platform_data = {
  261. .name = "TMU4",
  262. .channel_offset = 0x10,
  263. .timer_bit = 1,
  264. .clk = "tmu1",
  265. };
  266. static struct resource tmu4_resources[] = {
  267. [0] = {
  268. .name = "TMU4",
  269. .start = 0xffd90014,
  270. .end = 0xffd9001f,
  271. .flags = IORESOURCE_MEM,
  272. },
  273. [1] = {
  274. .start = 58,
  275. .flags = IORESOURCE_IRQ,
  276. },
  277. };
  278. static struct platform_device tmu4_device = {
  279. .name = "sh_tmu",
  280. .id = 4,
  281. .dev = {
  282. .platform_data = &tmu4_platform_data,
  283. },
  284. .resource = tmu4_resources,
  285. .num_resources = ARRAY_SIZE(tmu4_resources),
  286. .archdata = {
  287. .hwblk_id = HWBLK_TMU1,
  288. },
  289. };
  290. static struct sh_timer_config tmu5_platform_data = {
  291. .name = "TMU5",
  292. .channel_offset = 0x1c,
  293. .timer_bit = 2,
  294. .clk = "tmu1",
  295. };
  296. static struct resource tmu5_resources[] = {
  297. [0] = {
  298. .name = "TMU5",
  299. .start = 0xffd90020,
  300. .end = 0xffd9002b,
  301. .flags = IORESOURCE_MEM,
  302. },
  303. [1] = {
  304. .start = 57,
  305. .flags = IORESOURCE_IRQ,
  306. },
  307. };
  308. static struct platform_device tmu5_device = {
  309. .name = "sh_tmu",
  310. .id = 5,
  311. .dev = {
  312. .platform_data = &tmu5_platform_data,
  313. },
  314. .resource = tmu5_resources,
  315. .num_resources = ARRAY_SIZE(tmu5_resources),
  316. .archdata = {
  317. .hwblk_id = HWBLK_TMU1,
  318. },
  319. };
  320. static struct plat_sci_port sci_platform_data[] = {
  321. {
  322. .mapbase = 0xffe00000,
  323. .flags = UPF_BOOT_AUTOCONF,
  324. .type = PORT_SCIF,
  325. .irqs = { 80, 80, 80, 80 },
  326. .clk = "scif0",
  327. },{
  328. .mapbase = 0xffe10000,
  329. .flags = UPF_BOOT_AUTOCONF,
  330. .type = PORT_SCIF,
  331. .irqs = { 81, 81, 81, 81 },
  332. .clk = "scif1",
  333. },{
  334. .mapbase = 0xffe20000,
  335. .flags = UPF_BOOT_AUTOCONF,
  336. .type = PORT_SCIF,
  337. .irqs = { 82, 82, 82, 82 },
  338. .clk = "scif2",
  339. },{
  340. .mapbase = 0xa4e30000,
  341. .flags = UPF_BOOT_AUTOCONF,
  342. .type = PORT_SCIFA,
  343. .irqs = { 56, 56, 56, 56 },
  344. .clk = "scif3",
  345. },{
  346. .mapbase = 0xa4e40000,
  347. .flags = UPF_BOOT_AUTOCONF,
  348. .type = PORT_SCIFA,
  349. .irqs = { 88, 88, 88, 88 },
  350. .clk = "scif4",
  351. },{
  352. .mapbase = 0xa4e50000,
  353. .flags = UPF_BOOT_AUTOCONF,
  354. .type = PORT_SCIFA,
  355. .irqs = { 109, 109, 109, 109 },
  356. .clk = "scif5",
  357. }, {
  358. .flags = 0,
  359. }
  360. };
  361. static struct platform_device sci_device = {
  362. .name = "sh-sci",
  363. .id = -1,
  364. .dev = {
  365. .platform_data = sci_platform_data,
  366. },
  367. };
  368. static struct resource rtc_resources[] = {
  369. [0] = {
  370. .start = 0xa465fec0,
  371. .end = 0xa465fec0 + 0x58 - 1,
  372. .flags = IORESOURCE_IO,
  373. },
  374. [1] = {
  375. /* Period IRQ */
  376. .start = 69,
  377. .flags = IORESOURCE_IRQ,
  378. },
  379. [2] = {
  380. /* Carry IRQ */
  381. .start = 70,
  382. .flags = IORESOURCE_IRQ,
  383. },
  384. [3] = {
  385. /* Alarm IRQ */
  386. .start = 68,
  387. .flags = IORESOURCE_IRQ,
  388. },
  389. };
  390. static struct platform_device rtc_device = {
  391. .name = "sh-rtc",
  392. .id = -1,
  393. .num_resources = ARRAY_SIZE(rtc_resources),
  394. .resource = rtc_resources,
  395. .archdata = {
  396. .hwblk_id = HWBLK_RTC,
  397. },
  398. };
  399. static struct r8a66597_platdata r8a66597_data = {
  400. .on_chip = 1,
  401. };
  402. static struct resource sh7723_usb_host_resources[] = {
  403. [0] = {
  404. .start = 0xa4d80000,
  405. .end = 0xa4d800ff,
  406. .flags = IORESOURCE_MEM,
  407. },
  408. [1] = {
  409. .start = 65,
  410. .end = 65,
  411. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  412. },
  413. };
  414. static struct platform_device sh7723_usb_host_device = {
  415. .name = "r8a66597_hcd",
  416. .id = 0,
  417. .dev = {
  418. .dma_mask = NULL, /* not use dma */
  419. .coherent_dma_mask = 0xffffffff,
  420. .platform_data = &r8a66597_data,
  421. },
  422. .num_resources = ARRAY_SIZE(sh7723_usb_host_resources),
  423. .resource = sh7723_usb_host_resources,
  424. .archdata = {
  425. .hwblk_id = HWBLK_USB,
  426. },
  427. };
  428. static struct resource iic_resources[] = {
  429. [0] = {
  430. .name = "IIC",
  431. .start = 0x04470000,
  432. .end = 0x04470017,
  433. .flags = IORESOURCE_MEM,
  434. },
  435. [1] = {
  436. .start = 96,
  437. .end = 99,
  438. .flags = IORESOURCE_IRQ,
  439. },
  440. };
  441. static struct platform_device iic_device = {
  442. .name = "i2c-sh_mobile",
  443. .id = 0, /* "i2c0" clock */
  444. .num_resources = ARRAY_SIZE(iic_resources),
  445. .resource = iic_resources,
  446. .archdata = {
  447. .hwblk_id = HWBLK_IIC,
  448. },
  449. };
  450. static struct platform_device *sh7723_devices[] __initdata = {
  451. &cmt_device,
  452. &tmu0_device,
  453. &tmu1_device,
  454. &tmu2_device,
  455. &tmu3_device,
  456. &tmu4_device,
  457. &tmu5_device,
  458. &sci_device,
  459. &rtc_device,
  460. &iic_device,
  461. &sh7723_usb_host_device,
  462. &vpu_device,
  463. &veu0_device,
  464. &veu1_device,
  465. };
  466. static int __init sh7723_devices_setup(void)
  467. {
  468. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  469. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  470. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  471. return platform_add_devices(sh7723_devices,
  472. ARRAY_SIZE(sh7723_devices));
  473. }
  474. arch_initcall(sh7723_devices_setup);
  475. static struct platform_device *sh7723_early_devices[] __initdata = {
  476. &cmt_device,
  477. &tmu0_device,
  478. &tmu1_device,
  479. &tmu2_device,
  480. &tmu3_device,
  481. &tmu4_device,
  482. &tmu5_device,
  483. };
  484. void __init plat_early_device_setup(void)
  485. {
  486. early_platform_add_devices(sh7723_early_devices,
  487. ARRAY_SIZE(sh7723_early_devices));
  488. }
  489. #define RAMCR_CACHE_L2FC 0x0002
  490. #define RAMCR_CACHE_L2E 0x0001
  491. #define L2_CACHE_ENABLE (RAMCR_CACHE_L2E|RAMCR_CACHE_L2FC)
  492. void __uses_jump_to_uncached l2_cache_init(void)
  493. {
  494. /* Enable L2 cache */
  495. ctrl_outl(L2_CACHE_ENABLE, RAMCR);
  496. }
  497. enum {
  498. UNUSED=0,
  499. /* interrupt sources */
  500. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  501. HUDI,
  502. DMAC1A_DEI0,DMAC1A_DEI1,DMAC1A_DEI2,DMAC1A_DEI3,
  503. _2DG_TRI,_2DG_INI,_2DG_CEI,
  504. DMAC0A_DEI0,DMAC0A_DEI1,DMAC0A_DEI2,DMAC0A_DEI3,
  505. VIO_CEUI,VIO_BEUI,VIO_VEU2HI,VIO_VOUI,
  506. SCIFA_SCIFA0,
  507. VPU_VPUI,
  508. TPU_TPUI,
  509. ADC_ADI,
  510. USB_USI0,
  511. RTC_ATI,RTC_PRI,RTC_CUI,
  512. DMAC1B_DEI4,DMAC1B_DEI5,DMAC1B_DADERR,
  513. DMAC0B_DEI4,DMAC0B_DEI5,DMAC0B_DADERR,
  514. KEYSC_KEYI,
  515. SCIF_SCIF0,SCIF_SCIF1,SCIF_SCIF2,
  516. MSIOF_MSIOFI0,MSIOF_MSIOFI1,
  517. SCIFA_SCIFA1,
  518. FLCTL_FLSTEI,FLCTL_FLTENDI,FLCTL_FLTREQ0I,FLCTL_FLTREQ1I,
  519. I2C_ALI,I2C_TACKI,I2C_WAITI,I2C_DTEI,
  520. SDHI0_SDHII0,SDHI0_SDHII1,SDHI0_SDHII2,
  521. CMT_CMTI,
  522. TSIF_TSIFI,
  523. SIU_SIUI,
  524. SCIFA_SCIFA2,
  525. TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2,
  526. IRDA_IRDAI,
  527. ATAPI_ATAPII,
  528. SDHI1_SDHII0,SDHI1_SDHII1,SDHI1_SDHII2,
  529. VEU2H1_VEU2HI,
  530. LCDC_LCDCI,
  531. TMU1_TUNI0,TMU1_TUNI1,TMU1_TUNI2,
  532. /* interrupt groups */
  533. DMAC1A, DMAC0A, VIO, DMAC0B, FLCTL, I2C, _2DG,
  534. SDHI1, RTC, DMAC1B, SDHI0,
  535. };
  536. static struct intc_vect vectors[] __initdata = {
  537. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  538. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  539. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  540. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  541. INTC_VECT(DMAC1A_DEI0,0x700),
  542. INTC_VECT(DMAC1A_DEI1,0x720),
  543. INTC_VECT(DMAC1A_DEI2,0x740),
  544. INTC_VECT(DMAC1A_DEI3,0x760),
  545. INTC_VECT(_2DG_TRI, 0x780),
  546. INTC_VECT(_2DG_INI, 0x7A0),
  547. INTC_VECT(_2DG_CEI, 0x7C0),
  548. INTC_VECT(DMAC0A_DEI0,0x800),
  549. INTC_VECT(DMAC0A_DEI1,0x820),
  550. INTC_VECT(DMAC0A_DEI2,0x840),
  551. INTC_VECT(DMAC0A_DEI3,0x860),
  552. INTC_VECT(VIO_CEUI,0x880),
  553. INTC_VECT(VIO_BEUI,0x8A0),
  554. INTC_VECT(VIO_VEU2HI,0x8C0),
  555. INTC_VECT(VIO_VOUI,0x8E0),
  556. INTC_VECT(SCIFA_SCIFA0,0x900),
  557. INTC_VECT(VPU_VPUI,0x980),
  558. INTC_VECT(TPU_TPUI,0x9A0),
  559. INTC_VECT(ADC_ADI,0x9E0),
  560. INTC_VECT(USB_USI0,0xA20),
  561. INTC_VECT(RTC_ATI,0xA80),
  562. INTC_VECT(RTC_PRI,0xAA0),
  563. INTC_VECT(RTC_CUI,0xAC0),
  564. INTC_VECT(DMAC1B_DEI4,0xB00),
  565. INTC_VECT(DMAC1B_DEI5,0xB20),
  566. INTC_VECT(DMAC1B_DADERR,0xB40),
  567. INTC_VECT(DMAC0B_DEI4,0xB80),
  568. INTC_VECT(DMAC0B_DEI5,0xBA0),
  569. INTC_VECT(DMAC0B_DADERR,0xBC0),
  570. INTC_VECT(KEYSC_KEYI,0xBE0),
  571. INTC_VECT(SCIF_SCIF0,0xC00),
  572. INTC_VECT(SCIF_SCIF1,0xC20),
  573. INTC_VECT(SCIF_SCIF2,0xC40),
  574. INTC_VECT(MSIOF_MSIOFI0,0xC80),
  575. INTC_VECT(MSIOF_MSIOFI1,0xCA0),
  576. INTC_VECT(SCIFA_SCIFA1,0xD00),
  577. INTC_VECT(FLCTL_FLSTEI,0xD80),
  578. INTC_VECT(FLCTL_FLTENDI,0xDA0),
  579. INTC_VECT(FLCTL_FLTREQ0I,0xDC0),
  580. INTC_VECT(FLCTL_FLTREQ1I,0xDE0),
  581. INTC_VECT(I2C_ALI,0xE00),
  582. INTC_VECT(I2C_TACKI,0xE20),
  583. INTC_VECT(I2C_WAITI,0xE40),
  584. INTC_VECT(I2C_DTEI,0xE60),
  585. INTC_VECT(SDHI0_SDHII0,0xE80),
  586. INTC_VECT(SDHI0_SDHII1,0xEA0),
  587. INTC_VECT(SDHI0_SDHII2,0xEC0),
  588. INTC_VECT(CMT_CMTI,0xF00),
  589. INTC_VECT(TSIF_TSIFI,0xF20),
  590. INTC_VECT(SIU_SIUI,0xF80),
  591. INTC_VECT(SCIFA_SCIFA2,0xFA0),
  592. INTC_VECT(TMU0_TUNI0,0x400),
  593. INTC_VECT(TMU0_TUNI1,0x420),
  594. INTC_VECT(TMU0_TUNI2,0x440),
  595. INTC_VECT(IRDA_IRDAI,0x480),
  596. INTC_VECT(ATAPI_ATAPII,0x4A0),
  597. INTC_VECT(SDHI1_SDHII0,0x4E0),
  598. INTC_VECT(SDHI1_SDHII1,0x500),
  599. INTC_VECT(SDHI1_SDHII2,0x520),
  600. INTC_VECT(VEU2H1_VEU2HI,0x560),
  601. INTC_VECT(LCDC_LCDCI,0x580),
  602. INTC_VECT(TMU1_TUNI0,0x920),
  603. INTC_VECT(TMU1_TUNI1,0x940),
  604. INTC_VECT(TMU1_TUNI2,0x960),
  605. };
  606. static struct intc_group groups[] __initdata = {
  607. INTC_GROUP(DMAC1A,DMAC1A_DEI0,DMAC1A_DEI1,DMAC1A_DEI2,DMAC1A_DEI3),
  608. INTC_GROUP(DMAC0A,DMAC0A_DEI0,DMAC0A_DEI1,DMAC0A_DEI2,DMAC0A_DEI3),
  609. INTC_GROUP(VIO, VIO_CEUI,VIO_BEUI,VIO_VEU2HI,VIO_VOUI),
  610. INTC_GROUP(DMAC0B, DMAC0B_DEI4,DMAC0B_DEI5,DMAC0B_DADERR),
  611. INTC_GROUP(FLCTL,FLCTL_FLSTEI,FLCTL_FLTENDI,FLCTL_FLTREQ0I,FLCTL_FLTREQ1I),
  612. INTC_GROUP(I2C,I2C_ALI,I2C_TACKI,I2C_WAITI,I2C_DTEI),
  613. INTC_GROUP(_2DG, _2DG_TRI,_2DG_INI,_2DG_CEI),
  614. INTC_GROUP(SDHI1, SDHI1_SDHII0,SDHI1_SDHII1,SDHI1_SDHII2),
  615. INTC_GROUP(RTC, RTC_ATI,RTC_PRI,RTC_CUI),
  616. INTC_GROUP(DMAC1B, DMAC1B_DEI4,DMAC1B_DEI5,DMAC1B_DADERR),
  617. INTC_GROUP(SDHI0,SDHI0_SDHII0,SDHI0_SDHII1,SDHI0_SDHII2),
  618. };
  619. static struct intc_mask_reg mask_registers[] __initdata = {
  620. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  621. { 0, TMU1_TUNI2,TMU1_TUNI1,TMU1_TUNI0,0,SDHI1_SDHII2,SDHI1_SDHII1,SDHI1_SDHII0} },
  622. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  623. { VIO_VOUI, VIO_VEU2HI,VIO_BEUI,VIO_CEUI,DMAC0A_DEI3,DMAC0A_DEI2,DMAC0A_DEI1,DMAC0A_DEI0 } },
  624. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  625. { 0, 0, 0, VPU_VPUI,0,0,0,SCIFA_SCIFA0 } },
  626. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  627. { DMAC1A_DEI3,DMAC1A_DEI2,DMAC1A_DEI1,DMAC1A_DEI0,0,0,0,IRDA_IRDAI } },
  628. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  629. { 0,TMU0_TUNI2,TMU0_TUNI1,TMU0_TUNI0,VEU2H1_VEU2HI,0,0,LCDC_LCDCI } },
  630. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  631. { KEYSC_KEYI,DMAC0B_DADERR,DMAC0B_DEI5,DMAC0B_DEI4,0,SCIF_SCIF2,SCIF_SCIF1,SCIF_SCIF0 } },
  632. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  633. { 0,0,0,SCIFA_SCIFA1,ADC_ADI,0,MSIOF_MSIOFI1,MSIOF_MSIOFI0 } },
  634. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  635. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  636. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLTENDI, FLCTL_FLSTEI } },
  637. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  638. { 0,SDHI0_SDHII2,SDHI0_SDHII1,SDHI0_SDHII0,0,0,SCIFA_SCIFA2,SIU_SIUI } },
  639. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  640. { 0, 0, 0, CMT_CMTI, 0, 0, USB_USI0,0 } },
  641. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  642. { 0, DMAC1B_DADERR,DMAC1B_DEI5,DMAC1B_DEI4,0,RTC_ATI,RTC_PRI,RTC_CUI } },
  643. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  644. { 0,_2DG_CEI,_2DG_INI,_2DG_TRI,0,TPU_TPUI,0,TSIF_TSIFI } },
  645. { 0xa40800b0, 0xa40800f0, 8, /* IMR12 / IMCR12 */
  646. { 0,0,0,0,0,0,0,ATAPI_ATAPII } },
  647. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  648. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  649. };
  650. static struct intc_prio_reg prio_registers[] __initdata = {
  651. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2, IRDA_IRDAI } },
  652. { 0xa4080004, 0, 16, 4, /* IPRB */ { VEU2H1_VEU2HI, LCDC_LCDCI, DMAC1A, 0} },
  653. { 0xa4080008, 0, 16, 4, /* IPRC */ { TMU1_TUNI0, TMU1_TUNI1, TMU1_TUNI2, 0} },
  654. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  655. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0A, VIO, SCIFA_SCIFA0, VPU_VPUI } },
  656. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC_KEYI, DMAC0B, USB_USI0, CMT_CMTI } },
  657. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF_SCIF0, SCIF_SCIF1, SCIF_SCIF2,0 } },
  658. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF_MSIOFI0,MSIOF_MSIOFI1, FLCTL, I2C } },
  659. { 0xa4080020, 0, 16, 4, /* IPRI */ { SCIFA_SCIFA1,0,TSIF_TSIFI,_2DG } },
  660. { 0xa4080024, 0, 16, 4, /* IPRJ */ { ADC_ADI,0,SIU_SIUI,SDHI1 } },
  661. { 0xa4080028, 0, 16, 4, /* IPRK */ { RTC,DMAC1B,0,SDHI0 } },
  662. { 0xa408002c, 0, 16, 4, /* IPRL */ { SCIFA_SCIFA2,0,TPU_TPUI,ATAPI_ATAPII } },
  663. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  664. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  665. };
  666. static struct intc_sense_reg sense_registers[] __initdata = {
  667. { 0xa414001c, 16, 2, /* ICR1 */
  668. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  669. };
  670. static struct intc_mask_reg ack_registers[] __initdata = {
  671. { 0xa4140024, 0, 8, /* INTREQ00 */
  672. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  673. };
  674. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7723", vectors, groups,
  675. mask_registers, prio_registers, sense_registers,
  676. ack_registers);
  677. void __init plat_irq_setup(void)
  678. {
  679. register_intc_controller(&intc_desc);
  680. }