setup-sh7722.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570
  1. /*
  2. * SH7722 Setup
  3. *
  4. * Copyright (C) 2006 - 2008 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. #include <linux/mm.h>
  15. #include <linux/uio_driver.h>
  16. #include <linux/usb/m66592.h>
  17. #include <linux/sh_timer.h>
  18. #include <asm/clock.h>
  19. #include <asm/mmzone.h>
  20. #include <asm/dma-sh.h>
  21. #include <cpu/sh7722.h>
  22. static struct resource rtc_resources[] = {
  23. [0] = {
  24. .start = 0xa465fec0,
  25. .end = 0xa465fec0 + 0x58 - 1,
  26. .flags = IORESOURCE_IO,
  27. },
  28. [1] = {
  29. /* Period IRQ */
  30. .start = 45,
  31. .flags = IORESOURCE_IRQ,
  32. },
  33. [2] = {
  34. /* Carry IRQ */
  35. .start = 46,
  36. .flags = IORESOURCE_IRQ,
  37. },
  38. [3] = {
  39. /* Alarm IRQ */
  40. .start = 44,
  41. .flags = IORESOURCE_IRQ,
  42. },
  43. };
  44. static struct platform_device rtc_device = {
  45. .name = "sh-rtc",
  46. .id = -1,
  47. .num_resources = ARRAY_SIZE(rtc_resources),
  48. .resource = rtc_resources,
  49. .archdata = {
  50. .hwblk_id = HWBLK_RTC,
  51. },
  52. };
  53. static struct m66592_platdata usbf_platdata = {
  54. .on_chip = 1,
  55. };
  56. static struct resource usbf_resources[] = {
  57. [0] = {
  58. .name = "USBF",
  59. .start = 0x04480000,
  60. .end = 0x044800FF,
  61. .flags = IORESOURCE_MEM,
  62. },
  63. [1] = {
  64. .start = 65,
  65. .end = 65,
  66. .flags = IORESOURCE_IRQ,
  67. },
  68. };
  69. static struct platform_device usbf_device = {
  70. .name = "m66592_udc",
  71. .id = 0, /* "usbf0" clock */
  72. .dev = {
  73. .dma_mask = NULL,
  74. .coherent_dma_mask = 0xffffffff,
  75. .platform_data = &usbf_platdata,
  76. },
  77. .num_resources = ARRAY_SIZE(usbf_resources),
  78. .resource = usbf_resources,
  79. .archdata = {
  80. .hwblk_id = HWBLK_USBF,
  81. },
  82. };
  83. static struct resource iic_resources[] = {
  84. [0] = {
  85. .name = "IIC",
  86. .start = 0x04470000,
  87. .end = 0x04470017,
  88. .flags = IORESOURCE_MEM,
  89. },
  90. [1] = {
  91. .start = 96,
  92. .end = 99,
  93. .flags = IORESOURCE_IRQ,
  94. },
  95. };
  96. static struct platform_device iic_device = {
  97. .name = "i2c-sh_mobile",
  98. .id = 0, /* "i2c0" clock */
  99. .num_resources = ARRAY_SIZE(iic_resources),
  100. .resource = iic_resources,
  101. .archdata = {
  102. .hwblk_id = HWBLK_IIC,
  103. },
  104. };
  105. static struct uio_info vpu_platform_data = {
  106. .name = "VPU4",
  107. .version = "0",
  108. .irq = 60,
  109. };
  110. static struct resource vpu_resources[] = {
  111. [0] = {
  112. .name = "VPU",
  113. .start = 0xfe900000,
  114. .end = 0xfe9022eb,
  115. .flags = IORESOURCE_MEM,
  116. },
  117. [1] = {
  118. /* place holder for contiguous memory */
  119. },
  120. };
  121. static struct platform_device vpu_device = {
  122. .name = "uio_pdrv_genirq",
  123. .id = 0,
  124. .dev = {
  125. .platform_data = &vpu_platform_data,
  126. },
  127. .resource = vpu_resources,
  128. .num_resources = ARRAY_SIZE(vpu_resources),
  129. .archdata = {
  130. .hwblk_id = HWBLK_VPU,
  131. },
  132. };
  133. static struct uio_info veu_platform_data = {
  134. .name = "VEU",
  135. .version = "0",
  136. .irq = 54,
  137. };
  138. static struct resource veu_resources[] = {
  139. [0] = {
  140. .name = "VEU",
  141. .start = 0xfe920000,
  142. .end = 0xfe9200b7,
  143. .flags = IORESOURCE_MEM,
  144. },
  145. [1] = {
  146. /* place holder for contiguous memory */
  147. },
  148. };
  149. static struct platform_device veu_device = {
  150. .name = "uio_pdrv_genirq",
  151. .id = 1,
  152. .dev = {
  153. .platform_data = &veu_platform_data,
  154. },
  155. .resource = veu_resources,
  156. .num_resources = ARRAY_SIZE(veu_resources),
  157. .archdata = {
  158. .hwblk_id = HWBLK_VEU,
  159. },
  160. };
  161. static struct uio_info jpu_platform_data = {
  162. .name = "JPU",
  163. .version = "0",
  164. .irq = 27,
  165. };
  166. static struct resource jpu_resources[] = {
  167. [0] = {
  168. .name = "JPU",
  169. .start = 0xfea00000,
  170. .end = 0xfea102d3,
  171. .flags = IORESOURCE_MEM,
  172. },
  173. [1] = {
  174. /* place holder for contiguous memory */
  175. },
  176. };
  177. static struct platform_device jpu_device = {
  178. .name = "uio_pdrv_genirq",
  179. .id = 2,
  180. .dev = {
  181. .platform_data = &jpu_platform_data,
  182. },
  183. .resource = jpu_resources,
  184. .num_resources = ARRAY_SIZE(jpu_resources),
  185. .archdata = {
  186. .hwblk_id = HWBLK_JPU,
  187. },
  188. };
  189. static struct sh_timer_config cmt_platform_data = {
  190. .name = "CMT",
  191. .channel_offset = 0x60,
  192. .timer_bit = 5,
  193. .clk = "cmt0",
  194. .clockevent_rating = 125,
  195. .clocksource_rating = 125,
  196. };
  197. static struct resource cmt_resources[] = {
  198. [0] = {
  199. .name = "CMT",
  200. .start = 0x044a0060,
  201. .end = 0x044a006b,
  202. .flags = IORESOURCE_MEM,
  203. },
  204. [1] = {
  205. .start = 104,
  206. .flags = IORESOURCE_IRQ,
  207. },
  208. };
  209. static struct platform_device cmt_device = {
  210. .name = "sh_cmt",
  211. .id = 0,
  212. .dev = {
  213. .platform_data = &cmt_platform_data,
  214. },
  215. .resource = cmt_resources,
  216. .num_resources = ARRAY_SIZE(cmt_resources),
  217. .archdata = {
  218. .hwblk_id = HWBLK_CMT,
  219. },
  220. };
  221. static struct sh_timer_config tmu0_platform_data = {
  222. .name = "TMU0",
  223. .channel_offset = 0x04,
  224. .timer_bit = 0,
  225. .clk = "tmu0",
  226. .clockevent_rating = 200,
  227. };
  228. static struct resource tmu0_resources[] = {
  229. [0] = {
  230. .name = "TMU0",
  231. .start = 0xffd80008,
  232. .end = 0xffd80013,
  233. .flags = IORESOURCE_MEM,
  234. },
  235. [1] = {
  236. .start = 16,
  237. .flags = IORESOURCE_IRQ,
  238. },
  239. };
  240. static struct platform_device tmu0_device = {
  241. .name = "sh_tmu",
  242. .id = 0,
  243. .dev = {
  244. .platform_data = &tmu0_platform_data,
  245. },
  246. .resource = tmu0_resources,
  247. .num_resources = ARRAY_SIZE(tmu0_resources),
  248. .archdata = {
  249. .hwblk_id = HWBLK_TMU,
  250. },
  251. };
  252. static struct sh_timer_config tmu1_platform_data = {
  253. .name = "TMU1",
  254. .channel_offset = 0x10,
  255. .timer_bit = 1,
  256. .clk = "tmu0",
  257. .clocksource_rating = 200,
  258. };
  259. static struct resource tmu1_resources[] = {
  260. [0] = {
  261. .name = "TMU1",
  262. .start = 0xffd80014,
  263. .end = 0xffd8001f,
  264. .flags = IORESOURCE_MEM,
  265. },
  266. [1] = {
  267. .start = 17,
  268. .flags = IORESOURCE_IRQ,
  269. },
  270. };
  271. static struct platform_device tmu1_device = {
  272. .name = "sh_tmu",
  273. .id = 1,
  274. .dev = {
  275. .platform_data = &tmu1_platform_data,
  276. },
  277. .resource = tmu1_resources,
  278. .num_resources = ARRAY_SIZE(tmu1_resources),
  279. .archdata = {
  280. .hwblk_id = HWBLK_TMU,
  281. },
  282. };
  283. static struct sh_timer_config tmu2_platform_data = {
  284. .name = "TMU2",
  285. .channel_offset = 0x1c,
  286. .timer_bit = 2,
  287. .clk = "tmu0",
  288. };
  289. static struct resource tmu2_resources[] = {
  290. [0] = {
  291. .name = "TMU2",
  292. .start = 0xffd80020,
  293. .end = 0xffd8002b,
  294. .flags = IORESOURCE_MEM,
  295. },
  296. [1] = {
  297. .start = 18,
  298. .flags = IORESOURCE_IRQ,
  299. },
  300. };
  301. static struct platform_device tmu2_device = {
  302. .name = "sh_tmu",
  303. .id = 2,
  304. .dev = {
  305. .platform_data = &tmu2_platform_data,
  306. },
  307. .resource = tmu2_resources,
  308. .num_resources = ARRAY_SIZE(tmu2_resources),
  309. .archdata = {
  310. .hwblk_id = HWBLK_TMU,
  311. },
  312. };
  313. static struct plat_sci_port sci_platform_data[] = {
  314. {
  315. .mapbase = 0xffe00000,
  316. .flags = UPF_BOOT_AUTOCONF,
  317. .type = PORT_SCIF,
  318. .irqs = { 80, 80, 80, 80 },
  319. .clk = "scif0",
  320. },
  321. {
  322. .mapbase = 0xffe10000,
  323. .flags = UPF_BOOT_AUTOCONF,
  324. .type = PORT_SCIF,
  325. .irqs = { 81, 81, 81, 81 },
  326. .clk = "scif1",
  327. },
  328. {
  329. .mapbase = 0xffe20000,
  330. .flags = UPF_BOOT_AUTOCONF,
  331. .type = PORT_SCIF,
  332. .irqs = { 82, 82, 82, 82 },
  333. .clk = "scif2",
  334. },
  335. {
  336. .flags = 0,
  337. }
  338. };
  339. static struct platform_device sci_device = {
  340. .name = "sh-sci",
  341. .id = -1,
  342. .dev = {
  343. .platform_data = sci_platform_data,
  344. },
  345. };
  346. static struct sh_dmae_pdata dma_platform_data = {
  347. .mode = 0,
  348. };
  349. static struct platform_device dma_device = {
  350. .name = "sh-dma-engine",
  351. .id = -1,
  352. .dev = {
  353. .platform_data = &dma_platform_data,
  354. },
  355. };
  356. static struct platform_device *sh7722_devices[] __initdata = {
  357. &cmt_device,
  358. &tmu0_device,
  359. &tmu1_device,
  360. &tmu2_device,
  361. &rtc_device,
  362. &usbf_device,
  363. &iic_device,
  364. &sci_device,
  365. &vpu_device,
  366. &veu_device,
  367. &jpu_device,
  368. &dma_device,
  369. };
  370. static int __init sh7722_devices_setup(void)
  371. {
  372. platform_resource_setup_memory(&vpu_device, "vpu", 1 << 20);
  373. platform_resource_setup_memory(&veu_device, "veu", 2 << 20);
  374. platform_resource_setup_memory(&jpu_device, "jpu", 2 << 20);
  375. return platform_add_devices(sh7722_devices,
  376. ARRAY_SIZE(sh7722_devices));
  377. }
  378. arch_initcall(sh7722_devices_setup);
  379. static struct platform_device *sh7722_early_devices[] __initdata = {
  380. &cmt_device,
  381. &tmu0_device,
  382. &tmu1_device,
  383. &tmu2_device,
  384. };
  385. void __init plat_early_device_setup(void)
  386. {
  387. early_platform_add_devices(sh7722_early_devices,
  388. ARRAY_SIZE(sh7722_early_devices));
  389. }
  390. enum {
  391. UNUSED=0,
  392. /* interrupt sources */
  393. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  394. HUDI,
  395. SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI,
  396. RTC_ATI, RTC_PRI, RTC_CUI,
  397. DMAC0, DMAC1, DMAC2, DMAC3,
  398. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  399. VPU, TPU,
  400. USB_USBI0, USB_USBI1,
  401. DMAC4, DMAC5, DMAC_DADERR,
  402. KEYSC,
  403. SCIF0, SCIF1, SCIF2, SIOF0, SIOF1, SIO,
  404. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  405. I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI,
  406. SDHI0, SDHI1, SDHI2, SDHI3,
  407. CMT, TSIF, SIU, TWODG,
  408. TMU0, TMU1, TMU2,
  409. IRDA, JPU, LCDC,
  410. /* interrupt groups */
  411. SIM, RTC, DMAC0123, VIOVOU, USB, DMAC45, FLCTL, I2C, SDHI,
  412. };
  413. static struct intc_vect vectors[] __initdata = {
  414. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  415. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  416. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  417. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  418. INTC_VECT(SIM_ERI, 0x700), INTC_VECT(SIM_RXI, 0x720),
  419. INTC_VECT(SIM_TXI, 0x740), INTC_VECT(SIM_TEI, 0x760),
  420. INTC_VECT(RTC_ATI, 0x780), INTC_VECT(RTC_PRI, 0x7a0),
  421. INTC_VECT(RTC_CUI, 0x7c0),
  422. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  423. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  424. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  425. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  426. INTC_VECT(VPU, 0x980), INTC_VECT(TPU, 0x9a0),
  427. INTC_VECT(USB_USBI0, 0xa20), INTC_VECT(USB_USBI1, 0xa40),
  428. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  429. INTC_VECT(DMAC_DADERR, 0xbc0), INTC_VECT(KEYSC, 0xbe0),
  430. INTC_VECT(SCIF0, 0xc00), INTC_VECT(SCIF1, 0xc20),
  431. INTC_VECT(SCIF2, 0xc40), INTC_VECT(SIOF0, 0xc80),
  432. INTC_VECT(SIOF1, 0xca0), INTC_VECT(SIO, 0xd00),
  433. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  434. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  435. INTC_VECT(I2C_ALI, 0xe00), INTC_VECT(I2C_TACKI, 0xe20),
  436. INTC_VECT(I2C_WAITI, 0xe40), INTC_VECT(I2C_DTEI, 0xe60),
  437. INTC_VECT(SDHI0, 0xe80), INTC_VECT(SDHI1, 0xea0),
  438. INTC_VECT(SDHI2, 0xec0), INTC_VECT(SDHI3, 0xee0),
  439. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  440. INTC_VECT(SIU, 0xf80), INTC_VECT(TWODG, 0xfa0),
  441. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  442. INTC_VECT(TMU2, 0x440), INTC_VECT(IRDA, 0x480),
  443. INTC_VECT(JPU, 0x560), INTC_VECT(LCDC, 0x580),
  444. };
  445. static struct intc_group groups[] __initdata = {
  446. INTC_GROUP(SIM, SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI),
  447. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  448. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  449. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  450. INTC_GROUP(USB, USB_USBI0, USB_USBI1),
  451. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  452. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  453. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  454. INTC_GROUP(I2C, I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI),
  455. INTC_GROUP(SDHI, SDHI0, SDHI1, SDHI2, SDHI3),
  456. };
  457. static struct intc_mask_reg mask_registers[] __initdata = {
  458. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  459. { } },
  460. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  461. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  462. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  463. { 0, 0, 0, VPU, } },
  464. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  465. { SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI, 0, 0, 0, IRDA } },
  466. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  467. { 0, TMU2, TMU1, TMU0, JPU, 0, 0, LCDC } },
  468. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  469. { KEYSC, DMAC_DADERR, DMAC5, DMAC4, 0, SCIF2, SCIF1, SCIF0 } },
  470. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  471. { 0, 0, 0, SIO, 0, 0, SIOF1, SIOF0 } },
  472. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  473. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  474. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  475. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  476. { SDHI3, SDHI2, SDHI1, SDHI0, 0, 0, TWODG, SIU } },
  477. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  478. { 0, 0, 0, CMT, 0, USB_USBI1, USB_USBI0, } },
  479. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  480. { } },
  481. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  482. { 0, RTC_CUI, RTC_PRI, RTC_ATI, 0, TPU, 0, TSIF } },
  483. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  484. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  485. };
  486. static struct intc_prio_reg prio_registers[] __initdata = {
  487. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, IRDA } },
  488. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, SIM } },
  489. { 0xa4080008, 0, 16, 4, /* IPRC */ { } },
  490. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  491. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, 0, VPU } },
  492. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC45, USB, CMT } },
  493. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF0, SCIF1, SCIF2 } },
  494. { 0xa408001c, 0, 16, 4, /* IPRH */ { SIOF0, SIOF1, FLCTL, I2C } },
  495. { 0xa4080020, 0, 16, 4, /* IPRI */ { SIO, 0, TSIF, RTC } },
  496. { 0xa4080024, 0, 16, 4, /* IPRJ */ { 0, 0, SIU } },
  497. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, 0, 0, SDHI } },
  498. { 0xa408002c, 0, 16, 4, /* IPRL */ { TWODG, 0, TPU } },
  499. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  500. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  501. };
  502. static struct intc_sense_reg sense_registers[] __initdata = {
  503. { 0xa414001c, 16, 2, /* ICR1 */
  504. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  505. };
  506. static struct intc_mask_reg ack_registers[] __initdata = {
  507. { 0xa4140024, 0, 8, /* INTREQ00 */
  508. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  509. };
  510. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7722", vectors, groups,
  511. mask_registers, prio_registers, sense_registers,
  512. ack_registers);
  513. void __init plat_irq_setup(void)
  514. {
  515. register_intc_controller(&intc_desc);
  516. }
  517. void __init plat_mem_setup(void)
  518. {
  519. /* Register the URAM space as Node 1 */
  520. setup_bootmem_node(1, 0x055f0000, 0x05610000);
  521. }