clock-sh7724.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * arch/sh/kernel/cpu/sh4a/clock-sh7724.c
  3. *
  4. * SH7724 clock framework support
  5. *
  6. * Copyright (C) 2009 Magnus Damm
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/kernel.h>
  23. #include <linux/io.h>
  24. #include <asm/clock.h>
  25. #include <asm/hwblk.h>
  26. #include <cpu/sh7724.h>
  27. /* SH7724 registers */
  28. #define FRQCRA 0xa4150000
  29. #define FRQCRB 0xa4150004
  30. #define VCLKCR 0xa4150048
  31. #define FCLKACR 0xa4150008
  32. #define FCLKBCR 0xa415000c
  33. #define IRDACLKCR 0xa4150018
  34. #define PLLCR 0xa4150024
  35. #define SPUCLKCR 0xa415003c
  36. #define FLLFRQ 0xa4150050
  37. #define LSTATS 0xa4150060
  38. /* Fixed 32 KHz root clock for RTC and Power Management purposes */
  39. static struct clk r_clk = {
  40. .name = "rclk",
  41. .id = -1,
  42. .rate = 32768,
  43. };
  44. /*
  45. * Default rate for the root input clock, reset this with clk_set_rate()
  46. * from the platform code.
  47. */
  48. struct clk extal_clk = {
  49. .name = "extal",
  50. .id = -1,
  51. .rate = 33333333,
  52. };
  53. /* The fll multiplies the 32khz r_clk, may be used instead of extal */
  54. static unsigned long fll_recalc(struct clk *clk)
  55. {
  56. unsigned long mult = 0;
  57. unsigned long div = 1;
  58. if (__raw_readl(PLLCR) & 0x1000)
  59. mult = __raw_readl(FLLFRQ) & 0x3ff;
  60. if (__raw_readl(FLLFRQ) & 0x4000)
  61. div = 2;
  62. return (clk->parent->rate * mult) / div;
  63. }
  64. static struct clk_ops fll_clk_ops = {
  65. .recalc = fll_recalc,
  66. };
  67. static struct clk fll_clk = {
  68. .name = "fll_clk",
  69. .id = -1,
  70. .ops = &fll_clk_ops,
  71. .parent = &r_clk,
  72. .flags = CLK_ENABLE_ON_INIT,
  73. };
  74. static unsigned long pll_recalc(struct clk *clk)
  75. {
  76. unsigned long mult = 1;
  77. if (__raw_readl(PLLCR) & 0x4000)
  78. mult = (((__raw_readl(FRQCRA) >> 24) & 0x3f) + 1) * 2;
  79. return clk->parent->rate * mult;
  80. }
  81. static struct clk_ops pll_clk_ops = {
  82. .recalc = pll_recalc,
  83. };
  84. static struct clk pll_clk = {
  85. .name = "pll_clk",
  86. .id = -1,
  87. .ops = &pll_clk_ops,
  88. .flags = CLK_ENABLE_ON_INIT,
  89. };
  90. /* A fixed divide-by-3 block use by the div6 clocks */
  91. static unsigned long div3_recalc(struct clk *clk)
  92. {
  93. return clk->parent->rate / 3;
  94. }
  95. static struct clk_ops div3_clk_ops = {
  96. .recalc = div3_recalc,
  97. };
  98. static struct clk div3_clk = {
  99. .name = "div3_clk",
  100. .id = -1,
  101. .ops = &div3_clk_ops,
  102. .parent = &pll_clk,
  103. };
  104. struct clk *main_clks[] = {
  105. &r_clk,
  106. &extal_clk,
  107. &fll_clk,
  108. &pll_clk,
  109. &div3_clk,
  110. };
  111. static int divisors[] = { 2, 3, 4, 6, 8, 12, 16, 0, 24, 32, 36, 48, 0, 72 };
  112. static struct clk_div_mult_table div4_table = {
  113. .divisors = divisors,
  114. .nr_divisors = ARRAY_SIZE(divisors),
  115. };
  116. enum { DIV4_I, DIV4_SH, DIV4_B, DIV4_P, DIV4_M1, DIV4_NR };
  117. #define DIV4(_str, _reg, _bit, _mask, _flags) \
  118. SH_CLK_DIV4(_str, &pll_clk, _reg, _bit, _mask, _flags)
  119. struct clk div4_clks[DIV4_NR] = {
  120. [DIV4_I] = DIV4("cpu_clk", FRQCRA, 20, 0x2f7d, CLK_ENABLE_ON_INIT),
  121. [DIV4_SH] = DIV4("shyway_clk", FRQCRA, 12, 0x2f7c, CLK_ENABLE_ON_INIT),
  122. [DIV4_B] = DIV4("bus_clk", FRQCRA, 8, 0x2f7c, CLK_ENABLE_ON_INIT),
  123. [DIV4_P] = DIV4("peripheral_clk", FRQCRA, 0, 0x2f7c, 0),
  124. [DIV4_M1] = DIV4("vpu_clk", FRQCRB, 4, 0x2f7c, 0),
  125. };
  126. struct clk div6_clks[] = {
  127. SH_CLK_DIV6("video_clk", &div3_clk, VCLKCR, 0),
  128. SH_CLK_DIV6("fsia_clk", &div3_clk, FCLKACR, 0),
  129. SH_CLK_DIV6("fsib_clk", &div3_clk, FCLKBCR, 0),
  130. SH_CLK_DIV6("irda_clk", &div3_clk, IRDACLKCR, 0),
  131. SH_CLK_DIV6("spu_clk", &div3_clk, SPUCLKCR, 0),
  132. };
  133. #define R_CLK (&r_clk)
  134. #define P_CLK (&div4_clks[DIV4_P])
  135. #define B_CLK (&div4_clks[DIV4_B])
  136. #define I_CLK (&div4_clks[DIV4_I])
  137. #define SH_CLK (&div4_clks[DIV4_SH])
  138. static struct clk mstp_clks[] = {
  139. SH_HWBLK_CLK("tlb0", -1, I_CLK, HWBLK_TLB, CLK_ENABLE_ON_INIT),
  140. SH_HWBLK_CLK("ic0", -1, I_CLK, HWBLK_IC, CLK_ENABLE_ON_INIT),
  141. SH_HWBLK_CLK("oc0", -1, I_CLK, HWBLK_OC, CLK_ENABLE_ON_INIT),
  142. SH_HWBLK_CLK("rs0", -1, B_CLK, HWBLK_RSMEM, CLK_ENABLE_ON_INIT),
  143. SH_HWBLK_CLK("ilmem0", -1, I_CLK, HWBLK_ILMEM, CLK_ENABLE_ON_INIT),
  144. SH_HWBLK_CLK("l2c0", -1, SH_CLK, HWBLK_L2C, CLK_ENABLE_ON_INIT),
  145. SH_HWBLK_CLK("fpu0", -1, I_CLK, HWBLK_FPU, CLK_ENABLE_ON_INIT),
  146. SH_HWBLK_CLK("intc0", -1, P_CLK, HWBLK_INTC, CLK_ENABLE_ON_INIT),
  147. SH_HWBLK_CLK("dmac0", -1, B_CLK, HWBLK_DMAC0, 0),
  148. SH_HWBLK_CLK("sh0", -1, SH_CLK, HWBLK_SHYWAY, CLK_ENABLE_ON_INIT),
  149. SH_HWBLK_CLK("hudi0", -1, P_CLK, HWBLK_HUDI, 0),
  150. SH_HWBLK_CLK("ubc0", -1, I_CLK, HWBLK_UBC, 0),
  151. SH_HWBLK_CLK("tmu0", -1, P_CLK, HWBLK_TMU0, 0),
  152. SH_HWBLK_CLK("cmt0", -1, R_CLK, HWBLK_CMT, 0),
  153. SH_HWBLK_CLK("rwdt0", -1, R_CLK, HWBLK_RWDT, 0),
  154. SH_HWBLK_CLK("dmac1", -1, B_CLK, HWBLK_DMAC1, 0),
  155. SH_HWBLK_CLK("tmu1", -1, P_CLK, HWBLK_TMU1, 0),
  156. SH_HWBLK_CLK("scif0", -1, P_CLK, HWBLK_SCIF0, 0),
  157. SH_HWBLK_CLK("scif1", -1, P_CLK, HWBLK_SCIF1, 0),
  158. SH_HWBLK_CLK("scif2", -1, P_CLK, HWBLK_SCIF2, 0),
  159. SH_HWBLK_CLK("scif3", -1, B_CLK, HWBLK_SCIF3, 0),
  160. SH_HWBLK_CLK("scif4", -1, B_CLK, HWBLK_SCIF4, 0),
  161. SH_HWBLK_CLK("scif5", -1, B_CLK, HWBLK_SCIF5, 0),
  162. SH_HWBLK_CLK("msiof0", -1, B_CLK, HWBLK_MSIOF0, 0),
  163. SH_HWBLK_CLK("msiof1", -1, B_CLK, HWBLK_MSIOF1, 0),
  164. SH_HWBLK_CLK("keysc0", -1, R_CLK, HWBLK_KEYSC, 0),
  165. SH_HWBLK_CLK("rtc0", -1, R_CLK, HWBLK_RTC, 0),
  166. SH_HWBLK_CLK("i2c0", -1, P_CLK, HWBLK_IIC0, 0),
  167. SH_HWBLK_CLK("i2c1", -1, P_CLK, HWBLK_IIC1, 0),
  168. SH_HWBLK_CLK("mmc0", -1, B_CLK, HWBLK_MMC, 0),
  169. SH_HWBLK_CLK("eth0", -1, B_CLK, HWBLK_ETHER, 0),
  170. SH_HWBLK_CLK("atapi0", -1, B_CLK, HWBLK_ATAPI, 0),
  171. SH_HWBLK_CLK("tpu0", -1, B_CLK, HWBLK_TPU, 0),
  172. SH_HWBLK_CLK("irda0", -1, P_CLK, HWBLK_IRDA, 0),
  173. SH_HWBLK_CLK("tsif0", -1, B_CLK, HWBLK_TSIF, 0),
  174. SH_HWBLK_CLK("usb1", -1, B_CLK, HWBLK_USB1, 0),
  175. SH_HWBLK_CLK("usb0", -1, B_CLK, HWBLK_USB0, 0),
  176. SH_HWBLK_CLK("2dg0", -1, B_CLK, HWBLK_2DG, 0),
  177. SH_HWBLK_CLK("sdhi0", -1, B_CLK, HWBLK_SDHI0, 0),
  178. SH_HWBLK_CLK("sdhi1", -1, B_CLK, HWBLK_SDHI1, 0),
  179. SH_HWBLK_CLK("veu1", -1, B_CLK, HWBLK_VEU1, 0),
  180. SH_HWBLK_CLK("ceu1", -1, B_CLK, HWBLK_CEU1, 0),
  181. SH_HWBLK_CLK("beu1", -1, B_CLK, HWBLK_BEU1, 0),
  182. SH_HWBLK_CLK("2ddmac0", -1, SH_CLK, HWBLK_2DDMAC, 0),
  183. SH_HWBLK_CLK("spu0", -1, B_CLK, HWBLK_SPU, 0),
  184. SH_HWBLK_CLK("jpu0", -1, B_CLK, HWBLK_JPU, 0),
  185. SH_HWBLK_CLK("vou0", -1, B_CLK, HWBLK_VOU, 0),
  186. SH_HWBLK_CLK("beu0", -1, B_CLK, HWBLK_BEU0, 0),
  187. SH_HWBLK_CLK("ceu0", -1, B_CLK, HWBLK_CEU0, 0),
  188. SH_HWBLK_CLK("veu0", -1, B_CLK, HWBLK_VEU0, 0),
  189. SH_HWBLK_CLK("vpu0", -1, B_CLK, HWBLK_VPU, 0),
  190. SH_HWBLK_CLK("lcdc0", -1, B_CLK, HWBLK_LCDC, 0),
  191. };
  192. int __init arch_clk_init(void)
  193. {
  194. int k, ret = 0;
  195. /* autodetect extal or fll configuration */
  196. if (__raw_readl(PLLCR) & 0x1000)
  197. pll_clk.parent = &fll_clk;
  198. else
  199. pll_clk.parent = &extal_clk;
  200. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  201. ret = clk_register(main_clks[k]);
  202. if (!ret)
  203. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  204. if (!ret)
  205. ret = sh_clk_div6_register(div6_clks, ARRAY_SIZE(div6_clks));
  206. if (!ret)
  207. ret = sh_hwblk_clk_register(mstp_clks, ARRAY_SIZE(mstp_clks));
  208. return ret;
  209. }