setup-sh7201.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382
  1. /*
  2. * SH7201 setup
  3. *
  4. * Copyright (C) 2008 Peter Griffin pgriffin@mpc-data.co.uk
  5. * Copyright (C) 2009 Paul Mundt
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file "COPYING" in the main directory of this archive
  9. * for more details.
  10. */
  11. #include <linux/platform_device.h>
  12. #include <linux/init.h>
  13. #include <linux/serial.h>
  14. #include <linux/serial_sci.h>
  15. #include <linux/sh_timer.h>
  16. #include <linux/io.h>
  17. enum {
  18. UNUSED = 0,
  19. /* interrupt sources */
  20. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  21. PINT0, PINT1, PINT2, PINT3, PINT4, PINT5, PINT6, PINT7,
  22. ADC_ADI,
  23. MTU20_ABCD, MTU20_VEF, MTU21_AB, MTU21_VU, MTU22_AB, MTU22_VU,
  24. MTU23_ABCD, MTU24_ABCD, MTU25_UVW, MTU2_TCI3V, MTU2_TCI4V,
  25. RTC, WDT,
  26. IIC30, IIC31, IIC32,
  27. DMAC0_DMINT0, DMAC1_DMINT1,
  28. DMAC2_DMINT2, DMAC3_DMINT3,
  29. SCIF0, SCIF1, SCIF2, SCIF3, SCIF4, SCIF5, SCIF6, SCIF7,
  30. DMAC0_DMINTA, DMAC4_DMINT4, DMAC5_DMINT5, DMAC6_DMINT6,
  31. DMAC7_DMINT7,
  32. RCAN0, RCAN1,
  33. SSI0_SSII, SSI1_SSII,
  34. TMR0, TMR1,
  35. /* interrupt groups */
  36. PINT,
  37. };
  38. static struct intc_vect vectors[] __initdata = {
  39. INTC_IRQ(IRQ0, 64), INTC_IRQ(IRQ1, 65),
  40. INTC_IRQ(IRQ2, 66), INTC_IRQ(IRQ3, 67),
  41. INTC_IRQ(IRQ4, 68), INTC_IRQ(IRQ5, 69),
  42. INTC_IRQ(IRQ6, 70), INTC_IRQ(IRQ7, 71),
  43. INTC_IRQ(PINT0, 80), INTC_IRQ(PINT1, 81),
  44. INTC_IRQ(PINT2, 82), INTC_IRQ(PINT3, 83),
  45. INTC_IRQ(PINT4, 84), INTC_IRQ(PINT5, 85),
  46. INTC_IRQ(PINT6, 86), INTC_IRQ(PINT7, 87),
  47. INTC_IRQ(ADC_ADI, 92),
  48. INTC_IRQ(MTU20_ABCD, 108), INTC_IRQ(MTU20_ABCD, 109),
  49. INTC_IRQ(MTU20_ABCD, 110), INTC_IRQ(MTU20_ABCD, 111),
  50. INTC_IRQ(MTU20_VEF, 112), INTC_IRQ(MTU20_VEF, 113),
  51. INTC_IRQ(MTU20_VEF, 114),
  52. INTC_IRQ(MTU21_AB, 116), INTC_IRQ(MTU21_AB, 117),
  53. INTC_IRQ(MTU21_VU, 120), INTC_IRQ(MTU21_VU, 121),
  54. INTC_IRQ(MTU22_AB, 124), INTC_IRQ(MTU22_AB, 125),
  55. INTC_IRQ(MTU22_VU, 128), INTC_IRQ(MTU22_VU, 129),
  56. INTC_IRQ(MTU23_ABCD, 132), INTC_IRQ(MTU23_ABCD, 133),
  57. INTC_IRQ(MTU23_ABCD, 134), INTC_IRQ(MTU23_ABCD, 135),
  58. INTC_IRQ(MTU2_TCI3V, 136),
  59. INTC_IRQ(MTU24_ABCD, 140), INTC_IRQ(MTU24_ABCD, 141),
  60. INTC_IRQ(MTU24_ABCD, 142), INTC_IRQ(MTU24_ABCD, 143),
  61. INTC_IRQ(MTU2_TCI4V, 144),
  62. INTC_IRQ(MTU25_UVW, 148), INTC_IRQ(MTU25_UVW, 149),
  63. INTC_IRQ(MTU25_UVW, 150),
  64. INTC_IRQ(RTC, 152), INTC_IRQ(RTC, 153),
  65. INTC_IRQ(RTC, 154),
  66. INTC_IRQ(WDT, 156),
  67. INTC_IRQ(IIC30, 157), INTC_IRQ(IIC30, 158),
  68. INTC_IRQ(IIC30, 159), INTC_IRQ(IIC30, 160),
  69. INTC_IRQ(IIC30, 161),
  70. INTC_IRQ(IIC31, 164), INTC_IRQ(IIC31, 165),
  71. INTC_IRQ(IIC31, 166), INTC_IRQ(IIC31, 167),
  72. INTC_IRQ(IIC31, 168),
  73. INTC_IRQ(IIC32, 170), INTC_IRQ(IIC32, 171),
  74. INTC_IRQ(IIC32, 172), INTC_IRQ(IIC32, 173),
  75. INTC_IRQ(IIC32, 174),
  76. INTC_IRQ(DMAC0_DMINT0, 176), INTC_IRQ(DMAC1_DMINT1, 177),
  77. INTC_IRQ(DMAC2_DMINT2, 178), INTC_IRQ(DMAC3_DMINT3, 179),
  78. INTC_IRQ(SCIF0, 180), INTC_IRQ(SCIF0, 181),
  79. INTC_IRQ(SCIF0, 182), INTC_IRQ(SCIF0, 183),
  80. INTC_IRQ(SCIF1, 184), INTC_IRQ(SCIF1, 185),
  81. INTC_IRQ(SCIF1, 186), INTC_IRQ(SCIF1, 187),
  82. INTC_IRQ(SCIF2, 188), INTC_IRQ(SCIF2, 189),
  83. INTC_IRQ(SCIF2, 190), INTC_IRQ(SCIF2, 191),
  84. INTC_IRQ(SCIF3, 192), INTC_IRQ(SCIF3, 193),
  85. INTC_IRQ(SCIF3, 194), INTC_IRQ(SCIF3, 195),
  86. INTC_IRQ(SCIF4, 196), INTC_IRQ(SCIF4, 197),
  87. INTC_IRQ(SCIF4, 198), INTC_IRQ(SCIF4, 199),
  88. INTC_IRQ(SCIF5, 200), INTC_IRQ(SCIF5, 201),
  89. INTC_IRQ(SCIF5, 202), INTC_IRQ(SCIF5, 203),
  90. INTC_IRQ(SCIF6, 204), INTC_IRQ(SCIF6, 205),
  91. INTC_IRQ(SCIF6, 206), INTC_IRQ(SCIF6, 207),
  92. INTC_IRQ(SCIF7, 208), INTC_IRQ(SCIF7, 209),
  93. INTC_IRQ(SCIF7, 210), INTC_IRQ(SCIF7, 211),
  94. INTC_IRQ(DMAC0_DMINTA, 212), INTC_IRQ(DMAC4_DMINT4, 216),
  95. INTC_IRQ(DMAC5_DMINT5, 217), INTC_IRQ(DMAC6_DMINT6, 218),
  96. INTC_IRQ(DMAC7_DMINT7, 219),
  97. INTC_IRQ(RCAN0, 228), INTC_IRQ(RCAN0, 229),
  98. INTC_IRQ(RCAN0, 230),
  99. INTC_IRQ(RCAN0, 231), INTC_IRQ(RCAN0, 232),
  100. INTC_IRQ(RCAN1, 234), INTC_IRQ(RCAN1, 235),
  101. INTC_IRQ(RCAN1, 236),
  102. INTC_IRQ(RCAN1, 237), INTC_IRQ(RCAN1, 238),
  103. INTC_IRQ(SSI0_SSII, 244), INTC_IRQ(SSI1_SSII, 245),
  104. INTC_IRQ(TMR0, 246), INTC_IRQ(TMR0, 247),
  105. INTC_IRQ(TMR0, 248),
  106. INTC_IRQ(TMR1, 252), INTC_IRQ(TMR1, 253),
  107. INTC_IRQ(TMR1, 254),
  108. };
  109. static struct intc_group groups[] __initdata = {
  110. INTC_GROUP(PINT, PINT0, PINT1, PINT2, PINT3,
  111. PINT4, PINT5, PINT6, PINT7),
  112. };
  113. static struct intc_prio_reg prio_registers[] __initdata = {
  114. { 0xfffe9418, 0, 16, 4, /* IPR01 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  115. { 0xfffe941a, 0, 16, 4, /* IPR02 */ { IRQ4, IRQ5, IRQ6, IRQ7 } },
  116. { 0xfffe9420, 0, 16, 4, /* IPR05 */ { PINT, 0, ADC_ADI, 0 } },
  117. { 0xfffe9800, 0, 16, 4, /* IPR06 */ { 0, MTU20_ABCD, MTU20_VEF, MTU21_AB } },
  118. { 0xfffe9802, 0, 16, 4, /* IPR07 */ { MTU21_VU, MTU22_AB, MTU22_VU, MTU23_ABCD } },
  119. { 0xfffe9804, 0, 16, 4, /* IPR08 */ { MTU2_TCI3V, MTU24_ABCD, MTU2_TCI4V, MTU25_UVW } },
  120. { 0xfffe9806, 0, 16, 4, /* IPR09 */ { RTC, WDT, IIC30, 0 } },
  121. { 0xfffe9808, 0, 16, 4, /* IPR10 */ { IIC31, IIC32, DMAC0_DMINT0, DMAC1_DMINT1 } },
  122. { 0xfffe980a, 0, 16, 4, /* IPR11 */ { DMAC2_DMINT2, DMAC3_DMINT3, SCIF0, SCIF1 } },
  123. { 0xfffe980c, 0, 16, 4, /* IPR12 */ { SCIF2, SCIF3, SCIF4, SCIF5 } },
  124. { 0xfffe980e, 0, 16, 4, /* IPR13 */ { SCIF6, SCIF7, DMAC0_DMINTA, DMAC4_DMINT4 } },
  125. { 0xfffe9810, 0, 16, 4, /* IPR14 */ { DMAC5_DMINT5, DMAC6_DMINT6, DMAC7_DMINT7, 0 } },
  126. { 0xfffe9812, 0, 16, 4, /* IPR15 */ { 0, RCAN0, RCAN1, 0 } },
  127. { 0xfffe9814, 0, 16, 4, /* IPR16 */ { SSI0_SSII, SSI1_SSII, TMR0, TMR1 } },
  128. };
  129. static struct intc_mask_reg mask_registers[] __initdata = {
  130. { 0xfffe9408, 0, 16, /* PINTER */
  131. { 0, 0, 0, 0, 0, 0, 0, 0,
  132. PINT7, PINT6, PINT5, PINT4, PINT3, PINT2, PINT1, PINT0 } },
  133. };
  134. static DECLARE_INTC_DESC(intc_desc, "sh7201", vectors, groups,
  135. mask_registers, prio_registers, NULL);
  136. static struct plat_sci_port sci_platform_data[] = {
  137. {
  138. .mapbase = 0xfffe8000,
  139. .flags = UPF_BOOT_AUTOCONF,
  140. .type = PORT_SCIF,
  141. .irqs = { 180, 180, 180, 180 }
  142. }, {
  143. .mapbase = 0xfffe8800,
  144. .flags = UPF_BOOT_AUTOCONF,
  145. .type = PORT_SCIF,
  146. .irqs = { 184, 184, 184, 184 }
  147. }, {
  148. .mapbase = 0xfffe9000,
  149. .flags = UPF_BOOT_AUTOCONF,
  150. .type = PORT_SCIF,
  151. .irqs = { 188, 188, 188, 188 }
  152. }, {
  153. .mapbase = 0xfffe9800,
  154. .flags = UPF_BOOT_AUTOCONF,
  155. .type = PORT_SCIF,
  156. .irqs = { 192, 192, 192, 192 }
  157. }, {
  158. .mapbase = 0xfffea000,
  159. .flags = UPF_BOOT_AUTOCONF,
  160. .type = PORT_SCIF,
  161. .irqs = { 196, 196, 196, 196 }
  162. }, {
  163. .mapbase = 0xfffea800,
  164. .flags = UPF_BOOT_AUTOCONF,
  165. .type = PORT_SCIF,
  166. .irqs = { 200, 200, 200, 200 }
  167. }, {
  168. .mapbase = 0xfffeb000,
  169. .flags = UPF_BOOT_AUTOCONF,
  170. .type = PORT_SCIF,
  171. .irqs = { 204, 204, 204, 204 }
  172. }, {
  173. .mapbase = 0xfffeb800,
  174. .flags = UPF_BOOT_AUTOCONF,
  175. .type = PORT_SCIF,
  176. .irqs = { 208, 208, 208, 208 }
  177. }, {
  178. .flags = 0,
  179. }
  180. };
  181. static struct platform_device sci_device = {
  182. .name = "sh-sci",
  183. .id = -1,
  184. .dev = {
  185. .platform_data = sci_platform_data,
  186. },
  187. };
  188. static struct resource rtc_resources[] = {
  189. [0] = {
  190. .start = 0xffff0800,
  191. .end = 0xffff2000 + 0x58 - 1,
  192. .flags = IORESOURCE_IO,
  193. },
  194. [1] = {
  195. /* Shared Period/Carry/Alarm IRQ */
  196. .start = 152,
  197. .flags = IORESOURCE_IRQ,
  198. },
  199. };
  200. static struct platform_device rtc_device = {
  201. .name = "sh-rtc",
  202. .id = -1,
  203. .num_resources = ARRAY_SIZE(rtc_resources),
  204. .resource = rtc_resources,
  205. };
  206. static struct sh_timer_config mtu2_0_platform_data = {
  207. .name = "MTU2_0",
  208. .channel_offset = -0x80,
  209. .timer_bit = 0,
  210. .clk = "peripheral_clk",
  211. .clockevent_rating = 200,
  212. };
  213. static struct resource mtu2_0_resources[] = {
  214. [0] = {
  215. .name = "MTU2_0",
  216. .start = 0xfffe4300,
  217. .end = 0xfffe4326,
  218. .flags = IORESOURCE_MEM,
  219. },
  220. [1] = {
  221. .start = 108,
  222. .flags = IORESOURCE_IRQ,
  223. },
  224. };
  225. static struct platform_device mtu2_0_device = {
  226. .name = "sh_mtu2",
  227. .id = 0,
  228. .dev = {
  229. .platform_data = &mtu2_0_platform_data,
  230. },
  231. .resource = mtu2_0_resources,
  232. .num_resources = ARRAY_SIZE(mtu2_0_resources),
  233. };
  234. static struct sh_timer_config mtu2_1_platform_data = {
  235. .name = "MTU2_1",
  236. .channel_offset = -0x100,
  237. .timer_bit = 1,
  238. .clk = "peripheral_clk",
  239. .clockevent_rating = 200,
  240. };
  241. static struct resource mtu2_1_resources[] = {
  242. [0] = {
  243. .name = "MTU2_1",
  244. .start = 0xfffe4380,
  245. .end = 0xfffe4390,
  246. .flags = IORESOURCE_MEM,
  247. },
  248. [1] = {
  249. .start = 116,
  250. .flags = IORESOURCE_IRQ,
  251. },
  252. };
  253. static struct platform_device mtu2_1_device = {
  254. .name = "sh_mtu2",
  255. .id = 1,
  256. .dev = {
  257. .platform_data = &mtu2_1_platform_data,
  258. },
  259. .resource = mtu2_1_resources,
  260. .num_resources = ARRAY_SIZE(mtu2_1_resources),
  261. };
  262. static struct sh_timer_config mtu2_2_platform_data = {
  263. .name = "MTU2_2",
  264. .channel_offset = 0x80,
  265. .timer_bit = 2,
  266. .clk = "peripheral_clk",
  267. .clockevent_rating = 200,
  268. };
  269. static struct resource mtu2_2_resources[] = {
  270. [0] = {
  271. .name = "MTU2_2",
  272. .start = 0xfffe4000,
  273. .end = 0xfffe400a,
  274. .flags = IORESOURCE_MEM,
  275. },
  276. [1] = {
  277. .start = 124,
  278. .flags = IORESOURCE_IRQ,
  279. },
  280. };
  281. static struct platform_device mtu2_2_device = {
  282. .name = "sh_mtu2",
  283. .id = 2,
  284. .dev = {
  285. .platform_data = &mtu2_2_platform_data,
  286. },
  287. .resource = mtu2_2_resources,
  288. .num_resources = ARRAY_SIZE(mtu2_2_resources),
  289. };
  290. static struct platform_device *sh7201_devices[] __initdata = {
  291. &sci_device,
  292. &rtc_device,
  293. &mtu2_0_device,
  294. &mtu2_1_device,
  295. &mtu2_2_device,
  296. };
  297. static int __init sh7201_devices_setup(void)
  298. {
  299. return platform_add_devices(sh7201_devices,
  300. ARRAY_SIZE(sh7201_devices));
  301. }
  302. arch_initcall(sh7201_devices_setup);
  303. void __init plat_irq_setup(void)
  304. {
  305. register_intc_controller(&intc_desc);
  306. }
  307. static struct platform_device *sh7201_early_devices[] __initdata = {
  308. &mtu2_0_device,
  309. &mtu2_1_device,
  310. &mtu2_2_device,
  311. };
  312. #define STBCR3 0xfffe0408
  313. void __init plat_early_device_setup(void)
  314. {
  315. /* enable MTU2 clock */
  316. __raw_writeb(__raw_readb(STBCR3) & ~0x20, STBCR3);
  317. early_platform_add_devices(sh7201_early_devices,
  318. ARRAY_SIZE(sh7201_early_devices));
  319. }