se.h 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. #ifndef __ASM_SH_HITACHI_SE_H
  2. #define __ASM_SH_HITACHI_SE_H
  3. /*
  4. * linux/include/asm-sh/hitachi_se.h
  5. *
  6. * Copyright (C) 2000 Kazumoto Kojima
  7. *
  8. * Hitachi SolutionEngine support
  9. */
  10. /* Box specific addresses. */
  11. #define PA_ROM 0x00000000 /* EPROM */
  12. #define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte */
  13. #define PA_FROM 0x01000000 /* EPROM */
  14. #define PA_FROM_SIZE 0x00400000 /* EPROM size 4M byte */
  15. #define PA_EXT1 0x04000000
  16. #define PA_EXT1_SIZE 0x04000000
  17. #define PA_EXT2 0x08000000
  18. #define PA_EXT2_SIZE 0x04000000
  19. #define PA_SDRAM 0x0c000000
  20. #define PA_SDRAM_SIZE 0x04000000
  21. #define PA_EXT4 0x12000000
  22. #define PA_EXT4_SIZE 0x02000000
  23. #define PA_EXT5 0x14000000
  24. #define PA_EXT5_SIZE 0x04000000
  25. #define PA_PCIC 0x18000000 /* MR-SHPC-01 PCMCIA */
  26. #define PA_83902 0xb0000000 /* DP83902A */
  27. #define PA_83902_IF 0xb0040000 /* DP83902A remote io port */
  28. #define PA_83902_RST 0xb0080000 /* DP83902A reset port */
  29. #define PA_SUPERIO 0xb0400000 /* SMC37C935A super io chip */
  30. #define PA_DIPSW0 0xb0800000 /* Dip switch 5,6 */
  31. #define PA_DIPSW1 0xb0800002 /* Dip switch 7,8 */
  32. #define PA_LED 0xb0c00000 /* LED */
  33. #if defined(CONFIG_CPU_SUBTYPE_SH7705)
  34. #define PA_BCR 0xb0e00000
  35. #else
  36. #define PA_BCR 0xb1400000 /* FPGA */
  37. #endif
  38. #define PA_MRSHPC 0xb83fffe0 /* MR-SHPC-01 PCMCIA controller */
  39. #define PA_MRSHPC_MW1 0xb8400000 /* MR-SHPC-01 memory window base */
  40. #define PA_MRSHPC_MW2 0xb8500000 /* MR-SHPC-01 attribute window base */
  41. #define PA_MRSHPC_IO 0xb8600000 /* MR-SHPC-01 I/O window base */
  42. #define MRSHPC_OPTION (PA_MRSHPC + 6)
  43. #define MRSHPC_CSR (PA_MRSHPC + 8)
  44. #define MRSHPC_ISR (PA_MRSHPC + 10)
  45. #define MRSHPC_ICR (PA_MRSHPC + 12)
  46. #define MRSHPC_CPWCR (PA_MRSHPC + 14)
  47. #define MRSHPC_MW0CR1 (PA_MRSHPC + 16)
  48. #define MRSHPC_MW1CR1 (PA_MRSHPC + 18)
  49. #define MRSHPC_IOWCR1 (PA_MRSHPC + 20)
  50. #define MRSHPC_MW0CR2 (PA_MRSHPC + 22)
  51. #define MRSHPC_MW1CR2 (PA_MRSHPC + 24)
  52. #define MRSHPC_IOWCR2 (PA_MRSHPC + 26)
  53. #define MRSHPC_CDCR (PA_MRSHPC + 28)
  54. #define MRSHPC_PCIC_INFO (PA_MRSHPC + 30)
  55. #define BCR_ILCRA (PA_BCR + 0)
  56. #define BCR_ILCRB (PA_BCR + 2)
  57. #define BCR_ILCRC (PA_BCR + 4)
  58. #define BCR_ILCRD (PA_BCR + 6)
  59. #define BCR_ILCRE (PA_BCR + 8)
  60. #define BCR_ILCRF (PA_BCR + 10)
  61. #define BCR_ILCRG (PA_BCR + 12)
  62. #if defined(CONFIG_CPU_SUBTYPE_SH7709)
  63. #define INTC_IRR0 0xa4000004UL
  64. #define INTC_IRR1 0xa4000006UL
  65. #define INTC_IRR2 0xa4000008UL
  66. #define INTC_ICR0 0xfffffee0UL
  67. #define INTC_ICR1 0xa4000010UL
  68. #define INTC_ICR2 0xa4000012UL
  69. #define INTC_INTER 0xa4000014UL
  70. #define INTC_IPRC 0xa4000016UL
  71. #define INTC_IPRD 0xa4000018UL
  72. #define INTC_IPRE 0xa400001aUL
  73. #define IRQ0_IRQ 32
  74. #define IRQ1_IRQ 33
  75. #endif
  76. #if defined(CONFIG_CPU_SUBTYPE_SH7705)
  77. #define IRQ_STNIC 12
  78. #define IRQ_CFCARD 14
  79. #else
  80. #define IRQ_STNIC 10
  81. #define IRQ_CFCARD 7
  82. #endif
  83. /* SH Ether support (SH7710/SH7712) */
  84. /* Base address */
  85. #define SH_ETH0_BASE 0xA7000000
  86. #define SH_ETH1_BASE 0xA7000400
  87. /* PHY ID */
  88. #if defined(CONFIG_CPU_SUBTYPE_SH7710)
  89. # define PHY_ID 0x00
  90. #elif defined(CONFIG_CPU_SUBTYPE_SH7712)
  91. # define PHY_ID 0x01
  92. #endif
  93. /* Ether IRQ */
  94. #define SH_ETH0_IRQ 80
  95. #define SH_ETH1_IRQ 81
  96. #define SH_TSU_IRQ 82
  97. void init_se_IRQ(void);
  98. #define __IO_PREFIX se
  99. #include <asm/io_generic.h>
  100. #endif /* __ASM_SH_HITACHI_SE_H */