io.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318
  1. #ifndef __ASM_SH_IO_H
  2. #define __ASM_SH_IO_H
  3. /*
  4. * Convention:
  5. * read{b,w,l,q}/write{b,w,l,q} are for PCI,
  6. * while in{b,w,l}/out{b,w,l} are for ISA
  7. *
  8. * In addition we have 'pausing' versions: in{b,w,l}_p/out{b,w,l}_p
  9. * and 'string' versions: ins{b,w,l}/outs{b,w,l}
  10. *
  11. * While read{b,w,l,q} and write{b,w,l,q} contain memory barriers
  12. * automatically, there are also __raw versions, which do not.
  13. *
  14. * Historically, we have also had ctrl_in{b,w,l,q}/ctrl_out{b,w,l,q} for
  15. * SuperH specific I/O (raw I/O to on-chip CPU peripherals). In practice
  16. * these have the same semantics as the __raw variants, and as such, all
  17. * new code should be using the __raw versions.
  18. *
  19. * All ISA I/O routines are wrapped through the machine vector. If a
  20. * board does not provide overrides, a generic set that are copied in
  21. * from the default machine vector are used instead. These are largely
  22. * for old compat code for I/O offseting to SuperIOs, all of which are
  23. * better handled through the machvec ioport mapping routines these days.
  24. */
  25. #include <asm/cache.h>
  26. #include <asm/system.h>
  27. #include <asm/addrspace.h>
  28. #include <asm/machvec.h>
  29. #include <asm/pgtable.h>
  30. #include <asm-generic/iomap.h>
  31. #ifdef __KERNEL__
  32. /*
  33. * Depending on which platform we are running on, we need different
  34. * I/O functions.
  35. */
  36. #define __IO_PREFIX generic
  37. #include <asm/io_generic.h>
  38. #include <asm/io_trapped.h>
  39. #define inb(p) sh_mv.mv_inb((p))
  40. #define inw(p) sh_mv.mv_inw((p))
  41. #define inl(p) sh_mv.mv_inl((p))
  42. #define outb(x,p) sh_mv.mv_outb((x),(p))
  43. #define outw(x,p) sh_mv.mv_outw((x),(p))
  44. #define outl(x,p) sh_mv.mv_outl((x),(p))
  45. #define inb_p(p) sh_mv.mv_inb_p((p))
  46. #define inw_p(p) sh_mv.mv_inw_p((p))
  47. #define inl_p(p) sh_mv.mv_inl_p((p))
  48. #define outb_p(x,p) sh_mv.mv_outb_p((x),(p))
  49. #define outw_p(x,p) sh_mv.mv_outw_p((x),(p))
  50. #define outl_p(x,p) sh_mv.mv_outl_p((x),(p))
  51. #define insb(p,b,c) sh_mv.mv_insb((p), (b), (c))
  52. #define insw(p,b,c) sh_mv.mv_insw((p), (b), (c))
  53. #define insl(p,b,c) sh_mv.mv_insl((p), (b), (c))
  54. #define outsb(p,b,c) sh_mv.mv_outsb((p), (b), (c))
  55. #define outsw(p,b,c) sh_mv.mv_outsw((p), (b), (c))
  56. #define outsl(p,b,c) sh_mv.mv_outsl((p), (b), (c))
  57. #define __raw_writeb(v,a) (__chk_io_ptr(a), *(volatile u8 __force *)(a) = (v))
  58. #define __raw_writew(v,a) (__chk_io_ptr(a), *(volatile u16 __force *)(a) = (v))
  59. #define __raw_writel(v,a) (__chk_io_ptr(a), *(volatile u32 __force *)(a) = (v))
  60. #define __raw_writeq(v,a) (__chk_io_ptr(a), *(volatile u64 __force *)(a) = (v))
  61. #define __raw_readb(a) (__chk_io_ptr(a), *(volatile u8 __force *)(a))
  62. #define __raw_readw(a) (__chk_io_ptr(a), *(volatile u16 __force *)(a))
  63. #define __raw_readl(a) (__chk_io_ptr(a), *(volatile u32 __force *)(a))
  64. #define __raw_readq(a) (__chk_io_ptr(a), *(volatile u64 __force *)(a))
  65. #define readb(a) ({ u8 r_ = __raw_readb(a); mb(); r_; })
  66. #define readw(a) ({ u16 r_ = __raw_readw(a); mb(); r_; })
  67. #define readl(a) ({ u32 r_ = __raw_readl(a); mb(); r_; })
  68. #define readq(a) ({ u64 r_ = __raw_readq(a); mb(); r_; })
  69. #define writeb(v,a) ({ __raw_writeb((v),(a)); mb(); })
  70. #define writew(v,a) ({ __raw_writew((v),(a)); mb(); })
  71. #define writel(v,a) ({ __raw_writel((v),(a)); mb(); })
  72. #define writeq(v,a) ({ __raw_writeq((v),(a)); mb(); })
  73. /* SuperH on-chip I/O functions */
  74. #define ctrl_inb __raw_readb
  75. #define ctrl_inw __raw_readw
  76. #define ctrl_inl __raw_readl
  77. #define ctrl_inq __raw_readq
  78. #define ctrl_outb __raw_writeb
  79. #define ctrl_outw __raw_writew
  80. #define ctrl_outl __raw_writel
  81. #define ctrl_outq __raw_writeq
  82. static inline void ctrl_delay(void)
  83. {
  84. #ifdef CONFIG_CPU_SH4
  85. __raw_readw(CCN_PVR);
  86. #elif defined(P2SEG)
  87. __raw_readw(P2SEG);
  88. #else
  89. #error "Need a dummy address for delay"
  90. #endif
  91. }
  92. #define __BUILD_MEMORY_STRING(bwlq, type) \
  93. \
  94. static inline void __raw_writes##bwlq(volatile void __iomem *mem, \
  95. const void *addr, unsigned int count) \
  96. { \
  97. const volatile type *__addr = addr; \
  98. \
  99. while (count--) { \
  100. __raw_write##bwlq(*__addr, mem); \
  101. __addr++; \
  102. } \
  103. } \
  104. \
  105. static inline void __raw_reads##bwlq(volatile void __iomem *mem, \
  106. void *addr, unsigned int count) \
  107. { \
  108. volatile type *__addr = addr; \
  109. \
  110. while (count--) { \
  111. *__addr = __raw_read##bwlq(mem); \
  112. __addr++; \
  113. } \
  114. }
  115. __BUILD_MEMORY_STRING(b, u8)
  116. __BUILD_MEMORY_STRING(w, u16)
  117. #ifdef CONFIG_SUPERH32
  118. void __raw_writesl(void __iomem *addr, const void *data, int longlen);
  119. void __raw_readsl(const void __iomem *addr, void *data, int longlen);
  120. #else
  121. __BUILD_MEMORY_STRING(l, u32)
  122. #endif
  123. __BUILD_MEMORY_STRING(q, u64)
  124. #define writesb __raw_writesb
  125. #define writesw __raw_writesw
  126. #define writesl __raw_writesl
  127. #define readsb __raw_readsb
  128. #define readsw __raw_readsw
  129. #define readsl __raw_readsl
  130. #define readb_relaxed(a) readb(a)
  131. #define readw_relaxed(a) readw(a)
  132. #define readl_relaxed(a) readl(a)
  133. #define readq_relaxed(a) readq(a)
  134. #ifndef CONFIG_GENERIC_IOMAP
  135. /* Simple MMIO */
  136. #define ioread8(a) __raw_readb(a)
  137. #define ioread16(a) __raw_readw(a)
  138. #define ioread16be(a) be16_to_cpu(__raw_readw((a)))
  139. #define ioread32(a) __raw_readl(a)
  140. #define ioread32be(a) be32_to_cpu(__raw_readl((a)))
  141. #define iowrite8(v,a) __raw_writeb((v),(a))
  142. #define iowrite16(v,a) __raw_writew((v),(a))
  143. #define iowrite16be(v,a) __raw_writew(cpu_to_be16((v)),(a))
  144. #define iowrite32(v,a) __raw_writel((v),(a))
  145. #define iowrite32be(v,a) __raw_writel(cpu_to_be32((v)),(a))
  146. #define ioread8_rep(a, d, c) __raw_readsb((a), (d), (c))
  147. #define ioread16_rep(a, d, c) __raw_readsw((a), (d), (c))
  148. #define ioread32_rep(a, d, c) __raw_readsl((a), (d), (c))
  149. #define iowrite8_rep(a, s, c) __raw_writesb((a), (s), (c))
  150. #define iowrite16_rep(a, s, c) __raw_writesw((a), (s), (c))
  151. #define iowrite32_rep(a, s, c) __raw_writesl((a), (s), (c))
  152. #endif
  153. #define mmio_insb(p,d,c) __raw_readsb(p,d,c)
  154. #define mmio_insw(p,d,c) __raw_readsw(p,d,c)
  155. #define mmio_insl(p,d,c) __raw_readsl(p,d,c)
  156. #define mmio_outsb(p,s,c) __raw_writesb(p,s,c)
  157. #define mmio_outsw(p,s,c) __raw_writesw(p,s,c)
  158. #define mmio_outsl(p,s,c) __raw_writesl(p,s,c)
  159. /* synco on SH-4A, otherwise a nop */
  160. #define mmiowb() wmb()
  161. #define IO_SPACE_LIMIT 0xffffffff
  162. extern unsigned long generic_io_base;
  163. /*
  164. * This function provides a method for the generic case where a
  165. * board-specific ioport_map simply needs to return the port + some
  166. * arbitrary port base.
  167. *
  168. * We use this at board setup time to implicitly set the port base, and
  169. * as a result, we can use the generic ioport_map.
  170. */
  171. static inline void __set_io_port_base(unsigned long pbase)
  172. {
  173. generic_io_base = pbase;
  174. }
  175. #define __ioport_map(p, n) sh_mv.mv_ioport_map((p), (n))
  176. /* We really want to try and get these to memcpy etc */
  177. void memcpy_fromio(void *, const volatile void __iomem *, unsigned long);
  178. void memcpy_toio(volatile void __iomem *, const void *, unsigned long);
  179. void memset_io(volatile void __iomem *, int, unsigned long);
  180. /* Quad-word real-mode I/O, don't ask.. */
  181. unsigned long long peek_real_address_q(unsigned long long addr);
  182. unsigned long long poke_real_address_q(unsigned long long addr,
  183. unsigned long long val);
  184. #if !defined(CONFIG_MMU)
  185. #define virt_to_phys(address) ((unsigned long)(address))
  186. #define phys_to_virt(address) ((void *)(address))
  187. #else
  188. #define virt_to_phys(address) (__pa(address))
  189. #define phys_to_virt(address) (__va(address))
  190. #endif
  191. /*
  192. * On 32-bit SH, we traditionally have the whole physical address space
  193. * mapped at all times (as MIPS does), so "ioremap()" and "iounmap()" do
  194. * not need to do anything but place the address in the proper segment.
  195. * This is true for P1 and P2 addresses, as well as some P3 ones.
  196. * However, most of the P3 addresses and newer cores using extended
  197. * addressing need to map through page tables, so the ioremap()
  198. * implementation becomes a bit more complicated.
  199. *
  200. * See arch/sh/mm/ioremap.c for additional notes on this.
  201. *
  202. * We cheat a bit and always return uncachable areas until we've fixed
  203. * the drivers to handle caching properly.
  204. *
  205. * On the SH-5 the concept of segmentation in the 1:1 PXSEG sense simply
  206. * doesn't exist, so everything must go through page tables.
  207. */
  208. #ifdef CONFIG_MMU
  209. void __iomem *__ioremap(unsigned long offset, unsigned long size,
  210. unsigned long flags);
  211. void __iounmap(void __iomem *addr);
  212. static inline void __iomem *
  213. __ioremap_mode(unsigned long offset, unsigned long size, unsigned long flags)
  214. {
  215. #if defined(CONFIG_SUPERH32) && !defined(CONFIG_PMB_FIXED)
  216. unsigned long last_addr = offset + size - 1;
  217. #endif
  218. void __iomem *ret;
  219. ret = __ioremap_trapped(offset, size);
  220. if (ret)
  221. return ret;
  222. #if defined(CONFIG_SUPERH32) && !defined(CONFIG_PMB_FIXED)
  223. /*
  224. * For P1 and P2 space this is trivial, as everything is already
  225. * mapped. Uncached access for P1 addresses are done through P2.
  226. * In the P3 case or for addresses outside of the 29-bit space,
  227. * mapping must be done by the PMB or by using page tables.
  228. */
  229. if (likely(PXSEG(offset) < P3SEG && PXSEG(last_addr) < P3SEG)) {
  230. if (unlikely(flags & _PAGE_CACHABLE))
  231. return (void __iomem *)P1SEGADDR(offset);
  232. return (void __iomem *)P2SEGADDR(offset);
  233. }
  234. /* P4 above the store queues are always mapped. */
  235. if (unlikely(offset >= P3_ADDR_MAX))
  236. return (void __iomem *)P4SEGADDR(offset);
  237. #endif
  238. return __ioremap(offset, size, flags);
  239. }
  240. #else
  241. #define __ioremap_mode(offset, size, flags) ((void __iomem *)(offset))
  242. #define __iounmap(addr) do { } while (0)
  243. #endif /* CONFIG_MMU */
  244. #define ioremap(offset, size) \
  245. __ioremap_mode((offset), (size), 0)
  246. #define ioremap_nocache(offset, size) \
  247. __ioremap_mode((offset), (size), 0)
  248. #define ioremap_cache(offset, size) \
  249. __ioremap_mode((offset), (size), _PAGE_CACHABLE)
  250. #define p3_ioremap(offset, size, flags) \
  251. __ioremap((offset), (size), (flags))
  252. #define ioremap_prot(offset, size, flags) \
  253. __ioremap_mode((offset), (size), (flags))
  254. #define iounmap(addr) \
  255. __iounmap((addr))
  256. #define maybebadio(port) \
  257. printk(KERN_ERR "bad PC-like io %s:%u for port 0x%lx at 0x%08x\n", \
  258. __func__, __LINE__, (port), (u32)__builtin_return_address(0))
  259. /*
  260. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  261. * access
  262. */
  263. #define xlate_dev_mem_ptr(p) __va(p)
  264. /*
  265. * Convert a virtual cached pointer to an uncached pointer
  266. */
  267. #define xlate_dev_kmem_ptr(p) p
  268. #define ARCH_HAS_VALID_PHYS_ADDR_RANGE
  269. int valid_phys_addr_range(unsigned long addr, size_t size);
  270. int valid_mmap_phys_addr_range(unsigned long pfn, size_t size);
  271. #endif /* __KERNEL__ */
  272. #endif /* __ASM_SH_IO_H */