clock.h 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. #ifndef __ASM_SH_CLOCK_H
  2. #define __ASM_SH_CLOCK_H
  3. #include <linux/list.h>
  4. #include <linux/seq_file.h>
  5. #include <linux/cpufreq.h>
  6. #include <linux/clk.h>
  7. #include <linux/err.h>
  8. struct clk;
  9. struct clk_ops {
  10. void (*init)(struct clk *clk);
  11. int (*enable)(struct clk *clk);
  12. void (*disable)(struct clk *clk);
  13. unsigned long (*recalc)(struct clk *clk);
  14. int (*set_rate)(struct clk *clk, unsigned long rate, int algo_id);
  15. int (*set_parent)(struct clk *clk, struct clk *parent);
  16. long (*round_rate)(struct clk *clk, unsigned long rate);
  17. };
  18. struct clk {
  19. struct list_head node;
  20. const char *name;
  21. int id;
  22. struct module *owner;
  23. struct clk *parent;
  24. struct clk_ops *ops;
  25. struct list_head children;
  26. struct list_head sibling; /* node for children */
  27. int usecount;
  28. unsigned long rate;
  29. unsigned long flags;
  30. void __iomem *enable_reg;
  31. unsigned int enable_bit;
  32. unsigned long arch_flags;
  33. void *priv;
  34. struct dentry *dentry;
  35. struct cpufreq_frequency_table *freq_table;
  36. };
  37. struct clk_lookup {
  38. struct list_head node;
  39. const char *dev_id;
  40. const char *con_id;
  41. struct clk *clk;
  42. };
  43. #define CLK_ENABLE_ON_INIT (1 << 0)
  44. /* Should be defined by processor-specific code */
  45. void __deprecated arch_init_clk_ops(struct clk_ops **, int type);
  46. int __init arch_clk_init(void);
  47. /* arch/sh/kernel/cpu/clock.c */
  48. int clk_init(void);
  49. unsigned long followparent_recalc(struct clk *);
  50. void recalculate_root_clocks(void);
  51. void propagate_rate(struct clk *);
  52. int clk_reparent(struct clk *child, struct clk *parent);
  53. int clk_register(struct clk *);
  54. void clk_unregister(struct clk *);
  55. /* arch/sh/kernel/cpu/clock-cpg.c */
  56. int __init __deprecated cpg_clk_init(void);
  57. /* the exported API, in addition to clk_set_rate */
  58. /**
  59. * clk_set_rate_ex - set the clock rate for a clock source, with additional parameter
  60. * @clk: clock source
  61. * @rate: desired clock rate in Hz
  62. * @algo_id: algorithm id to be passed down to ops->set_rate
  63. *
  64. * Returns success (0) or negative errno.
  65. */
  66. int clk_set_rate_ex(struct clk *clk, unsigned long rate, int algo_id);
  67. enum clk_sh_algo_id {
  68. NO_CHANGE = 0,
  69. IUS_N1_N1,
  70. IUS_322,
  71. IUS_522,
  72. IUS_N11,
  73. SB_N1,
  74. SB3_N1,
  75. SB3_32,
  76. SB3_43,
  77. SB3_54,
  78. BP_N1,
  79. IP_N1,
  80. };
  81. struct clk_div_mult_table {
  82. unsigned int *divisors;
  83. unsigned int nr_divisors;
  84. unsigned int *multipliers;
  85. unsigned int nr_multipliers;
  86. };
  87. struct cpufreq_frequency_table;
  88. void clk_rate_table_build(struct clk *clk,
  89. struct cpufreq_frequency_table *freq_table,
  90. int nr_freqs,
  91. struct clk_div_mult_table *src_table,
  92. unsigned long *bitmap);
  93. long clk_rate_table_round(struct clk *clk,
  94. struct cpufreq_frequency_table *freq_table,
  95. unsigned long rate);
  96. int clk_rate_table_find(struct clk *clk,
  97. struct cpufreq_frequency_table *freq_table,
  98. unsigned long rate);
  99. #define SH_CLK_MSTP32(_name, _id, _parent, _enable_reg, \
  100. _enable_bit, _flags) \
  101. { \
  102. .name = _name, \
  103. .id = _id, \
  104. .parent = _parent, \
  105. .enable_reg = (void __iomem *)_enable_reg, \
  106. .enable_bit = _enable_bit, \
  107. .flags = _flags, \
  108. }
  109. int sh_clk_mstp32_register(struct clk *clks, int nr);
  110. #define SH_CLK_DIV4(_name, _parent, _reg, _shift, _div_bitmap, _flags) \
  111. { \
  112. .name = _name, \
  113. .parent = _parent, \
  114. .enable_reg = (void __iomem *)_reg, \
  115. .enable_bit = _shift, \
  116. .arch_flags = _div_bitmap, \
  117. .flags = _flags, \
  118. }
  119. int sh_clk_div4_register(struct clk *clks, int nr,
  120. struct clk_div_mult_table *table);
  121. #define SH_CLK_DIV6(_name, _parent, _reg, _flags) \
  122. { \
  123. .name = _name, \
  124. .parent = _parent, \
  125. .enable_reg = (void __iomem *)_reg, \
  126. .flags = _flags, \
  127. }
  128. int sh_clk_div6_register(struct clk *clks, int nr);
  129. #endif /* __ASM_SH_CLOCK_H */