pm.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. /*
  2. * hp6x0 Power Management Routines
  3. *
  4. * Copyright (c) 2006 Andriy Skulysh <askulsyh@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License.
  8. */
  9. #include <linux/init.h>
  10. #include <linux/suspend.h>
  11. #include <linux/errno.h>
  12. #include <linux/time.h>
  13. #include <linux/delay.h>
  14. #include <linux/gfp.h>
  15. #include <asm/io.h>
  16. #include <asm/hd64461.h>
  17. #include <mach/hp6xx.h>
  18. #include <cpu/dac.h>
  19. #include <asm/freq.h>
  20. #include <asm/watchdog.h>
  21. #define INTR_OFFSET 0x600
  22. #define STBCR 0xffffff82
  23. #define STBCR2 0xffffff88
  24. #define STBCR_STBY 0x80
  25. #define STBCR_MSTP2 0x04
  26. #define MCR 0xffffff68
  27. #define RTCNT 0xffffff70
  28. #define MCR_RMODE 2
  29. #define MCR_RFSH 4
  30. extern u8 wakeup_start;
  31. extern u8 wakeup_end;
  32. static void pm_enter(void)
  33. {
  34. u8 stbcr, csr;
  35. u16 frqcr, mcr;
  36. u32 vbr_new, vbr_old;
  37. set_bl_bit();
  38. /* set wdt */
  39. csr = sh_wdt_read_csr();
  40. csr &= ~WTCSR_TME;
  41. csr |= WTCSR_CKS_4096;
  42. sh_wdt_write_csr(csr);
  43. csr = sh_wdt_read_csr();
  44. sh_wdt_write_cnt(0);
  45. /* disable PLL1 */
  46. frqcr = ctrl_inw(FRQCR);
  47. frqcr &= ~(FRQCR_PLLEN | FRQCR_PSTBY);
  48. ctrl_outw(frqcr, FRQCR);
  49. /* enable standby */
  50. stbcr = ctrl_inb(STBCR);
  51. ctrl_outb(stbcr | STBCR_STBY | STBCR_MSTP2, STBCR);
  52. /* set self-refresh */
  53. mcr = ctrl_inw(MCR);
  54. ctrl_outw(mcr & ~MCR_RFSH, MCR);
  55. /* set interrupt handler */
  56. asm volatile("stc vbr, %0" : "=r" (vbr_old));
  57. vbr_new = get_zeroed_page(GFP_ATOMIC);
  58. udelay(50);
  59. memcpy((void*)(vbr_new + INTR_OFFSET),
  60. &wakeup_start, &wakeup_end - &wakeup_start);
  61. asm volatile("ldc %0, vbr" : : "r" (vbr_new));
  62. ctrl_outw(0, RTCNT);
  63. ctrl_outw(mcr | MCR_RFSH | MCR_RMODE, MCR);
  64. cpu_sleep();
  65. asm volatile("ldc %0, vbr" : : "r" (vbr_old));
  66. free_page(vbr_new);
  67. /* enable PLL1 */
  68. frqcr = ctrl_inw(FRQCR);
  69. frqcr |= FRQCR_PSTBY;
  70. ctrl_outw(frqcr, FRQCR);
  71. udelay(50);
  72. frqcr |= FRQCR_PLLEN;
  73. ctrl_outw(frqcr, FRQCR);
  74. ctrl_outb(stbcr, STBCR);
  75. clear_bl_bit();
  76. }
  77. static int hp6x0_pm_enter(suspend_state_t state)
  78. {
  79. u8 stbcr, stbcr2;
  80. #ifdef CONFIG_HD64461_ENABLER
  81. u8 scr;
  82. u16 hd64461_stbcr;
  83. #endif
  84. #ifdef CONFIG_HD64461_ENABLER
  85. outb(0, HD64461_PCC1CSCIER);
  86. scr = inb(HD64461_PCC1SCR);
  87. scr |= HD64461_PCCSCR_VCC1;
  88. outb(scr, HD64461_PCC1SCR);
  89. hd64461_stbcr = inw(HD64461_STBCR);
  90. hd64461_stbcr |= HD64461_STBCR_SPC1ST;
  91. outw(hd64461_stbcr, HD64461_STBCR);
  92. #endif
  93. ctrl_outb(0x1f, DACR);
  94. stbcr = ctrl_inb(STBCR);
  95. ctrl_outb(0x01, STBCR);
  96. stbcr2 = ctrl_inb(STBCR2);
  97. ctrl_outb(0x7f , STBCR2);
  98. outw(0xf07f, HD64461_SCPUCR);
  99. pm_enter();
  100. outw(0, HD64461_SCPUCR);
  101. ctrl_outb(stbcr, STBCR);
  102. ctrl_outb(stbcr2, STBCR2);
  103. #ifdef CONFIG_HD64461_ENABLER
  104. hd64461_stbcr = inw(HD64461_STBCR);
  105. hd64461_stbcr &= ~HD64461_STBCR_SPC1ST;
  106. outw(hd64461_stbcr, HD64461_STBCR);
  107. outb(0x4c, HD64461_PCC1CSCIER);
  108. outb(0x00, HD64461_PCC1CSCR);
  109. #endif
  110. return 0;
  111. }
  112. static struct platform_suspend_ops hp6x0_pm_ops = {
  113. .enter = hp6x0_pm_enter,
  114. .valid = suspend_valid_only_mem,
  115. };
  116. static int __init hp6x0_pm_init(void)
  117. {
  118. suspend_set_ops(&hp6x0_pm_ops);
  119. return 0;
  120. }
  121. late_initcall(hp6x0_pm_init);