entry.S 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127
  1. /*
  2. * arch/s390/kernel/entry.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <linux/init.h>
  14. #include <asm/cache.h>
  15. #include <asm/lowcore.h>
  16. #include <asm/errno.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/asm-offsets.h>
  20. #include <asm/unistd.h>
  21. #include <asm/page.h>
  22. /*
  23. * Stack layout for the system_call stack entry.
  24. * The first few entries are identical to the user_regs_struct.
  25. */
  26. SP_PTREGS = STACK_FRAME_OVERHEAD
  27. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  28. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  29. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  30. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 4
  31. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  32. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 12
  33. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  34. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 20
  35. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  36. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 28
  37. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  38. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 36
  39. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  40. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 44
  41. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  42. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 52
  43. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  44. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 60
  45. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  46. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  47. SP_SVCNR = STACK_FRAME_OVERHEAD + __PT_SVCNR
  48. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  49. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  50. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  51. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  52. _TIF_MCCK_PENDING)
  53. _TIF_SYSCALL = (_TIF_SYSCALL_TRACE>>8 | _TIF_SYSCALL_AUDIT>>8 | \
  54. _TIF_SECCOMP>>8 | _TIF_SYSCALL_TRACEPOINT>>8)
  55. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  56. STACK_SIZE = 1 << STACK_SHIFT
  57. #define BASED(name) name-system_call(%r13)
  58. #ifdef CONFIG_TRACE_IRQFLAGS
  59. .macro TRACE_IRQS_ON
  60. basr %r2,%r0
  61. l %r1,BASED(.Ltrace_irq_on_caller)
  62. basr %r14,%r1
  63. .endm
  64. .macro TRACE_IRQS_OFF
  65. basr %r2,%r0
  66. l %r1,BASED(.Ltrace_irq_off_caller)
  67. basr %r14,%r1
  68. .endm
  69. .macro TRACE_IRQS_CHECK
  70. basr %r2,%r0
  71. tm SP_PSW(%r15),0x03 # irqs enabled?
  72. jz 0f
  73. l %r1,BASED(.Ltrace_irq_on_caller)
  74. basr %r14,%r1
  75. j 1f
  76. 0: l %r1,BASED(.Ltrace_irq_off_caller)
  77. basr %r14,%r1
  78. 1:
  79. .endm
  80. #else
  81. #define TRACE_IRQS_ON
  82. #define TRACE_IRQS_OFF
  83. #define TRACE_IRQS_CHECK
  84. #endif
  85. #ifdef CONFIG_LOCKDEP
  86. .macro LOCKDEP_SYS_EXIT
  87. tm SP_PSW+1(%r15),0x01 # returning to user ?
  88. jz 0f
  89. l %r1,BASED(.Llockdep_sys_exit)
  90. basr %r14,%r1
  91. 0:
  92. .endm
  93. #else
  94. #define LOCKDEP_SYS_EXIT
  95. #endif
  96. /*
  97. * Register usage in interrupt handlers:
  98. * R9 - pointer to current task structure
  99. * R13 - pointer to literal pool
  100. * R14 - return register for function calls
  101. * R15 - kernel stack pointer
  102. */
  103. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  104. lm %r10,%r11,\lc_from
  105. sl %r10,\lc_to
  106. sl %r11,\lc_to+4
  107. bc 3,BASED(0f)
  108. sl %r10,BASED(.Lc_1)
  109. 0: al %r10,\lc_sum
  110. al %r11,\lc_sum+4
  111. bc 12,BASED(1f)
  112. al %r10,BASED(.Lc_1)
  113. 1: stm %r10,%r11,\lc_sum
  114. .endm
  115. .macro SAVE_ALL_BASE savearea
  116. stm %r12,%r15,\savearea
  117. l %r13,__LC_SVC_NEW_PSW+4 # load &system_call to %r13
  118. .endm
  119. .macro SAVE_ALL_SVC psworg,savearea
  120. la %r12,\psworg
  121. l %r15,__LC_KERNEL_STACK # problem state -> load ksp
  122. .endm
  123. .macro SAVE_ALL_SYNC psworg,savearea
  124. la %r12,\psworg
  125. tm \psworg+1,0x01 # test problem state bit
  126. bz BASED(2f) # skip stack setup save
  127. l %r15,__LC_KERNEL_STACK # problem state -> load ksp
  128. #ifdef CONFIG_CHECK_STACK
  129. b BASED(3f)
  130. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  131. bz BASED(stack_overflow)
  132. 3:
  133. #endif
  134. 2:
  135. .endm
  136. .macro SAVE_ALL_ASYNC psworg,savearea
  137. la %r12,\psworg
  138. tm \psworg+1,0x01 # test problem state bit
  139. bnz BASED(1f) # from user -> load async stack
  140. clc \psworg+4(4),BASED(.Lcritical_end)
  141. bhe BASED(0f)
  142. clc \psworg+4(4),BASED(.Lcritical_start)
  143. bl BASED(0f)
  144. l %r14,BASED(.Lcleanup_critical)
  145. basr %r14,%r14
  146. tm 1(%r12),0x01 # retest problem state after cleanup
  147. bnz BASED(1f)
  148. 0: l %r14,__LC_ASYNC_STACK # are we already on the async stack ?
  149. slr %r14,%r15
  150. sra %r14,STACK_SHIFT
  151. be BASED(2f)
  152. 1: l %r15,__LC_ASYNC_STACK
  153. #ifdef CONFIG_CHECK_STACK
  154. b BASED(3f)
  155. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  156. bz BASED(stack_overflow)
  157. 3:
  158. #endif
  159. 2:
  160. .endm
  161. .macro CREATE_STACK_FRAME psworg,savearea
  162. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  163. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  164. st %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  165. icm %r12,3,__LC_SVC_ILC
  166. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  167. st %r12,SP_SVCNR(%r15)
  168. mvc SP_R12(16,%r15),\savearea # move %r12-%r15 to stack
  169. la %r12,0
  170. st %r12,__SF_BACKCHAIN(%r15) # clear back chain
  171. .endm
  172. .macro RESTORE_ALL psworg,sync
  173. mvc \psworg(8),SP_PSW(%r15) # move user PSW to lowcore
  174. .if !\sync
  175. ni \psworg+1,0xfd # clear wait state bit
  176. .endif
  177. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  178. stpt __LC_EXIT_TIMER
  179. lpsw \psworg # back to caller
  180. .endm
  181. /*
  182. * Scheduler resume function, called by switch_to
  183. * gpr2 = (task_struct *) prev
  184. * gpr3 = (task_struct *) next
  185. * Returns:
  186. * gpr2 = prev
  187. */
  188. .globl __switch_to
  189. __switch_to:
  190. basr %r1,0
  191. __switch_to_base:
  192. tm __THREAD_per(%r3),0xe8 # new process is using per ?
  193. bz __switch_to_noper-__switch_to_base(%r1) # if not we're fine
  194. stctl %c9,%c11,__SF_EMPTY(%r15) # We are using per stuff
  195. clc __THREAD_per(12,%r3),__SF_EMPTY(%r15)
  196. be __switch_to_noper-__switch_to_base(%r1) # we got away w/o bashing TLB's
  197. lctl %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  198. __switch_to_noper:
  199. l %r4,__THREAD_info(%r2) # get thread_info of prev
  200. tm __TI_flags+3(%r4),_TIF_MCCK_PENDING # machine check pending?
  201. bz __switch_to_no_mcck-__switch_to_base(%r1)
  202. ni __TI_flags+3(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  203. l %r4,__THREAD_info(%r3) # get thread_info of next
  204. oi __TI_flags+3(%r4),_TIF_MCCK_PENDING # set it in next
  205. __switch_to_no_mcck:
  206. stm %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  207. st %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  208. l %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  209. lm %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  210. st %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  211. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  212. l %r3,__THREAD_info(%r3) # load thread_info from task struct
  213. st %r3,__LC_THREAD_INFO
  214. ahi %r3,STACK_SIZE
  215. st %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  216. br %r14
  217. __critical_start:
  218. /*
  219. * SVC interrupt handler routine. System calls are synchronous events and
  220. * are executed with interrupts enabled.
  221. */
  222. .globl system_call
  223. system_call:
  224. stpt __LC_SYNC_ENTER_TIMER
  225. sysc_saveall:
  226. SAVE_ALL_BASE __LC_SAVE_AREA
  227. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  228. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  229. lh %r7,0x8a # get svc number from lowcore
  230. sysc_vtime:
  231. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  232. sysc_stime:
  233. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  234. sysc_update:
  235. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  236. sysc_do_svc:
  237. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  238. ltr %r7,%r7 # test for svc 0
  239. bnz BASED(sysc_nr_ok) # svc number > 0
  240. # svc 0: system call number in %r1
  241. cl %r1,BASED(.Lnr_syscalls)
  242. bnl BASED(sysc_nr_ok)
  243. lr %r7,%r1 # copy svc number to %r7
  244. sysc_nr_ok:
  245. mvc SP_ARGS(4,%r15),SP_R7(%r15)
  246. sysc_do_restart:
  247. sth %r7,SP_SVCNR(%r15)
  248. sll %r7,2 # svc number *4
  249. l %r8,BASED(.Lsysc_table)
  250. tm __TI_flags+2(%r9),_TIF_SYSCALL
  251. l %r8,0(%r7,%r8) # get system call addr.
  252. bnz BASED(sysc_tracesys)
  253. basr %r14,%r8 # call sys_xxxx
  254. st %r2,SP_R2(%r15) # store return value (change R2 on stack)
  255. sysc_return:
  256. tm __TI_flags+3(%r9),_TIF_WORK_SVC
  257. bnz BASED(sysc_work) # there is work to do (signals etc.)
  258. sysc_restore:
  259. #ifdef CONFIG_TRACE_IRQFLAGS
  260. la %r1,BASED(sysc_restore_trace_psw_addr)
  261. l %r1,0(%r1)
  262. lpsw 0(%r1)
  263. sysc_restore_trace:
  264. TRACE_IRQS_CHECK
  265. LOCKDEP_SYS_EXIT
  266. #endif
  267. sysc_leave:
  268. RESTORE_ALL __LC_RETURN_PSW,1
  269. sysc_done:
  270. #ifdef CONFIG_TRACE_IRQFLAGS
  271. sysc_restore_trace_psw_addr:
  272. .long sysc_restore_trace_psw
  273. .section .data,"aw",@progbits
  274. .align 8
  275. .globl sysc_restore_trace_psw
  276. sysc_restore_trace_psw:
  277. .long 0, sysc_restore_trace + 0x80000000
  278. .previous
  279. #endif
  280. #
  281. # recheck if there is more work to do
  282. #
  283. sysc_work_loop:
  284. tm __TI_flags+3(%r9),_TIF_WORK_SVC
  285. bz BASED(sysc_restore) # there is no work to do
  286. #
  287. # One of the work bits is on. Find out which one.
  288. #
  289. sysc_work:
  290. tm SP_PSW+1(%r15),0x01 # returning to user ?
  291. bno BASED(sysc_restore)
  292. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  293. bo BASED(sysc_mcck_pending)
  294. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  295. bo BASED(sysc_reschedule)
  296. tm __TI_flags+3(%r9),_TIF_SIGPENDING
  297. bnz BASED(sysc_sigpending)
  298. tm __TI_flags+3(%r9),_TIF_NOTIFY_RESUME
  299. bnz BASED(sysc_notify_resume)
  300. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  301. bo BASED(sysc_restart)
  302. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  303. bo BASED(sysc_singlestep)
  304. b BASED(sysc_restore)
  305. sysc_work_done:
  306. #
  307. # _TIF_NEED_RESCHED is set, call schedule
  308. #
  309. sysc_reschedule:
  310. l %r1,BASED(.Lschedule)
  311. la %r14,BASED(sysc_work_loop)
  312. br %r1 # call scheduler
  313. #
  314. # _TIF_MCCK_PENDING is set, call handler
  315. #
  316. sysc_mcck_pending:
  317. l %r1,BASED(.Ls390_handle_mcck)
  318. la %r14,BASED(sysc_work_loop)
  319. br %r1 # TIF bit will be cleared by handler
  320. #
  321. # _TIF_SIGPENDING is set, call do_signal
  322. #
  323. sysc_sigpending:
  324. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  325. la %r2,SP_PTREGS(%r15) # load pt_regs
  326. l %r1,BASED(.Ldo_signal)
  327. basr %r14,%r1 # call do_signal
  328. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  329. bo BASED(sysc_restart)
  330. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  331. bo BASED(sysc_singlestep)
  332. b BASED(sysc_work_loop)
  333. #
  334. # _TIF_NOTIFY_RESUME is set, call do_notify_resume
  335. #
  336. sysc_notify_resume:
  337. la %r2,SP_PTREGS(%r15) # load pt_regs
  338. l %r1,BASED(.Ldo_notify_resume)
  339. la %r14,BASED(sysc_work_loop)
  340. br %r1 # call do_notify_resume
  341. #
  342. # _TIF_RESTART_SVC is set, set up registers and restart svc
  343. #
  344. sysc_restart:
  345. ni __TI_flags+3(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  346. l %r7,SP_R2(%r15) # load new svc number
  347. mvc SP_R2(4,%r15),SP_ORIG_R2(%r15) # restore first argument
  348. lm %r2,%r6,SP_R2(%r15) # load svc arguments
  349. b BASED(sysc_do_restart) # restart svc
  350. #
  351. # _TIF_SINGLE_STEP is set, call do_single_step
  352. #
  353. sysc_singlestep:
  354. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  355. mvi SP_SVCNR(%r15),0xff # set trap indication to pgm check
  356. mvi SP_SVCNR+1(%r15),0xff
  357. la %r2,SP_PTREGS(%r15) # address of register-save area
  358. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  359. la %r14,BASED(sysc_return) # load adr. of system return
  360. br %r1 # branch to do_single_step
  361. #
  362. # call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
  363. # and after the system call
  364. #
  365. sysc_tracesys:
  366. l %r1,BASED(.Ltrace_entry)
  367. la %r2,SP_PTREGS(%r15) # load pt_regs
  368. la %r3,0
  369. srl %r7,2
  370. st %r7,SP_R2(%r15)
  371. basr %r14,%r1
  372. cl %r2,BASED(.Lnr_syscalls)
  373. bnl BASED(sysc_tracenogo)
  374. l %r8,BASED(.Lsysc_table)
  375. lr %r7,%r2
  376. sll %r7,2 # svc number *4
  377. l %r8,0(%r7,%r8)
  378. sysc_tracego:
  379. lm %r3,%r6,SP_R3(%r15)
  380. l %r2,SP_ORIG_R2(%r15)
  381. basr %r14,%r8 # call sys_xxx
  382. st %r2,SP_R2(%r15) # store return value
  383. sysc_tracenogo:
  384. tm __TI_flags+2(%r9),_TIF_SYSCALL
  385. bz BASED(sysc_return)
  386. l %r1,BASED(.Ltrace_exit)
  387. la %r2,SP_PTREGS(%r15) # load pt_regs
  388. la %r14,BASED(sysc_return)
  389. br %r1
  390. #
  391. # a new process exits the kernel with ret_from_fork
  392. #
  393. .globl ret_from_fork
  394. ret_from_fork:
  395. l %r13,__LC_SVC_NEW_PSW+4
  396. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  397. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  398. bo BASED(0f)
  399. st %r15,SP_R15(%r15) # store stack pointer for new kthread
  400. 0: l %r1,BASED(.Lschedtail)
  401. basr %r14,%r1
  402. TRACE_IRQS_ON
  403. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  404. b BASED(sysc_tracenogo)
  405. #
  406. # kernel_execve function needs to deal with pt_regs that is not
  407. # at the usual place
  408. #
  409. .globl kernel_execve
  410. kernel_execve:
  411. stm %r12,%r15,48(%r15)
  412. lr %r14,%r15
  413. l %r13,__LC_SVC_NEW_PSW+4
  414. s %r15,BASED(.Lc_spsize)
  415. st %r14,__SF_BACKCHAIN(%r15)
  416. la %r12,SP_PTREGS(%r15)
  417. xc 0(__PT_SIZE,%r12),0(%r12)
  418. l %r1,BASED(.Ldo_execve)
  419. lr %r5,%r12
  420. basr %r14,%r1
  421. ltr %r2,%r2
  422. be BASED(0f)
  423. a %r15,BASED(.Lc_spsize)
  424. lm %r12,%r15,48(%r15)
  425. br %r14
  426. # execve succeeded.
  427. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  428. l %r15,__LC_KERNEL_STACK # load ksp
  429. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  430. l %r9,__LC_THREAD_INFO
  431. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  432. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15)
  433. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  434. l %r1,BASED(.Lexecve_tail)
  435. basr %r14,%r1
  436. b BASED(sysc_return)
  437. /*
  438. * Program check handler routine
  439. */
  440. .globl pgm_check_handler
  441. pgm_check_handler:
  442. /*
  443. * First we need to check for a special case:
  444. * Single stepping an instruction that disables the PER event mask will
  445. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  446. * For a single stepped SVC the program check handler gets control after
  447. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  448. * then handle the PER event. Therefore we update the SVC old PSW to point
  449. * to the pgm_check_handler and branch to the SVC handler after we checked
  450. * if we have to load the kernel stack register.
  451. * For every other possible cause for PER event without the PER mask set
  452. * we just ignore the PER event (FIXME: is there anything we have to do
  453. * for LPSW?).
  454. */
  455. stpt __LC_SYNC_ENTER_TIMER
  456. SAVE_ALL_BASE __LC_SAVE_AREA
  457. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  458. bnz BASED(pgm_per) # got per exception -> special case
  459. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  460. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  461. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  462. bz BASED(pgm_no_vtime)
  463. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  464. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  465. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  466. pgm_no_vtime:
  467. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  468. TRACE_IRQS_OFF
  469. l %r3,__LC_PGM_ILC # load program interruption code
  470. la %r8,0x7f
  471. nr %r8,%r3
  472. pgm_do_call:
  473. l %r7,BASED(.Ljump_table)
  474. sll %r8,2
  475. l %r7,0(%r8,%r7) # load address of handler routine
  476. la %r2,SP_PTREGS(%r15) # address of register-save area
  477. la %r14,BASED(sysc_return)
  478. br %r7 # branch to interrupt-handler
  479. #
  480. # handle per exception
  481. #
  482. pgm_per:
  483. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  484. bnz BASED(pgm_per_std) # ok, normal per event from user space
  485. # ok its one of the special cases, now we need to find out which one
  486. clc __LC_PGM_OLD_PSW(8),__LC_SVC_NEW_PSW
  487. be BASED(pgm_svcper)
  488. # no interesting special case, ignore PER event
  489. lm %r12,%r15,__LC_SAVE_AREA
  490. lpsw 0x28
  491. #
  492. # Normal per exception
  493. #
  494. pgm_per_std:
  495. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  496. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  497. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  498. bz BASED(pgm_no_vtime2)
  499. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  500. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  501. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  502. pgm_no_vtime2:
  503. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  504. TRACE_IRQS_OFF
  505. l %r1,__TI_task(%r9)
  506. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  507. mvc __THREAD_per+__PER_address(4,%r1),__LC_PER_ADDRESS
  508. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  509. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  510. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  511. bz BASED(kernel_per)
  512. l %r3,__LC_PGM_ILC # load program interruption code
  513. la %r8,0x7f
  514. nr %r8,%r3 # clear per-event-bit and ilc
  515. be BASED(sysc_return) # only per or per+check ?
  516. b BASED(pgm_do_call)
  517. #
  518. # it was a single stepped SVC that is causing all the trouble
  519. #
  520. pgm_svcper:
  521. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  522. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  523. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  524. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  525. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  526. lh %r7,0x8a # get svc number from lowcore
  527. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  528. TRACE_IRQS_OFF
  529. l %r8,__TI_task(%r9)
  530. mvc __THREAD_per+__PER_atmid(2,%r8),__LC_PER_ATMID
  531. mvc __THREAD_per+__PER_address(4,%r8),__LC_PER_ADDRESS
  532. mvc __THREAD_per+__PER_access_id(1,%r8),__LC_PER_ACCESS_ID
  533. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  534. TRACE_IRQS_ON
  535. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  536. b BASED(sysc_do_svc)
  537. #
  538. # per was called from kernel, must be kprobes
  539. #
  540. kernel_per:
  541. mvi SP_SVCNR(%r15),0xff # set trap indication to pgm check
  542. mvi SP_SVCNR+1(%r15),0xff
  543. la %r2,SP_PTREGS(%r15) # address of register-save area
  544. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  545. la %r14,BASED(sysc_restore)# load adr. of system return
  546. br %r1 # branch to do_single_step
  547. /*
  548. * IO interrupt handler routine
  549. */
  550. .globl io_int_handler
  551. io_int_handler:
  552. stck __LC_INT_CLOCK
  553. stpt __LC_ASYNC_ENTER_TIMER
  554. SAVE_ALL_BASE __LC_SAVE_AREA+16
  555. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  556. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  557. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  558. bz BASED(io_no_vtime)
  559. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  560. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  561. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  562. io_no_vtime:
  563. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  564. TRACE_IRQS_OFF
  565. l %r1,BASED(.Ldo_IRQ) # load address of do_IRQ
  566. la %r2,SP_PTREGS(%r15) # address of register-save area
  567. basr %r14,%r1 # branch to standard irq handler
  568. io_return:
  569. tm __TI_flags+3(%r9),_TIF_WORK_INT
  570. bnz BASED(io_work) # there is work to do (signals etc.)
  571. io_restore:
  572. #ifdef CONFIG_TRACE_IRQFLAGS
  573. la %r1,BASED(io_restore_trace_psw_addr)
  574. l %r1,0(%r1)
  575. lpsw 0(%r1)
  576. io_restore_trace:
  577. TRACE_IRQS_CHECK
  578. LOCKDEP_SYS_EXIT
  579. #endif
  580. io_leave:
  581. RESTORE_ALL __LC_RETURN_PSW,0
  582. io_done:
  583. #ifdef CONFIG_TRACE_IRQFLAGS
  584. io_restore_trace_psw_addr:
  585. .long io_restore_trace_psw
  586. .section .data,"aw",@progbits
  587. .align 8
  588. .globl io_restore_trace_psw
  589. io_restore_trace_psw:
  590. .long 0, io_restore_trace + 0x80000000
  591. .previous
  592. #endif
  593. #
  594. # switch to kernel stack, then check the TIF bits
  595. #
  596. io_work:
  597. tm SP_PSW+1(%r15),0x01 # returning to user ?
  598. #ifndef CONFIG_PREEMPT
  599. bno BASED(io_restore) # no-> skip resched & signal
  600. #else
  601. bnz BASED(io_work_user) # no -> check for preemptive scheduling
  602. # check for preemptive scheduling
  603. icm %r0,15,__TI_precount(%r9)
  604. bnz BASED(io_restore) # preemption disabled
  605. l %r1,SP_R15(%r15)
  606. s %r1,BASED(.Lc_spsize)
  607. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  608. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  609. lr %r15,%r1
  610. io_resume_loop:
  611. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  612. bno BASED(io_restore)
  613. l %r1,BASED(.Lpreempt_schedule_irq)
  614. la %r14,BASED(io_resume_loop)
  615. br %r1 # call schedule
  616. #endif
  617. io_work_user:
  618. l %r1,__LC_KERNEL_STACK
  619. s %r1,BASED(.Lc_spsize)
  620. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  621. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  622. lr %r15,%r1
  623. #
  624. # One of the work bits is on. Find out which one.
  625. # Checked are: _TIF_SIGPENDING, _TIF_NEED_RESCHED
  626. # and _TIF_MCCK_PENDING
  627. #
  628. io_work_loop:
  629. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  630. bo BASED(io_mcck_pending)
  631. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  632. bo BASED(io_reschedule)
  633. tm __TI_flags+3(%r9),_TIF_SIGPENDING
  634. bnz BASED(io_sigpending)
  635. tm __TI_flags+3(%r9),_TIF_NOTIFY_RESUME
  636. bnz BASED(io_notify_resume)
  637. b BASED(io_restore)
  638. io_work_done:
  639. #
  640. # _TIF_MCCK_PENDING is set, call handler
  641. #
  642. io_mcck_pending:
  643. l %r1,BASED(.Ls390_handle_mcck)
  644. basr %r14,%r1 # TIF bit will be cleared by handler
  645. b BASED(io_work_loop)
  646. #
  647. # _TIF_NEED_RESCHED is set, call schedule
  648. #
  649. io_reschedule:
  650. TRACE_IRQS_ON
  651. l %r1,BASED(.Lschedule)
  652. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  653. basr %r14,%r1 # call scheduler
  654. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  655. TRACE_IRQS_OFF
  656. tm __TI_flags+3(%r9),_TIF_WORK_INT
  657. bz BASED(io_restore) # there is no work to do
  658. b BASED(io_work_loop)
  659. #
  660. # _TIF_SIGPENDING is set, call do_signal
  661. #
  662. io_sigpending:
  663. TRACE_IRQS_ON
  664. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  665. la %r2,SP_PTREGS(%r15) # load pt_regs
  666. l %r1,BASED(.Ldo_signal)
  667. basr %r14,%r1 # call do_signal
  668. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  669. TRACE_IRQS_OFF
  670. b BASED(io_work_loop)
  671. #
  672. # _TIF_SIGPENDING is set, call do_signal
  673. #
  674. io_notify_resume:
  675. TRACE_IRQS_ON
  676. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  677. la %r2,SP_PTREGS(%r15) # load pt_regs
  678. l %r1,BASED(.Ldo_notify_resume)
  679. basr %r14,%r1 # call do_signal
  680. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  681. TRACE_IRQS_OFF
  682. b BASED(io_work_loop)
  683. /*
  684. * External interrupt handler routine
  685. */
  686. .globl ext_int_handler
  687. ext_int_handler:
  688. stck __LC_INT_CLOCK
  689. stpt __LC_ASYNC_ENTER_TIMER
  690. SAVE_ALL_BASE __LC_SAVE_AREA+16
  691. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  692. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  693. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  694. bz BASED(ext_no_vtime)
  695. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  696. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  697. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  698. ext_no_vtime:
  699. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  700. TRACE_IRQS_OFF
  701. la %r2,SP_PTREGS(%r15) # address of register-save area
  702. lh %r3,__LC_EXT_INT_CODE # get interruption code
  703. l %r1,BASED(.Ldo_extint)
  704. basr %r14,%r1
  705. b BASED(io_return)
  706. __critical_end:
  707. /*
  708. * Machine check handler routines
  709. */
  710. .globl mcck_int_handler
  711. mcck_int_handler:
  712. stck __LC_INT_CLOCK
  713. spt __LC_CPU_TIMER_SAVE_AREA # revalidate cpu timer
  714. lm %r0,%r15,__LC_GPREGS_SAVE_AREA # revalidate gprs
  715. SAVE_ALL_BASE __LC_SAVE_AREA+32
  716. la %r12,__LC_MCK_OLD_PSW
  717. tm __LC_MCCK_CODE,0x80 # system damage?
  718. bo BASED(mcck_int_main) # yes -> rest of mcck code invalid
  719. mvc __LC_SAVE_AREA+52(8),__LC_ASYNC_ENTER_TIMER
  720. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA
  721. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  722. bo BASED(1f)
  723. la %r14,__LC_SYNC_ENTER_TIMER
  724. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  725. bl BASED(0f)
  726. la %r14,__LC_ASYNC_ENTER_TIMER
  727. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  728. bl BASED(0f)
  729. la %r14,__LC_EXIT_TIMER
  730. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  731. bl BASED(0f)
  732. la %r14,__LC_LAST_UPDATE_TIMER
  733. 0: spt 0(%r14)
  734. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  735. 1: tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  736. bno BASED(mcck_int_main) # no -> skip cleanup critical
  737. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  738. bnz BASED(mcck_int_main) # from user -> load async stack
  739. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_end)
  740. bhe BASED(mcck_int_main)
  741. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_start)
  742. bl BASED(mcck_int_main)
  743. l %r14,BASED(.Lcleanup_critical)
  744. basr %r14,%r14
  745. mcck_int_main:
  746. l %r14,__LC_PANIC_STACK # are we already on the panic stack?
  747. slr %r14,%r15
  748. sra %r14,PAGE_SHIFT
  749. be BASED(0f)
  750. l %r15,__LC_PANIC_STACK # load panic stack
  751. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+32
  752. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  753. bno BASED(mcck_no_vtime) # no -> skip cleanup critical
  754. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  755. bz BASED(mcck_no_vtime)
  756. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  757. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  758. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  759. mcck_no_vtime:
  760. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  761. la %r2,SP_PTREGS(%r15) # load pt_regs
  762. l %r1,BASED(.Ls390_mcck)
  763. basr %r14,%r1 # call machine check handler
  764. tm SP_PSW+1(%r15),0x01 # returning to user ?
  765. bno BASED(mcck_return)
  766. l %r1,__LC_KERNEL_STACK # switch to kernel stack
  767. s %r1,BASED(.Lc_spsize)
  768. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  769. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  770. lr %r15,%r1
  771. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  772. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  773. bno BASED(mcck_return)
  774. TRACE_IRQS_OFF
  775. l %r1,BASED(.Ls390_handle_mcck)
  776. basr %r14,%r1 # call machine check handler
  777. TRACE_IRQS_ON
  778. mcck_return:
  779. mvc __LC_RETURN_MCCK_PSW(8),SP_PSW(%r15) # move return PSW
  780. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  781. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+52
  782. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  783. bno BASED(0f)
  784. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  785. stpt __LC_EXIT_TIMER
  786. lpsw __LC_RETURN_MCCK_PSW # back to caller
  787. 0: lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  788. lpsw __LC_RETURN_MCCK_PSW # back to caller
  789. RESTORE_ALL __LC_RETURN_MCCK_PSW,0
  790. /*
  791. * Restart interruption handler, kick starter for additional CPUs
  792. */
  793. #ifdef CONFIG_SMP
  794. __CPUINIT
  795. .globl restart_int_handler
  796. restart_int_handler:
  797. basr %r1,0
  798. restart_base:
  799. spt restart_vtime-restart_base(%r1)
  800. stck __LC_LAST_UPDATE_CLOCK
  801. mvc __LC_LAST_UPDATE_TIMER(8),restart_vtime-restart_base(%r1)
  802. mvc __LC_EXIT_TIMER(8),restart_vtime-restart_base(%r1)
  803. l %r15,__LC_SAVE_AREA+60 # load ksp
  804. lctl %c0,%c15,__LC_CREGS_SAVE_AREA # get new ctl regs
  805. lam %a0,%a15,__LC_AREGS_SAVE_AREA
  806. lm %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  807. l %r1,__LC_THREAD_INFO
  808. mvc __LC_USER_TIMER(8),__TI_user_timer(%r1)
  809. mvc __LC_SYSTEM_TIMER(8),__TI_system_timer(%r1)
  810. xc __LC_STEAL_TIMER(8),__LC_STEAL_TIMER
  811. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  812. basr %r14,0
  813. l %r14,restart_addr-.(%r14)
  814. br %r14 # branch to start_secondary
  815. restart_addr:
  816. .long start_secondary
  817. .align 8
  818. restart_vtime:
  819. .long 0x7fffffff,0xffffffff
  820. .previous
  821. #else
  822. /*
  823. * If we do not run with SMP enabled, let the new CPU crash ...
  824. */
  825. .globl restart_int_handler
  826. restart_int_handler:
  827. basr %r1,0
  828. restart_base:
  829. lpsw restart_crash-restart_base(%r1)
  830. .align 8
  831. restart_crash:
  832. .long 0x000a0000,0x00000000
  833. restart_go:
  834. #endif
  835. #ifdef CONFIG_CHECK_STACK
  836. /*
  837. * The synchronous or the asynchronous stack overflowed. We are dead.
  838. * No need to properly save the registers, we are going to panic anyway.
  839. * Setup a pt_regs so that show_trace can provide a good call trace.
  840. */
  841. stack_overflow:
  842. l %r15,__LC_PANIC_STACK # change to panic stack
  843. sl %r15,BASED(.Lc_spsize)
  844. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  845. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  846. la %r1,__LC_SAVE_AREA
  847. ch %r12,BASED(.L0x020) # old psw addr == __LC_SVC_OLD_PSW ?
  848. be BASED(0f)
  849. ch %r12,BASED(.L0x028) # old psw addr == __LC_PGM_OLD_PSW ?
  850. be BASED(0f)
  851. la %r1,__LC_SAVE_AREA+16
  852. 0: mvc SP_R12(16,%r15),0(%r1) # move %r12-%r15 to stack
  853. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  854. l %r1,BASED(1f) # branch to kernel_stack_overflow
  855. la %r2,SP_PTREGS(%r15) # load pt_regs
  856. br %r1
  857. 1: .long kernel_stack_overflow
  858. #endif
  859. cleanup_table_system_call:
  860. .long system_call + 0x80000000, sysc_do_svc + 0x80000000
  861. cleanup_table_sysc_return:
  862. .long sysc_return + 0x80000000, sysc_leave + 0x80000000
  863. cleanup_table_sysc_leave:
  864. .long sysc_leave + 0x80000000, sysc_done + 0x80000000
  865. cleanup_table_sysc_work_loop:
  866. .long sysc_work_loop + 0x80000000, sysc_work_done + 0x80000000
  867. cleanup_table_io_return:
  868. .long io_return + 0x80000000, io_leave + 0x80000000
  869. cleanup_table_io_leave:
  870. .long io_leave + 0x80000000, io_done + 0x80000000
  871. cleanup_table_io_work_loop:
  872. .long io_work_loop + 0x80000000, io_work_done + 0x80000000
  873. cleanup_critical:
  874. clc 4(4,%r12),BASED(cleanup_table_system_call)
  875. bl BASED(0f)
  876. clc 4(4,%r12),BASED(cleanup_table_system_call+4)
  877. bl BASED(cleanup_system_call)
  878. 0:
  879. clc 4(4,%r12),BASED(cleanup_table_sysc_return)
  880. bl BASED(0f)
  881. clc 4(4,%r12),BASED(cleanup_table_sysc_return+4)
  882. bl BASED(cleanup_sysc_return)
  883. 0:
  884. clc 4(4,%r12),BASED(cleanup_table_sysc_leave)
  885. bl BASED(0f)
  886. clc 4(4,%r12),BASED(cleanup_table_sysc_leave+4)
  887. bl BASED(cleanup_sysc_leave)
  888. 0:
  889. clc 4(4,%r12),BASED(cleanup_table_sysc_work_loop)
  890. bl BASED(0f)
  891. clc 4(4,%r12),BASED(cleanup_table_sysc_work_loop+4)
  892. bl BASED(cleanup_sysc_return)
  893. 0:
  894. clc 4(4,%r12),BASED(cleanup_table_io_return)
  895. bl BASED(0f)
  896. clc 4(4,%r12),BASED(cleanup_table_io_return+4)
  897. bl BASED(cleanup_io_return)
  898. 0:
  899. clc 4(4,%r12),BASED(cleanup_table_io_leave)
  900. bl BASED(0f)
  901. clc 4(4,%r12),BASED(cleanup_table_io_leave+4)
  902. bl BASED(cleanup_io_leave)
  903. 0:
  904. clc 4(4,%r12),BASED(cleanup_table_io_work_loop)
  905. bl BASED(0f)
  906. clc 4(4,%r12),BASED(cleanup_table_io_work_loop+4)
  907. bl BASED(cleanup_io_return)
  908. 0:
  909. br %r14
  910. cleanup_system_call:
  911. mvc __LC_RETURN_PSW(8),0(%r12)
  912. c %r12,BASED(.Lmck_old_psw)
  913. be BASED(0f)
  914. la %r12,__LC_SAVE_AREA+16
  915. b BASED(1f)
  916. 0: la %r12,__LC_SAVE_AREA+32
  917. 1:
  918. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+4)
  919. bh BASED(0f)
  920. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  921. 0: clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+8)
  922. bhe BASED(cleanup_vtime)
  923. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn)
  924. bh BASED(0f)
  925. mvc __LC_SAVE_AREA(16),0(%r12)
  926. 0: st %r13,4(%r12)
  927. st %r12,__LC_SAVE_AREA+48 # argh
  928. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  929. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  930. l %r12,__LC_SAVE_AREA+48 # argh
  931. st %r15,12(%r12)
  932. lh %r7,0x8a
  933. cleanup_vtime:
  934. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+12)
  935. bhe BASED(cleanup_stime)
  936. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  937. cleanup_stime:
  938. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+16)
  939. bh BASED(cleanup_update)
  940. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  941. cleanup_update:
  942. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  943. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_system_call+4)
  944. la %r12,__LC_RETURN_PSW
  945. br %r14
  946. cleanup_system_call_insn:
  947. .long sysc_saveall + 0x80000000
  948. .long system_call + 0x80000000
  949. .long sysc_vtime + 0x80000000
  950. .long sysc_stime + 0x80000000
  951. .long sysc_update + 0x80000000
  952. cleanup_sysc_return:
  953. mvc __LC_RETURN_PSW(4),0(%r12)
  954. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_sysc_return)
  955. la %r12,__LC_RETURN_PSW
  956. br %r14
  957. cleanup_sysc_leave:
  958. clc 4(4,%r12),BASED(cleanup_sysc_leave_insn)
  959. be BASED(2f)
  960. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  961. clc 4(4,%r12),BASED(cleanup_sysc_leave_insn+4)
  962. be BASED(2f)
  963. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  964. c %r12,BASED(.Lmck_old_psw)
  965. bne BASED(0f)
  966. mvc __LC_SAVE_AREA+32(16),SP_R12(%r15)
  967. b BASED(1f)
  968. 0: mvc __LC_SAVE_AREA+16(16),SP_R12(%r15)
  969. 1: lm %r0,%r11,SP_R0(%r15)
  970. l %r15,SP_R15(%r15)
  971. 2: la %r12,__LC_RETURN_PSW
  972. br %r14
  973. cleanup_sysc_leave_insn:
  974. .long sysc_done - 4 + 0x80000000
  975. .long sysc_done - 8 + 0x80000000
  976. cleanup_io_return:
  977. mvc __LC_RETURN_PSW(4),0(%r12)
  978. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_io_work_loop)
  979. la %r12,__LC_RETURN_PSW
  980. br %r14
  981. cleanup_io_leave:
  982. clc 4(4,%r12),BASED(cleanup_io_leave_insn)
  983. be BASED(2f)
  984. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  985. clc 4(4,%r12),BASED(cleanup_io_leave_insn+4)
  986. be BASED(2f)
  987. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  988. c %r12,BASED(.Lmck_old_psw)
  989. bne BASED(0f)
  990. mvc __LC_SAVE_AREA+32(16),SP_R12(%r15)
  991. b BASED(1f)
  992. 0: mvc __LC_SAVE_AREA+16(16),SP_R12(%r15)
  993. 1: lm %r0,%r11,SP_R0(%r15)
  994. l %r15,SP_R15(%r15)
  995. 2: la %r12,__LC_RETURN_PSW
  996. br %r14
  997. cleanup_io_leave_insn:
  998. .long io_done - 4 + 0x80000000
  999. .long io_done - 8 + 0x80000000
  1000. /*
  1001. * Integer constants
  1002. */
  1003. .align 4
  1004. .Lc_spsize: .long SP_SIZE
  1005. .Lc_overhead: .long STACK_FRAME_OVERHEAD
  1006. .Lnr_syscalls: .long NR_syscalls
  1007. .L0x018: .short 0x018
  1008. .L0x020: .short 0x020
  1009. .L0x028: .short 0x028
  1010. .L0x030: .short 0x030
  1011. .L0x038: .short 0x038
  1012. .Lc_1: .long 1
  1013. /*
  1014. * Symbol constants
  1015. */
  1016. .Ls390_mcck: .long s390_do_machine_check
  1017. .Ls390_handle_mcck:
  1018. .long s390_handle_mcck
  1019. .Lmck_old_psw: .long __LC_MCK_OLD_PSW
  1020. .Ldo_IRQ: .long do_IRQ
  1021. .Ldo_extint: .long do_extint
  1022. .Ldo_signal: .long do_signal
  1023. .Ldo_notify_resume:
  1024. .long do_notify_resume
  1025. .Lhandle_per: .long do_single_step
  1026. .Ldo_execve: .long do_execve
  1027. .Lexecve_tail: .long execve_tail
  1028. .Ljump_table: .long pgm_check_table
  1029. .Lschedule: .long schedule
  1030. #ifdef CONFIG_PREEMPT
  1031. .Lpreempt_schedule_irq:
  1032. .long preempt_schedule_irq
  1033. #endif
  1034. .Ltrace_entry: .long do_syscall_trace_enter
  1035. .Ltrace_exit: .long do_syscall_trace_exit
  1036. .Lschedtail: .long schedule_tail
  1037. .Lsysc_table: .long sys_call_table
  1038. #ifdef CONFIG_TRACE_IRQFLAGS
  1039. .Ltrace_irq_on_caller:
  1040. .long trace_hardirqs_on_caller
  1041. .Ltrace_irq_off_caller:
  1042. .long trace_hardirqs_off_caller
  1043. #endif
  1044. #ifdef CONFIG_LOCKDEP
  1045. .Llockdep_sys_exit:
  1046. .long lockdep_sys_exit
  1047. #endif
  1048. .Lcritical_start:
  1049. .long __critical_start + 0x80000000
  1050. .Lcritical_end:
  1051. .long __critical_end + 0x80000000
  1052. .Lcleanup_critical:
  1053. .long cleanup_critical
  1054. .section .rodata, "a"
  1055. #define SYSCALL(esa,esame,emu) .long esa
  1056. .globl sys_call_table
  1057. sys_call_table:
  1058. #include "syscalls.S"
  1059. #undef SYSCALL