system.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. /*
  2. * Copyright IBM Corp. 1999, 2009
  3. *
  4. * Author(s): Martin Schwidefsky <schwidefsky@de.ibm.com>
  5. */
  6. #ifndef __ASM_SYSTEM_H
  7. #define __ASM_SYSTEM_H
  8. #include <linux/kernel.h>
  9. #include <linux/errno.h>
  10. #include <asm/types.h>
  11. #include <asm/ptrace.h>
  12. #include <asm/setup.h>
  13. #include <asm/processor.h>
  14. #include <asm/lowcore.h>
  15. #ifdef __KERNEL__
  16. struct task_struct;
  17. extern struct task_struct *__switch_to(void *, void *);
  18. static inline void save_fp_regs(s390_fp_regs *fpregs)
  19. {
  20. asm volatile(
  21. " std 0,8(%1)\n"
  22. " std 2,24(%1)\n"
  23. " std 4,40(%1)\n"
  24. " std 6,56(%1)"
  25. : "=m" (*fpregs) : "a" (fpregs), "m" (*fpregs) : "memory");
  26. if (!MACHINE_HAS_IEEE)
  27. return;
  28. asm volatile(
  29. " stfpc 0(%1)\n"
  30. " std 1,16(%1)\n"
  31. " std 3,32(%1)\n"
  32. " std 5,48(%1)\n"
  33. " std 7,64(%1)\n"
  34. " std 8,72(%1)\n"
  35. " std 9,80(%1)\n"
  36. " std 10,88(%1)\n"
  37. " std 11,96(%1)\n"
  38. " std 12,104(%1)\n"
  39. " std 13,112(%1)\n"
  40. " std 14,120(%1)\n"
  41. " std 15,128(%1)\n"
  42. : "=m" (*fpregs) : "a" (fpregs), "m" (*fpregs) : "memory");
  43. }
  44. static inline void restore_fp_regs(s390_fp_regs *fpregs)
  45. {
  46. asm volatile(
  47. " ld 0,8(%0)\n"
  48. " ld 2,24(%0)\n"
  49. " ld 4,40(%0)\n"
  50. " ld 6,56(%0)"
  51. : : "a" (fpregs), "m" (*fpregs));
  52. if (!MACHINE_HAS_IEEE)
  53. return;
  54. asm volatile(
  55. " lfpc 0(%0)\n"
  56. " ld 1,16(%0)\n"
  57. " ld 3,32(%0)\n"
  58. " ld 5,48(%0)\n"
  59. " ld 7,64(%0)\n"
  60. " ld 8,72(%0)\n"
  61. " ld 9,80(%0)\n"
  62. " ld 10,88(%0)\n"
  63. " ld 11,96(%0)\n"
  64. " ld 12,104(%0)\n"
  65. " ld 13,112(%0)\n"
  66. " ld 14,120(%0)\n"
  67. " ld 15,128(%0)\n"
  68. : : "a" (fpregs), "m" (*fpregs));
  69. }
  70. static inline void save_access_regs(unsigned int *acrs)
  71. {
  72. asm volatile("stam 0,15,0(%0)" : : "a" (acrs) : "memory");
  73. }
  74. static inline void restore_access_regs(unsigned int *acrs)
  75. {
  76. asm volatile("lam 0,15,0(%0)" : : "a" (acrs));
  77. }
  78. #define switch_to(prev,next,last) do { \
  79. if (prev == next) \
  80. break; \
  81. save_fp_regs(&prev->thread.fp_regs); \
  82. restore_fp_regs(&next->thread.fp_regs); \
  83. save_access_regs(&prev->thread.acrs[0]); \
  84. restore_access_regs(&next->thread.acrs[0]); \
  85. prev = __switch_to(prev,next); \
  86. } while (0)
  87. extern void account_vtime(struct task_struct *, struct task_struct *);
  88. extern void account_tick_vtime(struct task_struct *);
  89. extern void account_system_vtime(struct task_struct *);
  90. #ifdef CONFIG_PFAULT
  91. extern void pfault_irq_init(void);
  92. extern int pfault_init(void);
  93. extern void pfault_fini(void);
  94. #else /* CONFIG_PFAULT */
  95. #define pfault_irq_init() do { } while (0)
  96. #define pfault_init() ({-1;})
  97. #define pfault_fini() do { } while (0)
  98. #endif /* CONFIG_PFAULT */
  99. extern void cmma_init(void);
  100. #define finish_arch_switch(prev) do { \
  101. set_fs(current->thread.mm_segment); \
  102. account_vtime(prev, current); \
  103. } while (0)
  104. #define nop() asm volatile("nop")
  105. #define xchg(ptr,x) \
  106. ({ \
  107. __typeof__(*(ptr)) __ret; \
  108. __ret = (__typeof__(*(ptr))) \
  109. __xchg((unsigned long)(x), (void *)(ptr),sizeof(*(ptr))); \
  110. __ret; \
  111. })
  112. extern void __xchg_called_with_bad_pointer(void);
  113. static inline unsigned long __xchg(unsigned long x, void * ptr, int size)
  114. {
  115. unsigned long addr, old;
  116. int shift;
  117. switch (size) {
  118. case 1:
  119. addr = (unsigned long) ptr;
  120. shift = (3 ^ (addr & 3)) << 3;
  121. addr ^= addr & 3;
  122. asm volatile(
  123. " l %0,0(%4)\n"
  124. "0: lr 0,%0\n"
  125. " nr 0,%3\n"
  126. " or 0,%2\n"
  127. " cs %0,0,0(%4)\n"
  128. " jl 0b\n"
  129. : "=&d" (old), "=m" (*(int *) addr)
  130. : "d" (x << shift), "d" (~(255 << shift)), "a" (addr),
  131. "m" (*(int *) addr) : "memory", "cc", "0");
  132. return old >> shift;
  133. case 2:
  134. addr = (unsigned long) ptr;
  135. shift = (2 ^ (addr & 2)) << 3;
  136. addr ^= addr & 2;
  137. asm volatile(
  138. " l %0,0(%4)\n"
  139. "0: lr 0,%0\n"
  140. " nr 0,%3\n"
  141. " or 0,%2\n"
  142. " cs %0,0,0(%4)\n"
  143. " jl 0b\n"
  144. : "=&d" (old), "=m" (*(int *) addr)
  145. : "d" (x << shift), "d" (~(65535 << shift)), "a" (addr),
  146. "m" (*(int *) addr) : "memory", "cc", "0");
  147. return old >> shift;
  148. case 4:
  149. asm volatile(
  150. " l %0,0(%3)\n"
  151. "0: cs %0,%2,0(%3)\n"
  152. " jl 0b\n"
  153. : "=&d" (old), "=m" (*(int *) ptr)
  154. : "d" (x), "a" (ptr), "m" (*(int *) ptr)
  155. : "memory", "cc");
  156. return old;
  157. #ifdef __s390x__
  158. case 8:
  159. asm volatile(
  160. " lg %0,0(%3)\n"
  161. "0: csg %0,%2,0(%3)\n"
  162. " jl 0b\n"
  163. : "=&d" (old), "=m" (*(long *) ptr)
  164. : "d" (x), "a" (ptr), "m" (*(long *) ptr)
  165. : "memory", "cc");
  166. return old;
  167. #endif /* __s390x__ */
  168. }
  169. __xchg_called_with_bad_pointer();
  170. return x;
  171. }
  172. /*
  173. * Atomic compare and exchange. Compare OLD with MEM, if identical,
  174. * store NEW in MEM. Return the initial value in MEM. Success is
  175. * indicated by comparing RETURN with OLD.
  176. */
  177. #define __HAVE_ARCH_CMPXCHG 1
  178. #define cmpxchg(ptr, o, n) \
  179. ((__typeof__(*(ptr)))__cmpxchg((ptr), (unsigned long)(o), \
  180. (unsigned long)(n), sizeof(*(ptr))))
  181. extern void __cmpxchg_called_with_bad_pointer(void);
  182. static inline unsigned long
  183. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new, int size)
  184. {
  185. unsigned long addr, prev, tmp;
  186. int shift;
  187. switch (size) {
  188. case 1:
  189. addr = (unsigned long) ptr;
  190. shift = (3 ^ (addr & 3)) << 3;
  191. addr ^= addr & 3;
  192. asm volatile(
  193. " l %0,0(%4)\n"
  194. "0: nr %0,%5\n"
  195. " lr %1,%0\n"
  196. " or %0,%2\n"
  197. " or %1,%3\n"
  198. " cs %0,%1,0(%4)\n"
  199. " jnl 1f\n"
  200. " xr %1,%0\n"
  201. " nr %1,%5\n"
  202. " jnz 0b\n"
  203. "1:"
  204. : "=&d" (prev), "=&d" (tmp)
  205. : "d" (old << shift), "d" (new << shift), "a" (ptr),
  206. "d" (~(255 << shift))
  207. : "memory", "cc");
  208. return prev >> shift;
  209. case 2:
  210. addr = (unsigned long) ptr;
  211. shift = (2 ^ (addr & 2)) << 3;
  212. addr ^= addr & 2;
  213. asm volatile(
  214. " l %0,0(%4)\n"
  215. "0: nr %0,%5\n"
  216. " lr %1,%0\n"
  217. " or %0,%2\n"
  218. " or %1,%3\n"
  219. " cs %0,%1,0(%4)\n"
  220. " jnl 1f\n"
  221. " xr %1,%0\n"
  222. " nr %1,%5\n"
  223. " jnz 0b\n"
  224. "1:"
  225. : "=&d" (prev), "=&d" (tmp)
  226. : "d" (old << shift), "d" (new << shift), "a" (ptr),
  227. "d" (~(65535 << shift))
  228. : "memory", "cc");
  229. return prev >> shift;
  230. case 4:
  231. asm volatile(
  232. " cs %0,%2,0(%3)\n"
  233. : "=&d" (prev) : "0" (old), "d" (new), "a" (ptr)
  234. : "memory", "cc");
  235. return prev;
  236. #ifdef __s390x__
  237. case 8:
  238. asm volatile(
  239. " csg %0,%2,0(%3)\n"
  240. : "=&d" (prev) : "0" (old), "d" (new), "a" (ptr)
  241. : "memory", "cc");
  242. return prev;
  243. #endif /* __s390x__ */
  244. }
  245. __cmpxchg_called_with_bad_pointer();
  246. return old;
  247. }
  248. /*
  249. * Force strict CPU ordering.
  250. * And yes, this is required on UP too when we're talking
  251. * to devices.
  252. *
  253. * This is very similar to the ppc eieio/sync instruction in that is
  254. * does a checkpoint syncronisation & makes sure that
  255. * all memory ops have completed wrt other CPU's ( see 7-15 POP DJB ).
  256. */
  257. #define eieio() asm volatile("bcr 15,0" : : : "memory")
  258. #define SYNC_OTHER_CORES(x) eieio()
  259. #define mb() eieio()
  260. #define rmb() eieio()
  261. #define wmb() eieio()
  262. #define read_barrier_depends() do { } while(0)
  263. #define smp_mb() mb()
  264. #define smp_rmb() rmb()
  265. #define smp_wmb() wmb()
  266. #define smp_read_barrier_depends() read_barrier_depends()
  267. #define smp_mb__before_clear_bit() smp_mb()
  268. #define smp_mb__after_clear_bit() smp_mb()
  269. #define set_mb(var, value) do { var = value; mb(); } while (0)
  270. #ifdef __s390x__
  271. #define __ctl_load(array, low, high) ({ \
  272. typedef struct { char _[sizeof(array)]; } addrtype; \
  273. asm volatile( \
  274. " lctlg %1,%2,0(%0)\n" \
  275. : : "a" (&array), "i" (low), "i" (high), \
  276. "m" (*(addrtype *)(&array))); \
  277. })
  278. #define __ctl_store(array, low, high) ({ \
  279. typedef struct { char _[sizeof(array)]; } addrtype; \
  280. asm volatile( \
  281. " stctg %2,%3,0(%1)\n" \
  282. : "=m" (*(addrtype *)(&array)) \
  283. : "a" (&array), "i" (low), "i" (high)); \
  284. })
  285. #else /* __s390x__ */
  286. #define __ctl_load(array, low, high) ({ \
  287. typedef struct { char _[sizeof(array)]; } addrtype; \
  288. asm volatile( \
  289. " lctl %1,%2,0(%0)\n" \
  290. : : "a" (&array), "i" (low), "i" (high), \
  291. "m" (*(addrtype *)(&array))); \
  292. })
  293. #define __ctl_store(array, low, high) ({ \
  294. typedef struct { char _[sizeof(array)]; } addrtype; \
  295. asm volatile( \
  296. " stctl %2,%3,0(%1)\n" \
  297. : "=m" (*(addrtype *)(&array)) \
  298. : "a" (&array), "i" (low), "i" (high)); \
  299. })
  300. #endif /* __s390x__ */
  301. #define __ctl_set_bit(cr, bit) ({ \
  302. unsigned long __dummy; \
  303. __ctl_store(__dummy, cr, cr); \
  304. __dummy |= 1UL << (bit); \
  305. __ctl_load(__dummy, cr, cr); \
  306. })
  307. #define __ctl_clear_bit(cr, bit) ({ \
  308. unsigned long __dummy; \
  309. __ctl_store(__dummy, cr, cr); \
  310. __dummy &= ~(1UL << (bit)); \
  311. __ctl_load(__dummy, cr, cr); \
  312. })
  313. #include <linux/irqflags.h>
  314. #include <asm-generic/cmpxchg-local.h>
  315. static inline unsigned long __cmpxchg_local(volatile void *ptr,
  316. unsigned long old,
  317. unsigned long new, int size)
  318. {
  319. switch (size) {
  320. case 1:
  321. case 2:
  322. case 4:
  323. #ifdef __s390x__
  324. case 8:
  325. #endif
  326. return __cmpxchg(ptr, old, new, size);
  327. default:
  328. return __cmpxchg_local_generic(ptr, old, new, size);
  329. }
  330. return old;
  331. }
  332. /*
  333. * cmpxchg_local and cmpxchg64_local are atomic wrt current CPU. Always make
  334. * them available.
  335. */
  336. #define cmpxchg_local(ptr, o, n) \
  337. ((__typeof__(*(ptr)))__cmpxchg_local((ptr), (unsigned long)(o), \
  338. (unsigned long)(n), sizeof(*(ptr))))
  339. #ifdef __s390x__
  340. #define cmpxchg64_local(ptr, o, n) \
  341. ({ \
  342. BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
  343. cmpxchg_local((ptr), (o), (n)); \
  344. })
  345. #else
  346. #define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
  347. #endif
  348. /*
  349. * Use to set psw mask except for the first byte which
  350. * won't be changed by this function.
  351. */
  352. static inline void
  353. __set_psw_mask(unsigned long mask)
  354. {
  355. __load_psw_mask(mask | (__raw_local_irq_stosm(0x00) & ~(-1UL >> 8)));
  356. }
  357. #define local_mcck_enable() __set_psw_mask(psw_kernel_bits)
  358. #define local_mcck_disable() __set_psw_mask(psw_kernel_bits & ~PSW_MASK_MCHECK)
  359. #ifdef CONFIG_SMP
  360. extern void smp_ctl_set_bit(int cr, int bit);
  361. extern void smp_ctl_clear_bit(int cr, int bit);
  362. #define ctl_set_bit(cr, bit) smp_ctl_set_bit(cr, bit)
  363. #define ctl_clear_bit(cr, bit) smp_ctl_clear_bit(cr, bit)
  364. #else
  365. #define ctl_set_bit(cr, bit) __ctl_set_bit(cr, bit)
  366. #define ctl_clear_bit(cr, bit) __ctl_clear_bit(cr, bit)
  367. #endif /* CONFIG_SMP */
  368. static inline unsigned int stfl(void)
  369. {
  370. asm volatile(
  371. " .insn s,0xb2b10000,0(0)\n" /* stfl */
  372. "0:\n"
  373. EX_TABLE(0b,0b));
  374. return S390_lowcore.stfl_fac_list;
  375. }
  376. static inline int __stfle(unsigned long long *list, int doublewords)
  377. {
  378. typedef struct { unsigned long long _[doublewords]; } addrtype;
  379. register unsigned long __nr asm("0") = doublewords - 1;
  380. asm volatile(".insn s,0xb2b00000,%0" /* stfle */
  381. : "=m" (*(addrtype *) list), "+d" (__nr) : : "cc");
  382. return __nr + 1;
  383. }
  384. static inline int stfle(unsigned long long *list, int doublewords)
  385. {
  386. if (!(stfl() & (1UL << 24)))
  387. return -EOPNOTSUPP;
  388. return __stfle(list, doublewords);
  389. }
  390. static inline unsigned short stap(void)
  391. {
  392. unsigned short cpu_address;
  393. asm volatile("stap %0" : "=m" (cpu_address));
  394. return cpu_address;
  395. }
  396. extern void (*_machine_restart)(char *command);
  397. extern void (*_machine_halt)(void);
  398. extern void (*_machine_power_off)(void);
  399. #define arch_align_stack(x) (x)
  400. #ifdef CONFIG_TRACE_IRQFLAGS
  401. extern psw_t sysc_restore_trace_psw;
  402. extern psw_t io_restore_trace_psw;
  403. #endif
  404. static inline int tprot(unsigned long addr)
  405. {
  406. int rc = -EFAULT;
  407. asm volatile(
  408. " tprot 0(%1),0\n"
  409. "0: ipm %0\n"
  410. " srl %0,28\n"
  411. "1:\n"
  412. EX_TABLE(0b,1b)
  413. : "+d" (rc) : "a" (addr) : "cc");
  414. return rc;
  415. }
  416. #endif /* __KERNEL__ */
  417. #endif