eeh.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290
  1. /*
  2. * eeh.c
  3. * Copyright IBM Corporation 2001, 2005, 2006
  4. * Copyright Dave Engebretsen & Todd Inglett 2001
  5. * Copyright Linas Vepstas 2005, 2006
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. *
  21. * Please address comments and feedback to Linas Vepstas <linas@austin.ibm.com>
  22. */
  23. #undef DEBUG
  24. #include <linux/delay.h>
  25. #include <linux/init.h>
  26. #include <linux/list.h>
  27. #include <linux/pci.h>
  28. #include <linux/proc_fs.h>
  29. #include <linux/rbtree.h>
  30. #include <linux/seq_file.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/of.h>
  33. #include <asm/atomic.h>
  34. #include <asm/eeh.h>
  35. #include <asm/eeh_event.h>
  36. #include <asm/io.h>
  37. #include <asm/machdep.h>
  38. #include <asm/ppc-pci.h>
  39. #include <asm/rtas.h>
  40. /** Overview:
  41. * EEH, or "Extended Error Handling" is a PCI bridge technology for
  42. * dealing with PCI bus errors that can't be dealt with within the
  43. * usual PCI framework, except by check-stopping the CPU. Systems
  44. * that are designed for high-availability/reliability cannot afford
  45. * to crash due to a "mere" PCI error, thus the need for EEH.
  46. * An EEH-capable bridge operates by converting a detected error
  47. * into a "slot freeze", taking the PCI adapter off-line, making
  48. * the slot behave, from the OS'es point of view, as if the slot
  49. * were "empty": all reads return 0xff's and all writes are silently
  50. * ignored. EEH slot isolation events can be triggered by parity
  51. * errors on the address or data busses (e.g. during posted writes),
  52. * which in turn might be caused by low voltage on the bus, dust,
  53. * vibration, humidity, radioactivity or plain-old failed hardware.
  54. *
  55. * Note, however, that one of the leading causes of EEH slot
  56. * freeze events are buggy device drivers, buggy device microcode,
  57. * or buggy device hardware. This is because any attempt by the
  58. * device to bus-master data to a memory address that is not
  59. * assigned to the device will trigger a slot freeze. (The idea
  60. * is to prevent devices-gone-wild from corrupting system memory).
  61. * Buggy hardware/drivers will have a miserable time co-existing
  62. * with EEH.
  63. *
  64. * Ideally, a PCI device driver, when suspecting that an isolation
  65. * event has occured (e.g. by reading 0xff's), will then ask EEH
  66. * whether this is the case, and then take appropriate steps to
  67. * reset the PCI slot, the PCI device, and then resume operations.
  68. * However, until that day, the checking is done here, with the
  69. * eeh_check_failure() routine embedded in the MMIO macros. If
  70. * the slot is found to be isolated, an "EEH Event" is synthesized
  71. * and sent out for processing.
  72. */
  73. /* If a device driver keeps reading an MMIO register in an interrupt
  74. * handler after a slot isolation event, it might be broken.
  75. * This sets the threshold for how many read attempts we allow
  76. * before printing an error message.
  77. */
  78. #define EEH_MAX_FAILS 2100000
  79. /* Time to wait for a PCI slot to report status, in milliseconds */
  80. #define PCI_BUS_RESET_WAIT_MSEC (60*1000)
  81. /* RTAS tokens */
  82. static int ibm_set_eeh_option;
  83. static int ibm_set_slot_reset;
  84. static int ibm_read_slot_reset_state;
  85. static int ibm_read_slot_reset_state2;
  86. static int ibm_slot_error_detail;
  87. static int ibm_get_config_addr_info;
  88. static int ibm_get_config_addr_info2;
  89. static int ibm_configure_bridge;
  90. int eeh_subsystem_enabled;
  91. EXPORT_SYMBOL(eeh_subsystem_enabled);
  92. /* Lock to avoid races due to multiple reports of an error */
  93. static DEFINE_SPINLOCK(confirm_error_lock);
  94. /* Buffer for reporting slot-error-detail rtas calls. Its here
  95. * in BSS, and not dynamically alloced, so that it ends up in
  96. * RMO where RTAS can access it.
  97. */
  98. static unsigned char slot_errbuf[RTAS_ERROR_LOG_MAX];
  99. static DEFINE_SPINLOCK(slot_errbuf_lock);
  100. static int eeh_error_buf_size;
  101. /* Buffer for reporting pci register dumps. Its here in BSS, and
  102. * not dynamically alloced, so that it ends up in RMO where RTAS
  103. * can access it.
  104. */
  105. #define EEH_PCI_REGS_LOG_LEN 4096
  106. static unsigned char pci_regs_buf[EEH_PCI_REGS_LOG_LEN];
  107. /* System monitoring statistics */
  108. static unsigned long no_device;
  109. static unsigned long no_dn;
  110. static unsigned long no_cfg_addr;
  111. static unsigned long ignored_check;
  112. static unsigned long total_mmio_ffs;
  113. static unsigned long false_positives;
  114. static unsigned long slot_resets;
  115. #define IS_BRIDGE(class_code) (((class_code)<<16) == PCI_BASE_CLASS_BRIDGE)
  116. /* --------------------------------------------------------------- */
  117. /* Below lies the EEH event infrastructure */
  118. static void rtas_slot_error_detail(struct pci_dn *pdn, int severity,
  119. char *driver_log, size_t loglen)
  120. {
  121. int config_addr;
  122. unsigned long flags;
  123. int rc;
  124. /* Log the error with the rtas logger */
  125. spin_lock_irqsave(&slot_errbuf_lock, flags);
  126. memset(slot_errbuf, 0, eeh_error_buf_size);
  127. /* Use PE configuration address, if present */
  128. config_addr = pdn->eeh_config_addr;
  129. if (pdn->eeh_pe_config_addr)
  130. config_addr = pdn->eeh_pe_config_addr;
  131. rc = rtas_call(ibm_slot_error_detail,
  132. 8, 1, NULL, config_addr,
  133. BUID_HI(pdn->phb->buid),
  134. BUID_LO(pdn->phb->buid),
  135. virt_to_phys(driver_log), loglen,
  136. virt_to_phys(slot_errbuf),
  137. eeh_error_buf_size,
  138. severity);
  139. if (rc == 0)
  140. log_error(slot_errbuf, ERR_TYPE_RTAS_LOG, 0);
  141. spin_unlock_irqrestore(&slot_errbuf_lock, flags);
  142. }
  143. /**
  144. * gather_pci_data - copy assorted PCI config space registers to buff
  145. * @pdn: device to report data for
  146. * @buf: point to buffer in which to log
  147. * @len: amount of room in buffer
  148. *
  149. * This routine captures assorted PCI configuration space data,
  150. * and puts them into a buffer for RTAS error logging.
  151. */
  152. static size_t gather_pci_data(struct pci_dn *pdn, char * buf, size_t len)
  153. {
  154. struct pci_dev *dev = pdn->pcidev;
  155. u32 cfg;
  156. int cap, i;
  157. int n = 0;
  158. n += scnprintf(buf+n, len-n, "%s\n", pdn->node->full_name);
  159. printk(KERN_WARNING "EEH: of node=%s\n", pdn->node->full_name);
  160. rtas_read_config(pdn, PCI_VENDOR_ID, 4, &cfg);
  161. n += scnprintf(buf+n, len-n, "dev/vend:%08x\n", cfg);
  162. printk(KERN_WARNING "EEH: PCI device/vendor: %08x\n", cfg);
  163. rtas_read_config(pdn, PCI_COMMAND, 4, &cfg);
  164. n += scnprintf(buf+n, len-n, "cmd/stat:%x\n", cfg);
  165. printk(KERN_WARNING "EEH: PCI cmd/status register: %08x\n", cfg);
  166. if (!dev) {
  167. printk(KERN_WARNING "EEH: no PCI device for this of node\n");
  168. return n;
  169. }
  170. /* Gather bridge-specific registers */
  171. if (dev->class >> 16 == PCI_BASE_CLASS_BRIDGE) {
  172. rtas_read_config(pdn, PCI_SEC_STATUS, 2, &cfg);
  173. n += scnprintf(buf+n, len-n, "sec stat:%x\n", cfg);
  174. printk(KERN_WARNING "EEH: Bridge secondary status: %04x\n", cfg);
  175. rtas_read_config(pdn, PCI_BRIDGE_CONTROL, 2, &cfg);
  176. n += scnprintf(buf+n, len-n, "brdg ctl:%x\n", cfg);
  177. printk(KERN_WARNING "EEH: Bridge control: %04x\n", cfg);
  178. }
  179. /* Dump out the PCI-X command and status regs */
  180. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  181. if (cap) {
  182. rtas_read_config(pdn, cap, 4, &cfg);
  183. n += scnprintf(buf+n, len-n, "pcix-cmd:%x\n", cfg);
  184. printk(KERN_WARNING "EEH: PCI-X cmd: %08x\n", cfg);
  185. rtas_read_config(pdn, cap+4, 4, &cfg);
  186. n += scnprintf(buf+n, len-n, "pcix-stat:%x\n", cfg);
  187. printk(KERN_WARNING "EEH: PCI-X status: %08x\n", cfg);
  188. }
  189. /* If PCI-E capable, dump PCI-E cap 10, and the AER */
  190. cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
  191. if (cap) {
  192. n += scnprintf(buf+n, len-n, "pci-e cap10:\n");
  193. printk(KERN_WARNING
  194. "EEH: PCI-E capabilities and status follow:\n");
  195. for (i=0; i<=8; i++) {
  196. rtas_read_config(pdn, cap+4*i, 4, &cfg);
  197. n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
  198. printk(KERN_WARNING "EEH: PCI-E %02x: %08x\n", i, cfg);
  199. }
  200. cap = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
  201. if (cap) {
  202. n += scnprintf(buf+n, len-n, "pci-e AER:\n");
  203. printk(KERN_WARNING
  204. "EEH: PCI-E AER capability register set follows:\n");
  205. for (i=0; i<14; i++) {
  206. rtas_read_config(pdn, cap+4*i, 4, &cfg);
  207. n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
  208. printk(KERN_WARNING "EEH: PCI-E AER %02x: %08x\n", i, cfg);
  209. }
  210. }
  211. }
  212. /* Gather status on devices under the bridge */
  213. if (dev->class >> 16 == PCI_BASE_CLASS_BRIDGE) {
  214. struct device_node *dn;
  215. for_each_child_of_node(pdn->node, dn) {
  216. pdn = PCI_DN(dn);
  217. if (pdn)
  218. n += gather_pci_data(pdn, buf+n, len-n);
  219. }
  220. }
  221. return n;
  222. }
  223. void eeh_slot_error_detail(struct pci_dn *pdn, int severity)
  224. {
  225. size_t loglen = 0;
  226. pci_regs_buf[0] = 0;
  227. rtas_pci_enable(pdn, EEH_THAW_MMIO);
  228. loglen = gather_pci_data(pdn, pci_regs_buf, EEH_PCI_REGS_LOG_LEN);
  229. rtas_slot_error_detail(pdn, severity, pci_regs_buf, loglen);
  230. }
  231. /**
  232. * read_slot_reset_state - Read the reset state of a device node's slot
  233. * @dn: device node to read
  234. * @rets: array to return results in
  235. */
  236. static int read_slot_reset_state(struct pci_dn *pdn, int rets[])
  237. {
  238. int token, outputs;
  239. int config_addr;
  240. if (ibm_read_slot_reset_state2 != RTAS_UNKNOWN_SERVICE) {
  241. token = ibm_read_slot_reset_state2;
  242. outputs = 4;
  243. } else {
  244. token = ibm_read_slot_reset_state;
  245. rets[2] = 0; /* fake PE Unavailable info */
  246. outputs = 3;
  247. }
  248. /* Use PE configuration address, if present */
  249. config_addr = pdn->eeh_config_addr;
  250. if (pdn->eeh_pe_config_addr)
  251. config_addr = pdn->eeh_pe_config_addr;
  252. return rtas_call(token, 3, outputs, rets, config_addr,
  253. BUID_HI(pdn->phb->buid), BUID_LO(pdn->phb->buid));
  254. }
  255. /**
  256. * eeh_wait_for_slot_status - returns error status of slot
  257. * @pdn pci device node
  258. * @max_wait_msecs maximum number to millisecs to wait
  259. *
  260. * Return negative value if a permanent error, else return
  261. * Partition Endpoint (PE) status value.
  262. *
  263. * If @max_wait_msecs is positive, then this routine will
  264. * sleep until a valid status can be obtained, or until
  265. * the max allowed wait time is exceeded, in which case
  266. * a -2 is returned.
  267. */
  268. int
  269. eeh_wait_for_slot_status(struct pci_dn *pdn, int max_wait_msecs)
  270. {
  271. int rc;
  272. int rets[3];
  273. int mwait;
  274. while (1) {
  275. rc = read_slot_reset_state(pdn, rets);
  276. if (rc) return rc;
  277. if (rets[1] == 0) return -1; /* EEH is not supported */
  278. if (rets[0] != 5) return rets[0]; /* return actual status */
  279. if (rets[2] == 0) return -1; /* permanently unavailable */
  280. if (max_wait_msecs <= 0) break;
  281. mwait = rets[2];
  282. if (mwait <= 0) {
  283. printk (KERN_WARNING
  284. "EEH: Firmware returned bad wait value=%d\n", mwait);
  285. mwait = 1000;
  286. } else if (mwait > 300*1000) {
  287. printk (KERN_WARNING
  288. "EEH: Firmware is taking too long, time=%d\n", mwait);
  289. mwait = 300*1000;
  290. }
  291. max_wait_msecs -= mwait;
  292. msleep (mwait);
  293. }
  294. printk(KERN_WARNING "EEH: Timed out waiting for slot status\n");
  295. return -2;
  296. }
  297. /**
  298. * eeh_token_to_phys - convert EEH address token to phys address
  299. * @token i/o token, should be address in the form 0xA....
  300. */
  301. static inline unsigned long eeh_token_to_phys(unsigned long token)
  302. {
  303. pte_t *ptep;
  304. unsigned long pa;
  305. ptep = find_linux_pte(init_mm.pgd, token);
  306. if (!ptep)
  307. return token;
  308. pa = pte_pfn(*ptep) << PAGE_SHIFT;
  309. return pa | (token & (PAGE_SIZE-1));
  310. }
  311. /**
  312. * Return the "partitionable endpoint" (pe) under which this device lies
  313. */
  314. struct device_node * find_device_pe(struct device_node *dn)
  315. {
  316. while ((dn->parent) && PCI_DN(dn->parent) &&
  317. (PCI_DN(dn->parent)->eeh_mode & EEH_MODE_SUPPORTED)) {
  318. dn = dn->parent;
  319. }
  320. return dn;
  321. }
  322. /** Mark all devices that are children of this device as failed.
  323. * Mark the device driver too, so that it can see the failure
  324. * immediately; this is critical, since some drivers poll
  325. * status registers in interrupts ... If a driver is polling,
  326. * and the slot is frozen, then the driver can deadlock in
  327. * an interrupt context, which is bad.
  328. */
  329. static void __eeh_mark_slot(struct device_node *parent, int mode_flag)
  330. {
  331. struct device_node *dn;
  332. for_each_child_of_node(parent, dn) {
  333. if (PCI_DN(dn)) {
  334. /* Mark the pci device driver too */
  335. struct pci_dev *dev = PCI_DN(dn)->pcidev;
  336. PCI_DN(dn)->eeh_mode |= mode_flag;
  337. if (dev && dev->driver)
  338. dev->error_state = pci_channel_io_frozen;
  339. __eeh_mark_slot(dn, mode_flag);
  340. }
  341. }
  342. }
  343. void eeh_mark_slot (struct device_node *dn, int mode_flag)
  344. {
  345. struct pci_dev *dev;
  346. dn = find_device_pe (dn);
  347. /* Back up one, since config addrs might be shared */
  348. if (!pcibios_find_pci_bus(dn) && PCI_DN(dn->parent))
  349. dn = dn->parent;
  350. PCI_DN(dn)->eeh_mode |= mode_flag;
  351. /* Mark the pci device too */
  352. dev = PCI_DN(dn)->pcidev;
  353. if (dev)
  354. dev->error_state = pci_channel_io_frozen;
  355. __eeh_mark_slot(dn, mode_flag);
  356. }
  357. static void __eeh_clear_slot(struct device_node *parent, int mode_flag)
  358. {
  359. struct device_node *dn;
  360. for_each_child_of_node(parent, dn) {
  361. if (PCI_DN(dn)) {
  362. PCI_DN(dn)->eeh_mode &= ~mode_flag;
  363. PCI_DN(dn)->eeh_check_count = 0;
  364. __eeh_clear_slot(dn, mode_flag);
  365. }
  366. }
  367. }
  368. void eeh_clear_slot (struct device_node *dn, int mode_flag)
  369. {
  370. unsigned long flags;
  371. spin_lock_irqsave(&confirm_error_lock, flags);
  372. dn = find_device_pe (dn);
  373. /* Back up one, since config addrs might be shared */
  374. if (!pcibios_find_pci_bus(dn) && PCI_DN(dn->parent))
  375. dn = dn->parent;
  376. PCI_DN(dn)->eeh_mode &= ~mode_flag;
  377. PCI_DN(dn)->eeh_check_count = 0;
  378. __eeh_clear_slot(dn, mode_flag);
  379. spin_unlock_irqrestore(&confirm_error_lock, flags);
  380. }
  381. /**
  382. * eeh_dn_check_failure - check if all 1's data is due to EEH slot freeze
  383. * @dn device node
  384. * @dev pci device, if known
  385. *
  386. * Check for an EEH failure for the given device node. Call this
  387. * routine if the result of a read was all 0xff's and you want to
  388. * find out if this is due to an EEH slot freeze. This routine
  389. * will query firmware for the EEH status.
  390. *
  391. * Returns 0 if there has not been an EEH error; otherwise returns
  392. * a non-zero value and queues up a slot isolation event notification.
  393. *
  394. * It is safe to call this routine in an interrupt context.
  395. */
  396. int eeh_dn_check_failure(struct device_node *dn, struct pci_dev *dev)
  397. {
  398. int ret;
  399. int rets[3];
  400. unsigned long flags;
  401. struct pci_dn *pdn;
  402. int rc = 0;
  403. const char *location;
  404. total_mmio_ffs++;
  405. if (!eeh_subsystem_enabled)
  406. return 0;
  407. if (!dn) {
  408. no_dn++;
  409. return 0;
  410. }
  411. dn = find_device_pe(dn);
  412. pdn = PCI_DN(dn);
  413. /* Access to IO BARs might get this far and still not want checking. */
  414. if (!(pdn->eeh_mode & EEH_MODE_SUPPORTED) ||
  415. pdn->eeh_mode & EEH_MODE_NOCHECK) {
  416. ignored_check++;
  417. pr_debug("EEH: Ignored check (%x) for %s %s\n",
  418. pdn->eeh_mode, pci_name (dev), dn->full_name);
  419. return 0;
  420. }
  421. if (!pdn->eeh_config_addr && !pdn->eeh_pe_config_addr) {
  422. no_cfg_addr++;
  423. return 0;
  424. }
  425. /* If we already have a pending isolation event for this
  426. * slot, we know it's bad already, we don't need to check.
  427. * Do this checking under a lock; as multiple PCI devices
  428. * in one slot might report errors simultaneously, and we
  429. * only want one error recovery routine running.
  430. */
  431. spin_lock_irqsave(&confirm_error_lock, flags);
  432. rc = 1;
  433. if (pdn->eeh_mode & EEH_MODE_ISOLATED) {
  434. pdn->eeh_check_count ++;
  435. if (pdn->eeh_check_count % EEH_MAX_FAILS == 0) {
  436. location = of_get_property(dn, "ibm,loc-code", NULL);
  437. printk (KERN_ERR "EEH: %d reads ignored for recovering device at "
  438. "location=%s driver=%s pci addr=%s\n",
  439. pdn->eeh_check_count, location,
  440. dev->driver->name, pci_name(dev));
  441. printk (KERN_ERR "EEH: Might be infinite loop in %s driver\n",
  442. dev->driver->name);
  443. dump_stack();
  444. }
  445. goto dn_unlock;
  446. }
  447. /*
  448. * Now test for an EEH failure. This is VERY expensive.
  449. * Note that the eeh_config_addr may be a parent device
  450. * in the case of a device behind a bridge, or it may be
  451. * function zero of a multi-function device.
  452. * In any case they must share a common PHB.
  453. */
  454. ret = read_slot_reset_state(pdn, rets);
  455. /* If the call to firmware failed, punt */
  456. if (ret != 0) {
  457. printk(KERN_WARNING "EEH: read_slot_reset_state() failed; rc=%d dn=%s\n",
  458. ret, dn->full_name);
  459. false_positives++;
  460. pdn->eeh_false_positives ++;
  461. rc = 0;
  462. goto dn_unlock;
  463. }
  464. /* Note that config-io to empty slots may fail;
  465. * they are empty when they don't have children. */
  466. if ((rets[0] == 5) && (rets[2] == 0) && (dn->child == NULL)) {
  467. false_positives++;
  468. pdn->eeh_false_positives ++;
  469. rc = 0;
  470. goto dn_unlock;
  471. }
  472. /* If EEH is not supported on this device, punt. */
  473. if (rets[1] != 1) {
  474. printk(KERN_WARNING "EEH: event on unsupported device, rc=%d dn=%s\n",
  475. ret, dn->full_name);
  476. false_positives++;
  477. pdn->eeh_false_positives ++;
  478. rc = 0;
  479. goto dn_unlock;
  480. }
  481. /* If not the kind of error we know about, punt. */
  482. if (rets[0] != 1 && rets[0] != 2 && rets[0] != 4 && rets[0] != 5) {
  483. false_positives++;
  484. pdn->eeh_false_positives ++;
  485. rc = 0;
  486. goto dn_unlock;
  487. }
  488. slot_resets++;
  489. /* Avoid repeated reports of this failure, including problems
  490. * with other functions on this device, and functions under
  491. * bridges. */
  492. eeh_mark_slot (dn, EEH_MODE_ISOLATED);
  493. spin_unlock_irqrestore(&confirm_error_lock, flags);
  494. eeh_send_failure_event (dn, dev);
  495. /* Most EEH events are due to device driver bugs. Having
  496. * a stack trace will help the device-driver authors figure
  497. * out what happened. So print that out. */
  498. dump_stack();
  499. return 1;
  500. dn_unlock:
  501. spin_unlock_irqrestore(&confirm_error_lock, flags);
  502. return rc;
  503. }
  504. EXPORT_SYMBOL_GPL(eeh_dn_check_failure);
  505. /**
  506. * eeh_check_failure - check if all 1's data is due to EEH slot freeze
  507. * @token i/o token, should be address in the form 0xA....
  508. * @val value, should be all 1's (XXX why do we need this arg??)
  509. *
  510. * Check for an EEH failure at the given token address. Call this
  511. * routine if the result of a read was all 0xff's and you want to
  512. * find out if this is due to an EEH slot freeze event. This routine
  513. * will query firmware for the EEH status.
  514. *
  515. * Note this routine is safe to call in an interrupt context.
  516. */
  517. unsigned long eeh_check_failure(const volatile void __iomem *token, unsigned long val)
  518. {
  519. unsigned long addr;
  520. struct pci_dev *dev;
  521. struct device_node *dn;
  522. /* Finding the phys addr + pci device; this is pretty quick. */
  523. addr = eeh_token_to_phys((unsigned long __force) token);
  524. dev = pci_get_device_by_addr(addr);
  525. if (!dev) {
  526. no_device++;
  527. return val;
  528. }
  529. dn = pci_device_to_OF_node(dev);
  530. eeh_dn_check_failure (dn, dev);
  531. pci_dev_put(dev);
  532. return val;
  533. }
  534. EXPORT_SYMBOL(eeh_check_failure);
  535. /* ------------------------------------------------------------- */
  536. /* The code below deals with error recovery */
  537. /**
  538. * rtas_pci_enable - enable MMIO or DMA transfers for this slot
  539. * @pdn pci device node
  540. */
  541. int
  542. rtas_pci_enable(struct pci_dn *pdn, int function)
  543. {
  544. int config_addr;
  545. int rc;
  546. /* Use PE configuration address, if present */
  547. config_addr = pdn->eeh_config_addr;
  548. if (pdn->eeh_pe_config_addr)
  549. config_addr = pdn->eeh_pe_config_addr;
  550. rc = rtas_call(ibm_set_eeh_option, 4, 1, NULL,
  551. config_addr,
  552. BUID_HI(pdn->phb->buid),
  553. BUID_LO(pdn->phb->buid),
  554. function);
  555. if (rc)
  556. printk(KERN_WARNING "EEH: Unexpected state change %d, err=%d dn=%s\n",
  557. function, rc, pdn->node->full_name);
  558. rc = eeh_wait_for_slot_status (pdn, PCI_BUS_RESET_WAIT_MSEC);
  559. if ((rc == 4) && (function == EEH_THAW_MMIO))
  560. return 0;
  561. return rc;
  562. }
  563. /**
  564. * rtas_pci_slot_reset - raises/lowers the pci #RST line
  565. * @pdn pci device node
  566. * @state: 1/0 to raise/lower the #RST
  567. *
  568. * Clear the EEH-frozen condition on a slot. This routine
  569. * asserts the PCI #RST line if the 'state' argument is '1',
  570. * and drops the #RST line if 'state is '0'. This routine is
  571. * safe to call in an interrupt context.
  572. *
  573. */
  574. static void
  575. rtas_pci_slot_reset(struct pci_dn *pdn, int state)
  576. {
  577. int config_addr;
  578. int rc;
  579. BUG_ON (pdn==NULL);
  580. if (!pdn->phb) {
  581. printk (KERN_WARNING "EEH: in slot reset, device node %s has no phb\n",
  582. pdn->node->full_name);
  583. return;
  584. }
  585. /* Use PE configuration address, if present */
  586. config_addr = pdn->eeh_config_addr;
  587. if (pdn->eeh_pe_config_addr)
  588. config_addr = pdn->eeh_pe_config_addr;
  589. rc = rtas_call(ibm_set_slot_reset,4,1, NULL,
  590. config_addr,
  591. BUID_HI(pdn->phb->buid),
  592. BUID_LO(pdn->phb->buid),
  593. state);
  594. if (rc)
  595. printk (KERN_WARNING "EEH: Unable to reset the failed slot,"
  596. " (%d) #RST=%d dn=%s\n",
  597. rc, state, pdn->node->full_name);
  598. }
  599. /**
  600. * pcibios_set_pcie_slot_reset - Set PCI-E reset state
  601. * @dev: pci device struct
  602. * @state: reset state to enter
  603. *
  604. * Return value:
  605. * 0 if success
  606. **/
  607. int pcibios_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  608. {
  609. struct device_node *dn = pci_device_to_OF_node(dev);
  610. struct pci_dn *pdn = PCI_DN(dn);
  611. switch (state) {
  612. case pcie_deassert_reset:
  613. rtas_pci_slot_reset(pdn, 0);
  614. break;
  615. case pcie_hot_reset:
  616. rtas_pci_slot_reset(pdn, 1);
  617. break;
  618. case pcie_warm_reset:
  619. rtas_pci_slot_reset(pdn, 3);
  620. break;
  621. default:
  622. return -EINVAL;
  623. };
  624. return 0;
  625. }
  626. /**
  627. * rtas_set_slot_reset -- assert the pci #RST line for 1/4 second
  628. * @pdn: pci device node to be reset.
  629. *
  630. * Return 0 if success, else a non-zero value.
  631. */
  632. static void __rtas_set_slot_reset(struct pci_dn *pdn)
  633. {
  634. struct pci_dev *dev = pdn->pcidev;
  635. /* Determine type of EEH reset required by device,
  636. * default hot reset or fundamental reset
  637. */
  638. if (dev->needs_freset)
  639. rtas_pci_slot_reset(pdn, 3);
  640. else
  641. rtas_pci_slot_reset(pdn, 1);
  642. /* The PCI bus requires that the reset be held high for at least
  643. * a 100 milliseconds. We wait a bit longer 'just in case'. */
  644. #define PCI_BUS_RST_HOLD_TIME_MSEC 250
  645. msleep (PCI_BUS_RST_HOLD_TIME_MSEC);
  646. /* We might get hit with another EEH freeze as soon as the
  647. * pci slot reset line is dropped. Make sure we don't miss
  648. * these, and clear the flag now. */
  649. eeh_clear_slot (pdn->node, EEH_MODE_ISOLATED);
  650. rtas_pci_slot_reset (pdn, 0);
  651. /* After a PCI slot has been reset, the PCI Express spec requires
  652. * a 1.5 second idle time for the bus to stabilize, before starting
  653. * up traffic. */
  654. #define PCI_BUS_SETTLE_TIME_MSEC 1800
  655. msleep (PCI_BUS_SETTLE_TIME_MSEC);
  656. }
  657. int rtas_set_slot_reset(struct pci_dn *pdn)
  658. {
  659. int i, rc;
  660. /* Take three shots at resetting the bus */
  661. for (i=0; i<3; i++) {
  662. __rtas_set_slot_reset(pdn);
  663. rc = eeh_wait_for_slot_status(pdn, PCI_BUS_RESET_WAIT_MSEC);
  664. if (rc == 0)
  665. return 0;
  666. if (rc < 0) {
  667. printk(KERN_ERR "EEH: unrecoverable slot failure %s\n",
  668. pdn->node->full_name);
  669. return -1;
  670. }
  671. printk(KERN_ERR "EEH: bus reset %d failed on slot %s, rc=%d\n",
  672. i+1, pdn->node->full_name, rc);
  673. }
  674. return -1;
  675. }
  676. /* ------------------------------------------------------- */
  677. /** Save and restore of PCI BARs
  678. *
  679. * Although firmware will set up BARs during boot, it doesn't
  680. * set up device BAR's after a device reset, although it will,
  681. * if requested, set up bridge configuration. Thus, we need to
  682. * configure the PCI devices ourselves.
  683. */
  684. /**
  685. * __restore_bars - Restore the Base Address Registers
  686. * @pdn: pci device node
  687. *
  688. * Loads the PCI configuration space base address registers,
  689. * the expansion ROM base address, the latency timer, and etc.
  690. * from the saved values in the device node.
  691. */
  692. static inline void __restore_bars (struct pci_dn *pdn)
  693. {
  694. int i;
  695. u32 cmd;
  696. if (NULL==pdn->phb) return;
  697. for (i=4; i<10; i++) {
  698. rtas_write_config(pdn, i*4, 4, pdn->config_space[i]);
  699. }
  700. /* 12 == Expansion ROM Address */
  701. rtas_write_config(pdn, 12*4, 4, pdn->config_space[12]);
  702. #define BYTE_SWAP(OFF) (8*((OFF)/4)+3-(OFF))
  703. #define SAVED_BYTE(OFF) (((u8 *)(pdn->config_space))[BYTE_SWAP(OFF)])
  704. rtas_write_config (pdn, PCI_CACHE_LINE_SIZE, 1,
  705. SAVED_BYTE(PCI_CACHE_LINE_SIZE));
  706. rtas_write_config (pdn, PCI_LATENCY_TIMER, 1,
  707. SAVED_BYTE(PCI_LATENCY_TIMER));
  708. /* max latency, min grant, interrupt pin and line */
  709. rtas_write_config(pdn, 15*4, 4, pdn->config_space[15]);
  710. /* Restore PERR & SERR bits, some devices require it,
  711. don't touch the other command bits */
  712. rtas_read_config(pdn, PCI_COMMAND, 4, &cmd);
  713. if (pdn->config_space[1] & PCI_COMMAND_PARITY)
  714. cmd |= PCI_COMMAND_PARITY;
  715. else
  716. cmd &= ~PCI_COMMAND_PARITY;
  717. if (pdn->config_space[1] & PCI_COMMAND_SERR)
  718. cmd |= PCI_COMMAND_SERR;
  719. else
  720. cmd &= ~PCI_COMMAND_SERR;
  721. rtas_write_config(pdn, PCI_COMMAND, 4, cmd);
  722. }
  723. /**
  724. * eeh_restore_bars - restore the PCI config space info
  725. *
  726. * This routine performs a recursive walk to the children
  727. * of this device as well.
  728. */
  729. void eeh_restore_bars(struct pci_dn *pdn)
  730. {
  731. struct device_node *dn;
  732. if (!pdn)
  733. return;
  734. if ((pdn->eeh_mode & EEH_MODE_SUPPORTED) && !IS_BRIDGE(pdn->class_code))
  735. __restore_bars (pdn);
  736. for_each_child_of_node(pdn->node, dn)
  737. eeh_restore_bars (PCI_DN(dn));
  738. }
  739. /**
  740. * eeh_save_bars - save device bars
  741. *
  742. * Save the values of the device bars. Unlike the restore
  743. * routine, this routine is *not* recursive. This is because
  744. * PCI devices are added individuallly; but, for the restore,
  745. * an entire slot is reset at a time.
  746. */
  747. static void eeh_save_bars(struct pci_dn *pdn)
  748. {
  749. int i;
  750. if (!pdn )
  751. return;
  752. for (i = 0; i < 16; i++)
  753. rtas_read_config(pdn, i * 4, 4, &pdn->config_space[i]);
  754. }
  755. void
  756. rtas_configure_bridge(struct pci_dn *pdn)
  757. {
  758. int config_addr;
  759. int rc;
  760. /* Use PE configuration address, if present */
  761. config_addr = pdn->eeh_config_addr;
  762. if (pdn->eeh_pe_config_addr)
  763. config_addr = pdn->eeh_pe_config_addr;
  764. rc = rtas_call(ibm_configure_bridge,3,1, NULL,
  765. config_addr,
  766. BUID_HI(pdn->phb->buid),
  767. BUID_LO(pdn->phb->buid));
  768. if (rc) {
  769. printk (KERN_WARNING "EEH: Unable to configure device bridge (%d) for %s\n",
  770. rc, pdn->node->full_name);
  771. }
  772. }
  773. /* ------------------------------------------------------------- */
  774. /* The code below deals with enabling EEH for devices during the
  775. * early boot sequence. EEH must be enabled before any PCI probing
  776. * can be done.
  777. */
  778. #define EEH_ENABLE 1
  779. struct eeh_early_enable_info {
  780. unsigned int buid_hi;
  781. unsigned int buid_lo;
  782. };
  783. static int get_pe_addr (int config_addr,
  784. struct eeh_early_enable_info *info)
  785. {
  786. unsigned int rets[3];
  787. int ret;
  788. /* Use latest config-addr token on power6 */
  789. if (ibm_get_config_addr_info2 != RTAS_UNKNOWN_SERVICE) {
  790. /* Make sure we have a PE in hand */
  791. ret = rtas_call (ibm_get_config_addr_info2, 4, 2, rets,
  792. config_addr, info->buid_hi, info->buid_lo, 1);
  793. if (ret || (rets[0]==0))
  794. return 0;
  795. ret = rtas_call (ibm_get_config_addr_info2, 4, 2, rets,
  796. config_addr, info->buid_hi, info->buid_lo, 0);
  797. if (ret)
  798. return 0;
  799. return rets[0];
  800. }
  801. /* Use older config-addr token on power5 */
  802. if (ibm_get_config_addr_info != RTAS_UNKNOWN_SERVICE) {
  803. ret = rtas_call (ibm_get_config_addr_info, 4, 2, rets,
  804. config_addr, info->buid_hi, info->buid_lo, 0);
  805. if (ret)
  806. return 0;
  807. return rets[0];
  808. }
  809. return 0;
  810. }
  811. /* Enable eeh for the given device node. */
  812. static void *early_enable_eeh(struct device_node *dn, void *data)
  813. {
  814. unsigned int rets[3];
  815. struct eeh_early_enable_info *info = data;
  816. int ret;
  817. const u32 *class_code = of_get_property(dn, "class-code", NULL);
  818. const u32 *vendor_id = of_get_property(dn, "vendor-id", NULL);
  819. const u32 *device_id = of_get_property(dn, "device-id", NULL);
  820. const u32 *regs;
  821. int enable;
  822. struct pci_dn *pdn = PCI_DN(dn);
  823. pdn->class_code = 0;
  824. pdn->eeh_mode = 0;
  825. pdn->eeh_check_count = 0;
  826. pdn->eeh_freeze_count = 0;
  827. pdn->eeh_false_positives = 0;
  828. if (!of_device_is_available(dn))
  829. return NULL;
  830. /* Ignore bad nodes. */
  831. if (!class_code || !vendor_id || !device_id)
  832. return NULL;
  833. /* There is nothing to check on PCI to ISA bridges */
  834. if (dn->type && !strcmp(dn->type, "isa")) {
  835. pdn->eeh_mode |= EEH_MODE_NOCHECK;
  836. return NULL;
  837. }
  838. pdn->class_code = *class_code;
  839. /* Ok... see if this device supports EEH. Some do, some don't,
  840. * and the only way to find out is to check each and every one. */
  841. regs = of_get_property(dn, "reg", NULL);
  842. if (regs) {
  843. /* First register entry is addr (00BBSS00) */
  844. /* Try to enable eeh */
  845. ret = rtas_call(ibm_set_eeh_option, 4, 1, NULL,
  846. regs[0], info->buid_hi, info->buid_lo,
  847. EEH_ENABLE);
  848. enable = 0;
  849. if (ret == 0) {
  850. pdn->eeh_config_addr = regs[0];
  851. /* If the newer, better, ibm,get-config-addr-info is supported,
  852. * then use that instead. */
  853. pdn->eeh_pe_config_addr = get_pe_addr(pdn->eeh_config_addr, info);
  854. /* Some older systems (Power4) allow the
  855. * ibm,set-eeh-option call to succeed even on nodes
  856. * where EEH is not supported. Verify support
  857. * explicitly. */
  858. ret = read_slot_reset_state(pdn, rets);
  859. if ((ret == 0) && (rets[1] == 1))
  860. enable = 1;
  861. }
  862. if (enable) {
  863. eeh_subsystem_enabled = 1;
  864. pdn->eeh_mode |= EEH_MODE_SUPPORTED;
  865. pr_debug("EEH: %s: eeh enabled, config=%x pe_config=%x\n",
  866. dn->full_name, pdn->eeh_config_addr,
  867. pdn->eeh_pe_config_addr);
  868. } else {
  869. /* This device doesn't support EEH, but it may have an
  870. * EEH parent, in which case we mark it as supported. */
  871. if (dn->parent && PCI_DN(dn->parent)
  872. && (PCI_DN(dn->parent)->eeh_mode & EEH_MODE_SUPPORTED)) {
  873. /* Parent supports EEH. */
  874. pdn->eeh_mode |= EEH_MODE_SUPPORTED;
  875. pdn->eeh_config_addr = PCI_DN(dn->parent)->eeh_config_addr;
  876. return NULL;
  877. }
  878. }
  879. } else {
  880. printk(KERN_WARNING "EEH: %s: unable to get reg property.\n",
  881. dn->full_name);
  882. }
  883. eeh_save_bars(pdn);
  884. return NULL;
  885. }
  886. /*
  887. * Initialize EEH by trying to enable it for all of the adapters in the system.
  888. * As a side effect we can determine here if eeh is supported at all.
  889. * Note that we leave EEH on so failed config cycles won't cause a machine
  890. * check. If a user turns off EEH for a particular adapter they are really
  891. * telling Linux to ignore errors. Some hardware (e.g. POWER5) won't
  892. * grant access to a slot if EEH isn't enabled, and so we always enable
  893. * EEH for all slots/all devices.
  894. *
  895. * The eeh-force-off option disables EEH checking globally, for all slots.
  896. * Even if force-off is set, the EEH hardware is still enabled, so that
  897. * newer systems can boot.
  898. */
  899. void __init eeh_init(void)
  900. {
  901. struct device_node *phb, *np;
  902. struct eeh_early_enable_info info;
  903. spin_lock_init(&confirm_error_lock);
  904. spin_lock_init(&slot_errbuf_lock);
  905. np = of_find_node_by_path("/rtas");
  906. if (np == NULL)
  907. return;
  908. ibm_set_eeh_option = rtas_token("ibm,set-eeh-option");
  909. ibm_set_slot_reset = rtas_token("ibm,set-slot-reset");
  910. ibm_read_slot_reset_state2 = rtas_token("ibm,read-slot-reset-state2");
  911. ibm_read_slot_reset_state = rtas_token("ibm,read-slot-reset-state");
  912. ibm_slot_error_detail = rtas_token("ibm,slot-error-detail");
  913. ibm_get_config_addr_info = rtas_token("ibm,get-config-addr-info");
  914. ibm_get_config_addr_info2 = rtas_token("ibm,get-config-addr-info2");
  915. ibm_configure_bridge = rtas_token ("ibm,configure-bridge");
  916. if (ibm_set_eeh_option == RTAS_UNKNOWN_SERVICE)
  917. return;
  918. eeh_error_buf_size = rtas_token("rtas-error-log-max");
  919. if (eeh_error_buf_size == RTAS_UNKNOWN_SERVICE) {
  920. eeh_error_buf_size = 1024;
  921. }
  922. if (eeh_error_buf_size > RTAS_ERROR_LOG_MAX) {
  923. printk(KERN_WARNING "EEH: rtas-error-log-max is bigger than allocated "
  924. "buffer ! (%d vs %d)", eeh_error_buf_size, RTAS_ERROR_LOG_MAX);
  925. eeh_error_buf_size = RTAS_ERROR_LOG_MAX;
  926. }
  927. /* Enable EEH for all adapters. Note that eeh requires buid's */
  928. for (phb = of_find_node_by_name(NULL, "pci"); phb;
  929. phb = of_find_node_by_name(phb, "pci")) {
  930. unsigned long buid;
  931. buid = get_phb_buid(phb);
  932. if (buid == 0 || PCI_DN(phb) == NULL)
  933. continue;
  934. info.buid_lo = BUID_LO(buid);
  935. info.buid_hi = BUID_HI(buid);
  936. traverse_pci_devices(phb, early_enable_eeh, &info);
  937. }
  938. if (eeh_subsystem_enabled)
  939. printk(KERN_INFO "EEH: PCI Enhanced I/O Error Handling Enabled\n");
  940. else
  941. printk(KERN_WARNING "EEH: No capable adapters found\n");
  942. }
  943. /**
  944. * eeh_add_device_early - enable EEH for the indicated device_node
  945. * @dn: device node for which to set up EEH
  946. *
  947. * This routine must be used to perform EEH initialization for PCI
  948. * devices that were added after system boot (e.g. hotplug, dlpar).
  949. * This routine must be called before any i/o is performed to the
  950. * adapter (inluding any config-space i/o).
  951. * Whether this actually enables EEH or not for this device depends
  952. * on the CEC architecture, type of the device, on earlier boot
  953. * command-line arguments & etc.
  954. */
  955. static void eeh_add_device_early(struct device_node *dn)
  956. {
  957. struct pci_controller *phb;
  958. struct eeh_early_enable_info info;
  959. if (!dn || !PCI_DN(dn))
  960. return;
  961. phb = PCI_DN(dn)->phb;
  962. /* USB Bus children of PCI devices will not have BUID's */
  963. if (NULL == phb || 0 == phb->buid)
  964. return;
  965. info.buid_hi = BUID_HI(phb->buid);
  966. info.buid_lo = BUID_LO(phb->buid);
  967. early_enable_eeh(dn, &info);
  968. }
  969. void eeh_add_device_tree_early(struct device_node *dn)
  970. {
  971. struct device_node *sib;
  972. for_each_child_of_node(dn, sib)
  973. eeh_add_device_tree_early(sib);
  974. eeh_add_device_early(dn);
  975. }
  976. EXPORT_SYMBOL_GPL(eeh_add_device_tree_early);
  977. /**
  978. * eeh_add_device_late - perform EEH initialization for the indicated pci device
  979. * @dev: pci device for which to set up EEH
  980. *
  981. * This routine must be used to complete EEH initialization for PCI
  982. * devices that were added after system boot (e.g. hotplug, dlpar).
  983. */
  984. static void eeh_add_device_late(struct pci_dev *dev)
  985. {
  986. struct device_node *dn;
  987. struct pci_dn *pdn;
  988. if (!dev || !eeh_subsystem_enabled)
  989. return;
  990. pr_debug("EEH: Adding device %s\n", pci_name(dev));
  991. dn = pci_device_to_OF_node(dev);
  992. pdn = PCI_DN(dn);
  993. if (pdn->pcidev == dev) {
  994. pr_debug("EEH: Already referenced !\n");
  995. return;
  996. }
  997. WARN_ON(pdn->pcidev);
  998. pci_dev_get (dev);
  999. pdn->pcidev = dev;
  1000. pci_addr_cache_insert_device(dev);
  1001. eeh_sysfs_add_device(dev);
  1002. }
  1003. void eeh_add_device_tree_late(struct pci_bus *bus)
  1004. {
  1005. struct pci_dev *dev;
  1006. list_for_each_entry(dev, &bus->devices, bus_list) {
  1007. eeh_add_device_late(dev);
  1008. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
  1009. struct pci_bus *subbus = dev->subordinate;
  1010. if (subbus)
  1011. eeh_add_device_tree_late(subbus);
  1012. }
  1013. }
  1014. }
  1015. EXPORT_SYMBOL_GPL(eeh_add_device_tree_late);
  1016. /**
  1017. * eeh_remove_device - undo EEH setup for the indicated pci device
  1018. * @dev: pci device to be removed
  1019. *
  1020. * This routine should be called when a device is removed from
  1021. * a running system (e.g. by hotplug or dlpar). It unregisters
  1022. * the PCI device from the EEH subsystem. I/O errors affecting
  1023. * this device will no longer be detected after this call; thus,
  1024. * i/o errors affecting this slot may leave this device unusable.
  1025. */
  1026. static void eeh_remove_device(struct pci_dev *dev)
  1027. {
  1028. struct device_node *dn;
  1029. if (!dev || !eeh_subsystem_enabled)
  1030. return;
  1031. /* Unregister the device with the EEH/PCI address search system */
  1032. pr_debug("EEH: Removing device %s\n", pci_name(dev));
  1033. dn = pci_device_to_OF_node(dev);
  1034. if (PCI_DN(dn)->pcidev == NULL) {
  1035. pr_debug("EEH: Not referenced !\n");
  1036. return;
  1037. }
  1038. PCI_DN(dn)->pcidev = NULL;
  1039. pci_dev_put (dev);
  1040. pci_addr_cache_remove_device(dev);
  1041. eeh_sysfs_remove_device(dev);
  1042. }
  1043. void eeh_remove_bus_device(struct pci_dev *dev)
  1044. {
  1045. struct pci_bus *bus = dev->subordinate;
  1046. struct pci_dev *child, *tmp;
  1047. eeh_remove_device(dev);
  1048. if (bus && dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
  1049. list_for_each_entry_safe(child, tmp, &bus->devices, bus_list)
  1050. eeh_remove_bus_device(child);
  1051. }
  1052. }
  1053. EXPORT_SYMBOL_GPL(eeh_remove_bus_device);
  1054. static int proc_eeh_show(struct seq_file *m, void *v)
  1055. {
  1056. if (0 == eeh_subsystem_enabled) {
  1057. seq_printf(m, "EEH Subsystem is globally disabled\n");
  1058. seq_printf(m, "eeh_total_mmio_ffs=%ld\n", total_mmio_ffs);
  1059. } else {
  1060. seq_printf(m, "EEH Subsystem is enabled\n");
  1061. seq_printf(m,
  1062. "no device=%ld\n"
  1063. "no device node=%ld\n"
  1064. "no config address=%ld\n"
  1065. "check not wanted=%ld\n"
  1066. "eeh_total_mmio_ffs=%ld\n"
  1067. "eeh_false_positives=%ld\n"
  1068. "eeh_slot_resets=%ld\n",
  1069. no_device, no_dn, no_cfg_addr,
  1070. ignored_check, total_mmio_ffs,
  1071. false_positives,
  1072. slot_resets);
  1073. }
  1074. return 0;
  1075. }
  1076. static int proc_eeh_open(struct inode *inode, struct file *file)
  1077. {
  1078. return single_open(file, proc_eeh_show, NULL);
  1079. }
  1080. static const struct file_operations proc_eeh_operations = {
  1081. .open = proc_eeh_open,
  1082. .read = seq_read,
  1083. .llseek = seq_lseek,
  1084. .release = single_release,
  1085. };
  1086. static int __init eeh_init_proc(void)
  1087. {
  1088. if (machine_is(pseries))
  1089. proc_create("ppc64/eeh", 0, NULL, &proc_eeh_operations);
  1090. return 0;
  1091. }
  1092. __initcall(eeh_init_proc);