celleb_setup.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /*
  2. * Celleb setup code
  3. *
  4. * (C) Copyright 2006-2007 TOSHIBA CORPORATION
  5. *
  6. * This code is based on arch/powerpc/platforms/cell/setup.c:
  7. * Copyright (C) 1995 Linus Torvalds
  8. * Adapted from 'alpha' version by Gary Thomas
  9. * Modified by Cort Dougan (cort@cs.nmt.edu)
  10. * Modified by PPC64 Team, IBM Corp
  11. * Modified by Cell Team, IBM Deutschland Entwicklung GmbH
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License along
  24. * with this program; if not, write to the Free Software Foundation, Inc.,
  25. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  26. */
  27. #undef DEBUG
  28. #include <linux/cpu.h>
  29. #include <linux/sched.h>
  30. #include <linux/kernel.h>
  31. #include <linux/mm.h>
  32. #include <linux/stddef.h>
  33. #include <linux/unistd.h>
  34. #include <linux/reboot.h>
  35. #include <linux/init.h>
  36. #include <linux/delay.h>
  37. #include <linux/irq.h>
  38. #include <linux/seq_file.h>
  39. #include <linux/root_dev.h>
  40. #include <linux/console.h>
  41. #include <linux/of_platform.h>
  42. #include <asm/mmu.h>
  43. #include <asm/processor.h>
  44. #include <asm/io.h>
  45. #include <asm/prom.h>
  46. #include <asm/machdep.h>
  47. #include <asm/cputable.h>
  48. #include <asm/irq.h>
  49. #include <asm/time.h>
  50. #include <asm/spu_priv1.h>
  51. #include <asm/firmware.h>
  52. #include <asm/rtas.h>
  53. #include <asm/cell-regs.h>
  54. #include "beat_interrupt.h"
  55. #include "beat_wrapper.h"
  56. #include "beat.h"
  57. #include "celleb_pci.h"
  58. #include "interrupt.h"
  59. #include "pervasive.h"
  60. #include "ras.h"
  61. static char celleb_machine_type[128] = "Celleb";
  62. static void celleb_show_cpuinfo(struct seq_file *m)
  63. {
  64. struct device_node *root;
  65. const char *model = "";
  66. root = of_find_node_by_path("/");
  67. if (root)
  68. model = of_get_property(root, "model", NULL);
  69. /* using "CHRP" is to trick anaconda into installing FCx into Celleb */
  70. seq_printf(m, "machine\t\t: %s %s\n", celleb_machine_type, model);
  71. of_node_put(root);
  72. }
  73. static int __init celleb_machine_type_hack(char *ptr)
  74. {
  75. strlcpy(celleb_machine_type, ptr, sizeof(celleb_machine_type));
  76. return 0;
  77. }
  78. __setup("celleb_machine_type_hack=", celleb_machine_type_hack);
  79. static void celleb_progress(char *s, unsigned short hex)
  80. {
  81. printk("*** %04x : %s\n", hex, s ? s : "");
  82. }
  83. static void __init celleb_setup_arch_common(void)
  84. {
  85. /* init to some ~sane value until calibrate_delay() runs */
  86. loops_per_jiffy = 50000000;
  87. #ifdef CONFIG_DUMMY_CONSOLE
  88. conswitchp = &dummy_con;
  89. #endif
  90. }
  91. static struct of_device_id celleb_bus_ids[] __initdata = {
  92. { .type = "scc", },
  93. { .type = "ioif", }, /* old style */
  94. {},
  95. };
  96. static int __init celleb_publish_devices(void)
  97. {
  98. /* Publish OF platform devices for southbridge IOs */
  99. of_platform_bus_probe(NULL, celleb_bus_ids, NULL);
  100. return 0;
  101. }
  102. machine_device_initcall(celleb_beat, celleb_publish_devices);
  103. machine_device_initcall(celleb_native, celleb_publish_devices);
  104. /*
  105. * functions for Celleb-Beat
  106. */
  107. static void __init celleb_setup_arch_beat(void)
  108. {
  109. #ifdef CONFIG_SPU_BASE
  110. spu_priv1_ops = &spu_priv1_beat_ops;
  111. spu_management_ops = &spu_management_of_ops;
  112. #endif
  113. #ifdef CONFIG_SMP
  114. smp_init_celleb();
  115. #endif
  116. celleb_setup_arch_common();
  117. }
  118. static int __init celleb_probe_beat(void)
  119. {
  120. unsigned long root = of_get_flat_dt_root();
  121. if (!of_flat_dt_is_compatible(root, "Beat"))
  122. return 0;
  123. powerpc_firmware_features |= FW_FEATURE_CELLEB_ALWAYS
  124. | FW_FEATURE_BEAT | FW_FEATURE_LPAR;
  125. hpte_init_beat_v3();
  126. return 1;
  127. }
  128. /*
  129. * functions for Celleb-native
  130. */
  131. static void __init celleb_init_IRQ_native(void)
  132. {
  133. iic_init_IRQ();
  134. spider_init_IRQ();
  135. }
  136. static void __init celleb_setup_arch_native(void)
  137. {
  138. #ifdef CONFIG_SPU_BASE
  139. spu_priv1_ops = &spu_priv1_mmio_ops;
  140. spu_management_ops = &spu_management_of_ops;
  141. #endif
  142. cbe_regs_init();
  143. #ifdef CONFIG_CBE_RAS
  144. cbe_ras_init();
  145. #endif
  146. #ifdef CONFIG_SMP
  147. smp_init_cell();
  148. #endif
  149. cbe_pervasive_init();
  150. /* XXX: nvram initialization should be added */
  151. celleb_setup_arch_common();
  152. }
  153. static int __init celleb_probe_native(void)
  154. {
  155. unsigned long root = of_get_flat_dt_root();
  156. if (of_flat_dt_is_compatible(root, "Beat") ||
  157. !of_flat_dt_is_compatible(root, "TOSHIBA,Celleb"))
  158. return 0;
  159. powerpc_firmware_features |= FW_FEATURE_CELLEB_ALWAYS;
  160. hpte_init_native();
  161. return 1;
  162. }
  163. /*
  164. * machine definitions
  165. */
  166. define_machine(celleb_beat) {
  167. .name = "Cell Reference Set (Beat)",
  168. .probe = celleb_probe_beat,
  169. .setup_arch = celleb_setup_arch_beat,
  170. .show_cpuinfo = celleb_show_cpuinfo,
  171. .restart = beat_restart,
  172. .power_off = beat_power_off,
  173. .halt = beat_halt,
  174. .get_rtc_time = beat_get_rtc_time,
  175. .set_rtc_time = beat_set_rtc_time,
  176. .calibrate_decr = generic_calibrate_decr,
  177. .progress = celleb_progress,
  178. .power_save = beat_power_save,
  179. .nvram_size = beat_nvram_get_size,
  180. .nvram_read = beat_nvram_read,
  181. .nvram_write = beat_nvram_write,
  182. .set_dabr = beat_set_xdabr,
  183. .init_IRQ = beatic_init_IRQ,
  184. .get_irq = beatic_get_irq,
  185. .pci_probe_mode = celleb_pci_probe_mode,
  186. .pci_setup_phb = celleb_setup_phb,
  187. #ifdef CONFIG_KEXEC
  188. .kexec_cpu_down = beat_kexec_cpu_down,
  189. #endif
  190. };
  191. define_machine(celleb_native) {
  192. .name = "Cell Reference Set (native)",
  193. .probe = celleb_probe_native,
  194. .setup_arch = celleb_setup_arch_native,
  195. .show_cpuinfo = celleb_show_cpuinfo,
  196. .restart = rtas_restart,
  197. .power_off = rtas_power_off,
  198. .halt = rtas_halt,
  199. .get_boot_time = rtas_get_boot_time,
  200. .get_rtc_time = rtas_get_rtc_time,
  201. .set_rtc_time = rtas_set_rtc_time,
  202. .calibrate_decr = generic_calibrate_decr,
  203. .progress = celleb_progress,
  204. .pci_probe_mode = celleb_pci_probe_mode,
  205. .pci_setup_phb = celleb_setup_phb,
  206. .init_IRQ = celleb_init_IRQ_native,
  207. };