mpc85xx_mds.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399
  1. /*
  2. * Copyright (C) Freescale Semicondutor, Inc. 2006-2007. All rights reserved.
  3. *
  4. * Author: Andy Fleming <afleming@freescale.com>
  5. *
  6. * Based on 83xx/mpc8360e_pb.c by:
  7. * Li Yang <LeoLi@freescale.com>
  8. * Yin Olivia <Hong-hua.Yin@freescale.com>
  9. *
  10. * Description:
  11. * MPC85xx MDS board specific routines.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #include <linux/stddef.h>
  19. #include <linux/kernel.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/reboot.h>
  23. #include <linux/pci.h>
  24. #include <linux/kdev_t.h>
  25. #include <linux/major.h>
  26. #include <linux/console.h>
  27. #include <linux/delay.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/initrd.h>
  30. #include <linux/module.h>
  31. #include <linux/fsl_devices.h>
  32. #include <linux/of_platform.h>
  33. #include <linux/of_device.h>
  34. #include <linux/phy.h>
  35. #include <linux/lmb.h>
  36. #include <asm/system.h>
  37. #include <asm/atomic.h>
  38. #include <asm/time.h>
  39. #include <asm/io.h>
  40. #include <asm/machdep.h>
  41. #include <asm/pci-bridge.h>
  42. #include <asm/irq.h>
  43. #include <mm/mmu_decl.h>
  44. #include <asm/prom.h>
  45. #include <asm/udbg.h>
  46. #include <sysdev/fsl_soc.h>
  47. #include <sysdev/fsl_pci.h>
  48. #include <sysdev/simple_gpio.h>
  49. #include <asm/qe.h>
  50. #include <asm/qe_ic.h>
  51. #include <asm/mpic.h>
  52. #include <asm/swiotlb.h>
  53. #undef DEBUG
  54. #ifdef DEBUG
  55. #define DBG(fmt...) udbg_printf(fmt)
  56. #else
  57. #define DBG(fmt...)
  58. #endif
  59. #define MV88E1111_SCR 0x10
  60. #define MV88E1111_SCR_125CLK 0x0010
  61. static int mpc8568_fixup_125_clock(struct phy_device *phydev)
  62. {
  63. int scr;
  64. int err;
  65. /* Workaround for the 125 CLK Toggle */
  66. scr = phy_read(phydev, MV88E1111_SCR);
  67. if (scr < 0)
  68. return scr;
  69. err = phy_write(phydev, MV88E1111_SCR, scr & ~(MV88E1111_SCR_125CLK));
  70. if (err)
  71. return err;
  72. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  73. if (err)
  74. return err;
  75. scr = phy_read(phydev, MV88E1111_SCR);
  76. if (scr < 0)
  77. return err;
  78. err = phy_write(phydev, MV88E1111_SCR, scr | 0x0008);
  79. return err;
  80. }
  81. static int mpc8568_mds_phy_fixups(struct phy_device *phydev)
  82. {
  83. int temp;
  84. int err;
  85. /* Errata */
  86. err = phy_write(phydev,29, 0x0006);
  87. if (err)
  88. return err;
  89. temp = phy_read(phydev, 30);
  90. if (temp < 0)
  91. return temp;
  92. temp = (temp & (~0x8000)) | 0x4000;
  93. err = phy_write(phydev,30, temp);
  94. if (err)
  95. return err;
  96. err = phy_write(phydev,29, 0x000a);
  97. if (err)
  98. return err;
  99. temp = phy_read(phydev, 30);
  100. if (temp < 0)
  101. return temp;
  102. temp = phy_read(phydev, 30);
  103. if (temp < 0)
  104. return temp;
  105. temp &= ~0x0020;
  106. err = phy_write(phydev,30,temp);
  107. if (err)
  108. return err;
  109. /* Disable automatic MDI/MDIX selection */
  110. temp = phy_read(phydev, 16);
  111. if (temp < 0)
  112. return temp;
  113. temp &= ~0x0060;
  114. err = phy_write(phydev,16,temp);
  115. return err;
  116. }
  117. /* ************************************************************************
  118. *
  119. * Setup the architecture
  120. *
  121. */
  122. static void __init mpc85xx_mds_setup_arch(void)
  123. {
  124. struct device_node *np;
  125. static u8 __iomem *bcsr_regs = NULL;
  126. #ifdef CONFIG_PCI
  127. struct pci_controller *hose;
  128. #endif
  129. dma_addr_t max = 0xffffffff;
  130. if (ppc_md.progress)
  131. ppc_md.progress("mpc85xx_mds_setup_arch()", 0);
  132. /* Map BCSR area */
  133. np = of_find_node_by_name(NULL, "bcsr");
  134. if (np != NULL) {
  135. struct resource res;
  136. of_address_to_resource(np, 0, &res);
  137. bcsr_regs = ioremap(res.start, res.end - res.start +1);
  138. of_node_put(np);
  139. }
  140. #ifdef CONFIG_PCI
  141. for_each_node_by_type(np, "pci") {
  142. if (of_device_is_compatible(np, "fsl,mpc8540-pci") ||
  143. of_device_is_compatible(np, "fsl,mpc8548-pcie")) {
  144. struct resource rsrc;
  145. of_address_to_resource(np, 0, &rsrc);
  146. if ((rsrc.start & 0xfffff) == 0x8000)
  147. fsl_add_bridge(np, 1);
  148. else
  149. fsl_add_bridge(np, 0);
  150. hose = pci_find_hose_for_OF_device(np);
  151. max = min(max, hose->dma_window_base_cur +
  152. hose->dma_window_size);
  153. }
  154. }
  155. #endif
  156. #ifdef CONFIG_QUICC_ENGINE
  157. np = of_find_compatible_node(NULL, NULL, "fsl,qe");
  158. if (!np) {
  159. np = of_find_node_by_name(NULL, "qe");
  160. if (!np)
  161. return;
  162. }
  163. qe_reset();
  164. of_node_put(np);
  165. np = of_find_node_by_name(NULL, "par_io");
  166. if (np) {
  167. struct device_node *ucc;
  168. par_io_init(np);
  169. of_node_put(np);
  170. for_each_node_by_name(ucc, "ucc")
  171. par_io_of_config(ucc);
  172. }
  173. if (bcsr_regs) {
  174. if (machine_is(mpc8568_mds)) {
  175. #define BCSR_UCC1_GETH_EN (0x1 << 7)
  176. #define BCSR_UCC2_GETH_EN (0x1 << 7)
  177. #define BCSR_UCC1_MODE_MSK (0x3 << 4)
  178. #define BCSR_UCC2_MODE_MSK (0x3 << 0)
  179. /* Turn off UCC1 & UCC2 */
  180. clrbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
  181. clrbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
  182. /* Mode is RGMII, all bits clear */
  183. clrbits8(&bcsr_regs[11], BCSR_UCC1_MODE_MSK |
  184. BCSR_UCC2_MODE_MSK);
  185. /* Turn UCC1 & UCC2 on */
  186. setbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
  187. setbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
  188. } else if (machine_is(mpc8569_mds)) {
  189. #define BCSR7_UCC12_GETHnRST (0x1 << 2)
  190. #define BCSR8_UEM_MARVELL_RST (0x1 << 1)
  191. /*
  192. * U-Boot mangles interrupt polarity for Marvell PHYs,
  193. * so reset built-in and UEM Marvell PHYs, this puts
  194. * the PHYs into their normal state.
  195. */
  196. clrbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
  197. setbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
  198. setbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
  199. clrbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
  200. }
  201. iounmap(bcsr_regs);
  202. }
  203. #endif /* CONFIG_QUICC_ENGINE */
  204. #ifdef CONFIG_SWIOTLB
  205. if (lmb_end_of_DRAM() > max) {
  206. ppc_swiotlb_enable = 1;
  207. set_pci_dma_ops(&swiotlb_dma_ops);
  208. ppc_md.pci_dma_dev_setup = pci_dma_dev_setup_swiotlb;
  209. }
  210. #endif
  211. }
  212. static int __init board_fixups(void)
  213. {
  214. char phy_id[20];
  215. char *compstrs[2] = {"fsl,gianfar-mdio", "fsl,ucc-mdio"};
  216. struct device_node *mdio;
  217. struct resource res;
  218. int i;
  219. for (i = 0; i < ARRAY_SIZE(compstrs); i++) {
  220. mdio = of_find_compatible_node(NULL, NULL, compstrs[i]);
  221. of_address_to_resource(mdio, 0, &res);
  222. snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
  223. (unsigned long long)res.start, 1);
  224. phy_register_fixup_for_id(phy_id, mpc8568_fixup_125_clock);
  225. phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
  226. /* Register a workaround for errata */
  227. snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
  228. (unsigned long long)res.start, 7);
  229. phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
  230. of_node_put(mdio);
  231. }
  232. return 0;
  233. }
  234. machine_arch_initcall(mpc8568_mds, board_fixups);
  235. machine_arch_initcall(mpc8569_mds, board_fixups);
  236. static struct of_device_id mpc85xx_ids[] = {
  237. { .type = "soc", },
  238. { .compatible = "soc", },
  239. { .compatible = "simple-bus", },
  240. { .type = "qe", },
  241. { .compatible = "fsl,qe", },
  242. { .compatible = "gianfar", },
  243. { .compatible = "fsl,rapidio-delta", },
  244. {},
  245. };
  246. static int __init mpc85xx_publish_devices(void)
  247. {
  248. if (machine_is(mpc8569_mds))
  249. simple_gpiochip_init("fsl,mpc8569mds-bcsr-gpio");
  250. /* Publish the QE devices */
  251. of_platform_bus_probe(NULL, mpc85xx_ids, NULL);
  252. return 0;
  253. }
  254. machine_device_initcall(mpc8568_mds, mpc85xx_publish_devices);
  255. machine_device_initcall(mpc8569_mds, mpc85xx_publish_devices);
  256. machine_arch_initcall(mpc8568_mds, swiotlb_setup_bus_notifier);
  257. machine_arch_initcall(mpc8569_mds, swiotlb_setup_bus_notifier);
  258. static void __init mpc85xx_mds_pic_init(void)
  259. {
  260. struct mpic *mpic;
  261. struct resource r;
  262. struct device_node *np = NULL;
  263. np = of_find_node_by_type(NULL, "open-pic");
  264. if (!np)
  265. return;
  266. if (of_address_to_resource(np, 0, &r)) {
  267. printk(KERN_ERR "Failed to map mpic register space\n");
  268. of_node_put(np);
  269. return;
  270. }
  271. mpic = mpic_alloc(np, r.start,
  272. MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN,
  273. 0, 256, " OpenPIC ");
  274. BUG_ON(mpic == NULL);
  275. of_node_put(np);
  276. mpic_init(mpic);
  277. #ifdef CONFIG_QUICC_ENGINE
  278. np = of_find_compatible_node(NULL, NULL, "fsl,qe-ic");
  279. if (!np) {
  280. np = of_find_node_by_type(NULL, "qeic");
  281. if (!np)
  282. return;
  283. }
  284. qe_ic_init(np, 0, qe_ic_cascade_muxed_mpic, NULL);
  285. of_node_put(np);
  286. #endif /* CONFIG_QUICC_ENGINE */
  287. }
  288. static int __init mpc85xx_mds_probe(void)
  289. {
  290. unsigned long root = of_get_flat_dt_root();
  291. return of_flat_dt_is_compatible(root, "MPC85xxMDS");
  292. }
  293. define_machine(mpc8568_mds) {
  294. .name = "MPC8568 MDS",
  295. .probe = mpc85xx_mds_probe,
  296. .setup_arch = mpc85xx_mds_setup_arch,
  297. .init_IRQ = mpc85xx_mds_pic_init,
  298. .get_irq = mpic_get_irq,
  299. .restart = fsl_rstcr_restart,
  300. .calibrate_decr = generic_calibrate_decr,
  301. .progress = udbg_progress,
  302. #ifdef CONFIG_PCI
  303. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  304. #endif
  305. };
  306. static int __init mpc8569_mds_probe(void)
  307. {
  308. unsigned long root = of_get_flat_dt_root();
  309. return of_flat_dt_is_compatible(root, "fsl,MPC8569EMDS");
  310. }
  311. define_machine(mpc8569_mds) {
  312. .name = "MPC8569 MDS",
  313. .probe = mpc8569_mds_probe,
  314. .setup_arch = mpc85xx_mds_setup_arch,
  315. .init_IRQ = mpc85xx_mds_pic_init,
  316. .get_irq = mpic_get_irq,
  317. .restart = fsl_rstcr_restart,
  318. .calibrate_decr = generic_calibrate_decr,
  319. .progress = udbg_progress,
  320. #ifdef CONFIG_PCI
  321. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  322. #endif
  323. };