mpc8272_ads.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216
  1. /*
  2. * MPC8272 ADS board support
  3. *
  4. * Copyright 2007 Freescale Semiconductor, Inc.
  5. * Author: Scott Wood <scottwood@freescale.com>
  6. *
  7. * Based on code by Vitaly Bordug <vbordug@ru.mvista.com>
  8. * Copyright (c) 2006 MontaVista Software, Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/fsl_devices.h>
  18. #include <linux/of_platform.h>
  19. #include <linux/io.h>
  20. #include <asm/cpm2.h>
  21. #include <asm/udbg.h>
  22. #include <asm/machdep.h>
  23. #include <asm/time.h>
  24. #include <platforms/82xx/pq2.h>
  25. #include <sysdev/fsl_soc.h>
  26. #include <sysdev/cpm2_pic.h>
  27. #include "pq2.h"
  28. static void __init mpc8272_ads_pic_init(void)
  29. {
  30. struct device_node *np = of_find_compatible_node(NULL, NULL,
  31. "fsl,cpm2-pic");
  32. if (!np) {
  33. printk(KERN_ERR "PIC init: can not find fsl,cpm2-pic node\n");
  34. return;
  35. }
  36. cpm2_pic_init(np);
  37. of_node_put(np);
  38. /* Initialize stuff for the 82xx CPLD IC and install demux */
  39. pq2ads_pci_init_irq();
  40. }
  41. struct cpm_pin {
  42. int port, pin, flags;
  43. };
  44. static struct cpm_pin mpc8272_ads_pins[] = {
  45. /* SCC1 */
  46. {3, 30, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
  47. {3, 31, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  48. /* SCC4 */
  49. {3, 21, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
  50. {3, 22, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  51. /* FCC1 */
  52. {0, 14, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  53. {0, 15, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  54. {0, 16, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  55. {0, 17, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  56. {0, 18, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
  57. {0, 19, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
  58. {0, 20, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
  59. {0, 21, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
  60. {0, 26, CPM_PIN_INPUT | CPM_PIN_SECONDARY},
  61. {0, 27, CPM_PIN_INPUT | CPM_PIN_SECONDARY},
  62. {0, 28, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
  63. {0, 29, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
  64. {0, 30, CPM_PIN_INPUT | CPM_PIN_SECONDARY},
  65. {0, 31, CPM_PIN_INPUT | CPM_PIN_SECONDARY},
  66. {2, 21, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  67. {2, 22, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  68. /* FCC2 */
  69. {1, 18, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  70. {1, 19, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  71. {1, 20, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  72. {1, 21, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  73. {1, 22, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
  74. {1, 23, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
  75. {1, 24, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
  76. {1, 25, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
  77. {1, 26, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  78. {1, 27, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  79. {1, 28, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  80. {1, 29, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
  81. {1, 30, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  82. {1, 31, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
  83. {2, 16, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  84. {2, 17, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  85. /* I2C */
  86. {3, 14, CPM_PIN_INPUT | CPM_PIN_SECONDARY | CPM_PIN_OPENDRAIN},
  87. {3, 15, CPM_PIN_INPUT | CPM_PIN_SECONDARY | CPM_PIN_OPENDRAIN},
  88. /* USB */
  89. {2, 10, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  90. {2, 11, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  91. {2, 20, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
  92. {2, 24, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  93. {3, 23, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
  94. {3, 24, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
  95. {3, 25, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
  96. };
  97. static void __init init_ioports(void)
  98. {
  99. int i;
  100. for (i = 0; i < ARRAY_SIZE(mpc8272_ads_pins); i++) {
  101. struct cpm_pin *pin = &mpc8272_ads_pins[i];
  102. cpm2_set_pin(pin->port, pin->pin, pin->flags);
  103. }
  104. cpm2_clk_setup(CPM_CLK_SCC1, CPM_BRG1, CPM_CLK_RX);
  105. cpm2_clk_setup(CPM_CLK_SCC1, CPM_BRG1, CPM_CLK_TX);
  106. cpm2_clk_setup(CPM_CLK_SCC3, CPM_CLK8, CPM_CLK_RX);
  107. cpm2_clk_setup(CPM_CLK_SCC3, CPM_CLK8, CPM_CLK_TX);
  108. cpm2_clk_setup(CPM_CLK_SCC4, CPM_BRG4, CPM_CLK_RX);
  109. cpm2_clk_setup(CPM_CLK_SCC4, CPM_BRG4, CPM_CLK_TX);
  110. cpm2_clk_setup(CPM_CLK_FCC1, CPM_CLK11, CPM_CLK_RX);
  111. cpm2_clk_setup(CPM_CLK_FCC1, CPM_CLK10, CPM_CLK_TX);
  112. cpm2_clk_setup(CPM_CLK_FCC2, CPM_CLK15, CPM_CLK_RX);
  113. cpm2_clk_setup(CPM_CLK_FCC2, CPM_CLK16, CPM_CLK_TX);
  114. }
  115. static void __init mpc8272_ads_setup_arch(void)
  116. {
  117. struct device_node *np;
  118. __be32 __iomem *bcsr;
  119. if (ppc_md.progress)
  120. ppc_md.progress("mpc8272_ads_setup_arch()", 0);
  121. cpm2_reset();
  122. np = of_find_compatible_node(NULL, NULL, "fsl,mpc8272ads-bcsr");
  123. if (!np) {
  124. printk(KERN_ERR "No bcsr in device tree\n");
  125. return;
  126. }
  127. bcsr = of_iomap(np, 0);
  128. of_node_put(np);
  129. if (!bcsr) {
  130. printk(KERN_ERR "Cannot map BCSR registers\n");
  131. return;
  132. }
  133. #define BCSR1_FETHIEN 0x08000000
  134. #define BCSR1_FETH_RST 0x04000000
  135. #define BCSR1_RS232_EN1 0x02000000
  136. #define BCSR1_RS232_EN2 0x01000000
  137. #define BCSR3_USB_nEN 0x80000000
  138. #define BCSR3_FETHIEN2 0x10000000
  139. #define BCSR3_FETH2_RST 0x08000000
  140. clrbits32(&bcsr[1], BCSR1_RS232_EN1 | BCSR1_RS232_EN2 | BCSR1_FETHIEN);
  141. setbits32(&bcsr[1], BCSR1_FETH_RST);
  142. clrbits32(&bcsr[3], BCSR3_FETHIEN2);
  143. setbits32(&bcsr[3], BCSR3_FETH2_RST);
  144. clrbits32(&bcsr[3], BCSR3_USB_nEN);
  145. iounmap(bcsr);
  146. init_ioports();
  147. pq2_init_pci();
  148. if (ppc_md.progress)
  149. ppc_md.progress("mpc8272_ads_setup_arch(), finish", 0);
  150. }
  151. static struct of_device_id __initdata of_bus_ids[] = {
  152. { .name = "soc", },
  153. { .name = "cpm", },
  154. { .name = "localbus", },
  155. {},
  156. };
  157. static int __init declare_of_platform_devices(void)
  158. {
  159. /* Publish the QE devices */
  160. of_platform_bus_probe(NULL, of_bus_ids, NULL);
  161. return 0;
  162. }
  163. machine_device_initcall(mpc8272_ads, declare_of_platform_devices);
  164. /*
  165. * Called very early, device-tree isn't unflattened
  166. */
  167. static int __init mpc8272_ads_probe(void)
  168. {
  169. unsigned long root = of_get_flat_dt_root();
  170. return of_flat_dt_is_compatible(root, "fsl,mpc8272ads");
  171. }
  172. define_machine(mpc8272_ads)
  173. {
  174. .name = "Freescale MPC8272 ADS",
  175. .probe = mpc8272_ads_probe,
  176. .setup_arch = mpc8272_ads_setup_arch,
  177. .init_IRQ = mpc8272_ads_pic_init,
  178. .get_irq = cpm2_get_irq,
  179. .calibrate_decr = generic_calibrate_decr,
  180. .restart = pq2_restart,
  181. .progress = udbg_progress,
  182. };