pci-common.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/mm.h>
  24. #include <linux/list.h>
  25. #include <linux/syscalls.h>
  26. #include <linux/irq.h>
  27. #include <linux/vmalloc.h>
  28. #include <asm/processor.h>
  29. #include <asm/io.h>
  30. #include <asm/prom.h>
  31. #include <asm/pci-bridge.h>
  32. #include <asm/byteorder.h>
  33. #include <asm/machdep.h>
  34. #include <asm/ppc-pci.h>
  35. #include <asm/firmware.h>
  36. #include <asm/eeh.h>
  37. static DEFINE_SPINLOCK(hose_spinlock);
  38. LIST_HEAD(hose_list);
  39. /* XXX kill that some day ... */
  40. static int global_phb_number; /* Global phb counter */
  41. /* ISA Memory physical address */
  42. resource_size_t isa_mem_base;
  43. /* Default PCI flags is 0 on ppc32, modified at boot on ppc64 */
  44. unsigned int ppc_pci_flags = 0;
  45. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  46. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  47. {
  48. pci_dma_ops = dma_ops;
  49. }
  50. struct dma_map_ops *get_pci_dma_ops(void)
  51. {
  52. return pci_dma_ops;
  53. }
  54. EXPORT_SYMBOL(get_pci_dma_ops);
  55. int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
  56. {
  57. return dma_set_mask(&dev->dev, mask);
  58. }
  59. int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
  60. {
  61. int rc;
  62. rc = dma_set_mask(&dev->dev, mask);
  63. dev->dev.coherent_dma_mask = dev->dma_mask;
  64. return rc;
  65. }
  66. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  67. {
  68. struct pci_controller *phb;
  69. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  70. if (phb == NULL)
  71. return NULL;
  72. spin_lock(&hose_spinlock);
  73. phb->global_number = global_phb_number++;
  74. list_add_tail(&phb->list_node, &hose_list);
  75. spin_unlock(&hose_spinlock);
  76. phb->dn = dev;
  77. phb->is_dynamic = mem_init_done;
  78. #ifdef CONFIG_PPC64
  79. if (dev) {
  80. int nid = of_node_to_nid(dev);
  81. if (nid < 0 || !node_online(nid))
  82. nid = -1;
  83. PHB_SET_NODE(phb, nid);
  84. }
  85. #endif
  86. return phb;
  87. }
  88. void pcibios_free_controller(struct pci_controller *phb)
  89. {
  90. spin_lock(&hose_spinlock);
  91. list_del(&phb->list_node);
  92. spin_unlock(&hose_spinlock);
  93. if (phb->is_dynamic)
  94. kfree(phb);
  95. }
  96. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  97. {
  98. #ifdef CONFIG_PPC64
  99. return hose->pci_io_size;
  100. #else
  101. return hose->io_resource.end - hose->io_resource.start + 1;
  102. #endif
  103. }
  104. int pcibios_vaddr_is_ioport(void __iomem *address)
  105. {
  106. int ret = 0;
  107. struct pci_controller *hose;
  108. resource_size_t size;
  109. spin_lock(&hose_spinlock);
  110. list_for_each_entry(hose, &hose_list, list_node) {
  111. size = pcibios_io_size(hose);
  112. if (address >= hose->io_base_virt &&
  113. address < (hose->io_base_virt + size)) {
  114. ret = 1;
  115. break;
  116. }
  117. }
  118. spin_unlock(&hose_spinlock);
  119. return ret;
  120. }
  121. unsigned long pci_address_to_pio(phys_addr_t address)
  122. {
  123. struct pci_controller *hose;
  124. resource_size_t size;
  125. unsigned long ret = ~0;
  126. spin_lock(&hose_spinlock);
  127. list_for_each_entry(hose, &hose_list, list_node) {
  128. size = pcibios_io_size(hose);
  129. if (address >= hose->io_base_phys &&
  130. address < (hose->io_base_phys + size)) {
  131. unsigned long base =
  132. (unsigned long)hose->io_base_virt - _IO_BASE;
  133. ret = base + (address - hose->io_base_phys);
  134. break;
  135. }
  136. }
  137. spin_unlock(&hose_spinlock);
  138. return ret;
  139. }
  140. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  141. /*
  142. * Return the domain number for this bus.
  143. */
  144. int pci_domain_nr(struct pci_bus *bus)
  145. {
  146. struct pci_controller *hose = pci_bus_to_host(bus);
  147. return hose->global_number;
  148. }
  149. EXPORT_SYMBOL(pci_domain_nr);
  150. /* This routine is meant to be used early during boot, when the
  151. * PCI bus numbers have not yet been assigned, and you need to
  152. * issue PCI config cycles to an OF device.
  153. * It could also be used to "fix" RTAS config cycles if you want
  154. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  155. * config cycles.
  156. */
  157. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  158. {
  159. while(node) {
  160. struct pci_controller *hose, *tmp;
  161. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  162. if (hose->dn == node)
  163. return hose;
  164. node = node->parent;
  165. }
  166. return NULL;
  167. }
  168. static ssize_t pci_show_devspec(struct device *dev,
  169. struct device_attribute *attr, char *buf)
  170. {
  171. struct pci_dev *pdev;
  172. struct device_node *np;
  173. pdev = to_pci_dev (dev);
  174. np = pci_device_to_OF_node(pdev);
  175. if (np == NULL || np->full_name == NULL)
  176. return 0;
  177. return sprintf(buf, "%s", np->full_name);
  178. }
  179. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  180. /* Add sysfs properties */
  181. int pcibios_add_platform_entries(struct pci_dev *pdev)
  182. {
  183. return device_create_file(&pdev->dev, &dev_attr_devspec);
  184. }
  185. char __devinit *pcibios_setup(char *str)
  186. {
  187. return str;
  188. }
  189. /*
  190. * Reads the interrupt pin to determine if interrupt is use by card.
  191. * If the interrupt is used, then gets the interrupt line from the
  192. * openfirmware and sets it in the pci_dev and pci_config line.
  193. */
  194. int pci_read_irq_line(struct pci_dev *pci_dev)
  195. {
  196. struct of_irq oirq;
  197. unsigned int virq;
  198. /* The current device-tree that iSeries generates from the HV
  199. * PCI informations doesn't contain proper interrupt routing,
  200. * and all the fallback would do is print out crap, so we
  201. * don't attempt to resolve the interrupts here at all, some
  202. * iSeries specific fixup does it.
  203. *
  204. * In the long run, we will hopefully fix the generated device-tree
  205. * instead.
  206. */
  207. #ifdef CONFIG_PPC_ISERIES
  208. if (firmware_has_feature(FW_FEATURE_ISERIES))
  209. return -1;
  210. #endif
  211. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  212. #ifdef DEBUG
  213. memset(&oirq, 0xff, sizeof(oirq));
  214. #endif
  215. /* Try to get a mapping from the device-tree */
  216. if (of_irq_map_pci(pci_dev, &oirq)) {
  217. u8 line, pin;
  218. /* If that fails, lets fallback to what is in the config
  219. * space and map that through the default controller. We
  220. * also set the type to level low since that's what PCI
  221. * interrupts are. If your platform does differently, then
  222. * either provide a proper interrupt tree or don't use this
  223. * function.
  224. */
  225. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  226. return -1;
  227. if (pin == 0)
  228. return -1;
  229. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  230. line == 0xff || line == 0) {
  231. return -1;
  232. }
  233. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  234. line, pin);
  235. virq = irq_create_mapping(NULL, line);
  236. if (virq != NO_IRQ)
  237. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  238. } else {
  239. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  240. oirq.size, oirq.specifier[0], oirq.specifier[1],
  241. oirq.controller ? oirq.controller->full_name :
  242. "<default>");
  243. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  244. oirq.size);
  245. }
  246. if(virq == NO_IRQ) {
  247. pr_debug(" Failed to map !\n");
  248. return -1;
  249. }
  250. pr_debug(" Mapped to linux irq %d\n", virq);
  251. pci_dev->irq = virq;
  252. return 0;
  253. }
  254. EXPORT_SYMBOL(pci_read_irq_line);
  255. /*
  256. * Platform support for /proc/bus/pci/X/Y mmap()s,
  257. * modelled on the sparc64 implementation by Dave Miller.
  258. * -- paulus.
  259. */
  260. /*
  261. * Adjust vm_pgoff of VMA such that it is the physical page offset
  262. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  263. *
  264. * Basically, the user finds the base address for his device which he wishes
  265. * to mmap. They read the 32-bit value from the config space base register,
  266. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  267. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  268. *
  269. * Returns negative error code on failure, zero on success.
  270. */
  271. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  272. resource_size_t *offset,
  273. enum pci_mmap_state mmap_state)
  274. {
  275. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  276. unsigned long io_offset = 0;
  277. int i, res_bit;
  278. if (hose == 0)
  279. return NULL; /* should never happen */
  280. /* If memory, add on the PCI bridge address offset */
  281. if (mmap_state == pci_mmap_mem) {
  282. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  283. *offset += hose->pci_mem_offset;
  284. #endif
  285. res_bit = IORESOURCE_MEM;
  286. } else {
  287. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  288. *offset += io_offset;
  289. res_bit = IORESOURCE_IO;
  290. }
  291. /*
  292. * Check that the offset requested corresponds to one of the
  293. * resources of the device.
  294. */
  295. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  296. struct resource *rp = &dev->resource[i];
  297. int flags = rp->flags;
  298. /* treat ROM as memory (should be already) */
  299. if (i == PCI_ROM_RESOURCE)
  300. flags |= IORESOURCE_MEM;
  301. /* Active and same type? */
  302. if ((flags & res_bit) == 0)
  303. continue;
  304. /* In the range of this resource? */
  305. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  306. continue;
  307. /* found it! construct the final physical address */
  308. if (mmap_state == pci_mmap_io)
  309. *offset += hose->io_base_phys - io_offset;
  310. return rp;
  311. }
  312. return NULL;
  313. }
  314. /*
  315. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  316. * device mapping.
  317. */
  318. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  319. pgprot_t protection,
  320. enum pci_mmap_state mmap_state,
  321. int write_combine)
  322. {
  323. unsigned long prot = pgprot_val(protection);
  324. /* Write combine is always 0 on non-memory space mappings. On
  325. * memory space, if the user didn't pass 1, we check for a
  326. * "prefetchable" resource. This is a bit hackish, but we use
  327. * this to workaround the inability of /sysfs to provide a write
  328. * combine bit
  329. */
  330. if (mmap_state != pci_mmap_mem)
  331. write_combine = 0;
  332. else if (write_combine == 0) {
  333. if (rp->flags & IORESOURCE_PREFETCH)
  334. write_combine = 1;
  335. }
  336. /* XXX would be nice to have a way to ask for write-through */
  337. if (write_combine)
  338. return pgprot_noncached_wc(prot);
  339. else
  340. return pgprot_noncached(prot);
  341. }
  342. /*
  343. * This one is used by /dev/mem and fbdev who have no clue about the
  344. * PCI device, it tries to find the PCI device first and calls the
  345. * above routine
  346. */
  347. pgprot_t pci_phys_mem_access_prot(struct file *file,
  348. unsigned long pfn,
  349. unsigned long size,
  350. pgprot_t prot)
  351. {
  352. struct pci_dev *pdev = NULL;
  353. struct resource *found = NULL;
  354. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  355. int i;
  356. if (page_is_ram(pfn))
  357. return prot;
  358. prot = pgprot_noncached(prot);
  359. for_each_pci_dev(pdev) {
  360. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  361. struct resource *rp = &pdev->resource[i];
  362. int flags = rp->flags;
  363. /* Active and same type? */
  364. if ((flags & IORESOURCE_MEM) == 0)
  365. continue;
  366. /* In the range of this resource? */
  367. if (offset < (rp->start & PAGE_MASK) ||
  368. offset > rp->end)
  369. continue;
  370. found = rp;
  371. break;
  372. }
  373. if (found)
  374. break;
  375. }
  376. if (found) {
  377. if (found->flags & IORESOURCE_PREFETCH)
  378. prot = pgprot_noncached_wc(prot);
  379. pci_dev_put(pdev);
  380. }
  381. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  382. (unsigned long long)offset, pgprot_val(prot));
  383. return prot;
  384. }
  385. /*
  386. * Perform the actual remap of the pages for a PCI device mapping, as
  387. * appropriate for this architecture. The region in the process to map
  388. * is described by vm_start and vm_end members of VMA, the base physical
  389. * address is found in vm_pgoff.
  390. * The pci device structure is provided so that architectures may make mapping
  391. * decisions on a per-device or per-bus basis.
  392. *
  393. * Returns a negative error code on failure, zero on success.
  394. */
  395. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  396. enum pci_mmap_state mmap_state, int write_combine)
  397. {
  398. resource_size_t offset =
  399. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  400. struct resource *rp;
  401. int ret;
  402. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  403. if (rp == NULL)
  404. return -EINVAL;
  405. vma->vm_pgoff = offset >> PAGE_SHIFT;
  406. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  407. vma->vm_page_prot,
  408. mmap_state, write_combine);
  409. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  410. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  411. return ret;
  412. }
  413. /* This provides legacy IO read access on a bus */
  414. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  415. {
  416. unsigned long offset;
  417. struct pci_controller *hose = pci_bus_to_host(bus);
  418. struct resource *rp = &hose->io_resource;
  419. void __iomem *addr;
  420. /* Check if port can be supported by that bus. We only check
  421. * the ranges of the PHB though, not the bus itself as the rules
  422. * for forwarding legacy cycles down bridges are not our problem
  423. * here. So if the host bridge supports it, we do it.
  424. */
  425. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  426. offset += port;
  427. if (!(rp->flags & IORESOURCE_IO))
  428. return -ENXIO;
  429. if (offset < rp->start || (offset + size) > rp->end)
  430. return -ENXIO;
  431. addr = hose->io_base_virt + port;
  432. switch(size) {
  433. case 1:
  434. *((u8 *)val) = in_8(addr);
  435. return 1;
  436. case 2:
  437. if (port & 1)
  438. return -EINVAL;
  439. *((u16 *)val) = in_le16(addr);
  440. return 2;
  441. case 4:
  442. if (port & 3)
  443. return -EINVAL;
  444. *((u32 *)val) = in_le32(addr);
  445. return 4;
  446. }
  447. return -EINVAL;
  448. }
  449. /* This provides legacy IO write access on a bus */
  450. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  451. {
  452. unsigned long offset;
  453. struct pci_controller *hose = pci_bus_to_host(bus);
  454. struct resource *rp = &hose->io_resource;
  455. void __iomem *addr;
  456. /* Check if port can be supported by that bus. We only check
  457. * the ranges of the PHB though, not the bus itself as the rules
  458. * for forwarding legacy cycles down bridges are not our problem
  459. * here. So if the host bridge supports it, we do it.
  460. */
  461. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  462. offset += port;
  463. if (!(rp->flags & IORESOURCE_IO))
  464. return -ENXIO;
  465. if (offset < rp->start || (offset + size) > rp->end)
  466. return -ENXIO;
  467. addr = hose->io_base_virt + port;
  468. /* WARNING: The generic code is idiotic. It gets passed a pointer
  469. * to what can be a 1, 2 or 4 byte quantity and always reads that
  470. * as a u32, which means that we have to correct the location of
  471. * the data read within those 32 bits for size 1 and 2
  472. */
  473. switch(size) {
  474. case 1:
  475. out_8(addr, val >> 24);
  476. return 1;
  477. case 2:
  478. if (port & 1)
  479. return -EINVAL;
  480. out_le16(addr, val >> 16);
  481. return 2;
  482. case 4:
  483. if (port & 3)
  484. return -EINVAL;
  485. out_le32(addr, val);
  486. return 4;
  487. }
  488. return -EINVAL;
  489. }
  490. /* This provides legacy IO or memory mmap access on a bus */
  491. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  492. struct vm_area_struct *vma,
  493. enum pci_mmap_state mmap_state)
  494. {
  495. struct pci_controller *hose = pci_bus_to_host(bus);
  496. resource_size_t offset =
  497. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  498. resource_size_t size = vma->vm_end - vma->vm_start;
  499. struct resource *rp;
  500. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  501. pci_domain_nr(bus), bus->number,
  502. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  503. (unsigned long long)offset,
  504. (unsigned long long)(offset + size - 1));
  505. if (mmap_state == pci_mmap_mem) {
  506. /* Hack alert !
  507. *
  508. * Because X is lame and can fail starting if it gets an error trying
  509. * to mmap legacy_mem (instead of just moving on without legacy memory
  510. * access) we fake it here by giving it anonymous memory, effectively
  511. * behaving just like /dev/zero
  512. */
  513. if ((offset + size) > hose->isa_mem_size) {
  514. printk(KERN_DEBUG
  515. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  516. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  517. if (vma->vm_flags & VM_SHARED)
  518. return shmem_zero_setup(vma);
  519. return 0;
  520. }
  521. offset += hose->isa_mem_phys;
  522. } else {
  523. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  524. unsigned long roffset = offset + io_offset;
  525. rp = &hose->io_resource;
  526. if (!(rp->flags & IORESOURCE_IO))
  527. return -ENXIO;
  528. if (roffset < rp->start || (roffset + size) > rp->end)
  529. return -ENXIO;
  530. offset += hose->io_base_phys;
  531. }
  532. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  533. vma->vm_pgoff = offset >> PAGE_SHIFT;
  534. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  535. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  536. vma->vm_end - vma->vm_start,
  537. vma->vm_page_prot);
  538. }
  539. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  540. const struct resource *rsrc,
  541. resource_size_t *start, resource_size_t *end)
  542. {
  543. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  544. resource_size_t offset = 0;
  545. if (hose == NULL)
  546. return;
  547. if (rsrc->flags & IORESOURCE_IO)
  548. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  549. /* We pass a fully fixed up address to userland for MMIO instead of
  550. * a BAR value because X is lame and expects to be able to use that
  551. * to pass to /dev/mem !
  552. *
  553. * That means that we'll have potentially 64 bits values where some
  554. * userland apps only expect 32 (like X itself since it thinks only
  555. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  556. * 32 bits CHRPs :-(
  557. *
  558. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  559. * has been fixed (and the fix spread enough), we can re-enable the
  560. * 2 lines below and pass down a BAR value to userland. In that case
  561. * we'll also have to re-enable the matching code in
  562. * __pci_mmap_make_offset().
  563. *
  564. * BenH.
  565. */
  566. #if 0
  567. else if (rsrc->flags & IORESOURCE_MEM)
  568. offset = hose->pci_mem_offset;
  569. #endif
  570. *start = rsrc->start - offset;
  571. *end = rsrc->end - offset;
  572. }
  573. /**
  574. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  575. * @hose: newly allocated pci_controller to be setup
  576. * @dev: device node of the host bridge
  577. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  578. *
  579. * This function will parse the "ranges" property of a PCI host bridge device
  580. * node and setup the resource mapping of a pci controller based on its
  581. * content.
  582. *
  583. * Life would be boring if it wasn't for a few issues that we have to deal
  584. * with here:
  585. *
  586. * - We can only cope with one IO space range and up to 3 Memory space
  587. * ranges. However, some machines (thanks Apple !) tend to split their
  588. * space into lots of small contiguous ranges. So we have to coalesce.
  589. *
  590. * - We can only cope with all memory ranges having the same offset
  591. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  592. * are setup for a large 1:1 mapping along with a small "window" which
  593. * maps PCI address 0 to some arbitrary high address of the CPU space in
  594. * order to give access to the ISA memory hole.
  595. * The way out of here that I've chosen for now is to always set the
  596. * offset based on the first resource found, then override it if we
  597. * have a different offset and the previous was set by an ISA hole.
  598. *
  599. * - Some busses have IO space not starting at 0, which causes trouble with
  600. * the way we do our IO resource renumbering. The code somewhat deals with
  601. * it for 64 bits but I would expect problems on 32 bits.
  602. *
  603. * - Some 32 bits platforms such as 4xx can have physical space larger than
  604. * 32 bits so we need to use 64 bits values for the parsing
  605. */
  606. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  607. struct device_node *dev,
  608. int primary)
  609. {
  610. const u32 *ranges;
  611. int rlen;
  612. int pna = of_n_addr_cells(dev);
  613. int np = pna + 5;
  614. int memno = 0, isa_hole = -1;
  615. u32 pci_space;
  616. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  617. unsigned long long isa_mb = 0;
  618. struct resource *res;
  619. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  620. dev->full_name, primary ? "(primary)" : "");
  621. /* Get ranges property */
  622. ranges = of_get_property(dev, "ranges", &rlen);
  623. if (ranges == NULL)
  624. return;
  625. /* Parse it */
  626. while ((rlen -= np * 4) >= 0) {
  627. /* Read next ranges element */
  628. pci_space = ranges[0];
  629. pci_addr = of_read_number(ranges + 1, 2);
  630. cpu_addr = of_translate_address(dev, ranges + 3);
  631. size = of_read_number(ranges + pna + 3, 2);
  632. ranges += np;
  633. /* If we failed translation or got a zero-sized region
  634. * (some FW try to feed us with non sensical zero sized regions
  635. * such as power3 which look like some kind of attempt at exposing
  636. * the VGA memory hole)
  637. */
  638. if (cpu_addr == OF_BAD_ADDR || size == 0)
  639. continue;
  640. /* Now consume following elements while they are contiguous */
  641. for (; rlen >= np * sizeof(u32);
  642. ranges += np, rlen -= np * 4) {
  643. if (ranges[0] != pci_space)
  644. break;
  645. pci_next = of_read_number(ranges + 1, 2);
  646. cpu_next = of_translate_address(dev, ranges + 3);
  647. if (pci_next != pci_addr + size ||
  648. cpu_next != cpu_addr + size)
  649. break;
  650. size += of_read_number(ranges + pna + 3, 2);
  651. }
  652. /* Act based on address space type */
  653. res = NULL;
  654. switch ((pci_space >> 24) & 0x3) {
  655. case 1: /* PCI IO space */
  656. printk(KERN_INFO
  657. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  658. cpu_addr, cpu_addr + size - 1, pci_addr);
  659. /* We support only one IO range */
  660. if (hose->pci_io_size) {
  661. printk(KERN_INFO
  662. " \\--> Skipped (too many) !\n");
  663. continue;
  664. }
  665. #ifdef CONFIG_PPC32
  666. /* On 32 bits, limit I/O space to 16MB */
  667. if (size > 0x01000000)
  668. size = 0x01000000;
  669. /* 32 bits needs to map IOs here */
  670. hose->io_base_virt = ioremap(cpu_addr, size);
  671. /* Expect trouble if pci_addr is not 0 */
  672. if (primary)
  673. isa_io_base =
  674. (unsigned long)hose->io_base_virt;
  675. #endif /* CONFIG_PPC32 */
  676. /* pci_io_size and io_base_phys always represent IO
  677. * space starting at 0 so we factor in pci_addr
  678. */
  679. hose->pci_io_size = pci_addr + size;
  680. hose->io_base_phys = cpu_addr - pci_addr;
  681. /* Build resource */
  682. res = &hose->io_resource;
  683. res->flags = IORESOURCE_IO;
  684. res->start = pci_addr;
  685. break;
  686. case 2: /* PCI Memory space */
  687. case 3: /* PCI 64 bits Memory space */
  688. printk(KERN_INFO
  689. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  690. cpu_addr, cpu_addr + size - 1, pci_addr,
  691. (pci_space & 0x40000000) ? "Prefetch" : "");
  692. /* We support only 3 memory ranges */
  693. if (memno >= 3) {
  694. printk(KERN_INFO
  695. " \\--> Skipped (too many) !\n");
  696. continue;
  697. }
  698. /* Handles ISA memory hole space here */
  699. if (pci_addr == 0) {
  700. isa_mb = cpu_addr;
  701. isa_hole = memno;
  702. if (primary || isa_mem_base == 0)
  703. isa_mem_base = cpu_addr;
  704. hose->isa_mem_phys = cpu_addr;
  705. hose->isa_mem_size = size;
  706. }
  707. /* We get the PCI/Mem offset from the first range or
  708. * the, current one if the offset came from an ISA
  709. * hole. If they don't match, bugger.
  710. */
  711. if (memno == 0 ||
  712. (isa_hole >= 0 && pci_addr != 0 &&
  713. hose->pci_mem_offset == isa_mb))
  714. hose->pci_mem_offset = cpu_addr - pci_addr;
  715. else if (pci_addr != 0 &&
  716. hose->pci_mem_offset != cpu_addr - pci_addr) {
  717. printk(KERN_INFO
  718. " \\--> Skipped (offset mismatch) !\n");
  719. continue;
  720. }
  721. /* Build resource */
  722. res = &hose->mem_resources[memno++];
  723. res->flags = IORESOURCE_MEM;
  724. if (pci_space & 0x40000000)
  725. res->flags |= IORESOURCE_PREFETCH;
  726. res->start = cpu_addr;
  727. break;
  728. }
  729. if (res != NULL) {
  730. res->name = dev->full_name;
  731. res->end = res->start + size - 1;
  732. res->parent = NULL;
  733. res->sibling = NULL;
  734. res->child = NULL;
  735. }
  736. }
  737. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  738. * the ISA hole offset, then we need to remove the ISA hole from
  739. * the resource list for that brige
  740. */
  741. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  742. unsigned int next = isa_hole + 1;
  743. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  744. if (next < memno)
  745. memmove(&hose->mem_resources[isa_hole],
  746. &hose->mem_resources[next],
  747. sizeof(struct resource) * (memno - next));
  748. hose->mem_resources[--memno].flags = 0;
  749. }
  750. }
  751. /* Decide whether to display the domain number in /proc */
  752. int pci_proc_domain(struct pci_bus *bus)
  753. {
  754. struct pci_controller *hose = pci_bus_to_host(bus);
  755. if (!(ppc_pci_flags & PPC_PCI_ENABLE_PROC_DOMAINS))
  756. return 0;
  757. if (ppc_pci_flags & PPC_PCI_COMPAT_DOMAIN_0)
  758. return hose->global_number != 0;
  759. return 1;
  760. }
  761. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  762. struct resource *res)
  763. {
  764. resource_size_t offset = 0, mask = (resource_size_t)-1;
  765. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  766. if (!hose)
  767. return;
  768. if (res->flags & IORESOURCE_IO) {
  769. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  770. mask = 0xffffffffu;
  771. } else if (res->flags & IORESOURCE_MEM)
  772. offset = hose->pci_mem_offset;
  773. region->start = (res->start - offset) & mask;
  774. region->end = (res->end - offset) & mask;
  775. }
  776. EXPORT_SYMBOL(pcibios_resource_to_bus);
  777. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  778. struct pci_bus_region *region)
  779. {
  780. resource_size_t offset = 0, mask = (resource_size_t)-1;
  781. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  782. if (!hose)
  783. return;
  784. if (res->flags & IORESOURCE_IO) {
  785. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  786. mask = 0xffffffffu;
  787. } else if (res->flags & IORESOURCE_MEM)
  788. offset = hose->pci_mem_offset;
  789. res->start = (region->start + offset) & mask;
  790. res->end = (region->end + offset) & mask;
  791. }
  792. EXPORT_SYMBOL(pcibios_bus_to_resource);
  793. /* Fixup a bus resource into a linux resource */
  794. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  795. {
  796. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  797. resource_size_t offset = 0, mask = (resource_size_t)-1;
  798. if (res->flags & IORESOURCE_IO) {
  799. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  800. mask = 0xffffffffu;
  801. } else if (res->flags & IORESOURCE_MEM)
  802. offset = hose->pci_mem_offset;
  803. res->start = (res->start + offset) & mask;
  804. res->end = (res->end + offset) & mask;
  805. }
  806. /* This header fixup will do the resource fixup for all devices as they are
  807. * probed, but not for bridge ranges
  808. */
  809. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  810. {
  811. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  812. int i;
  813. if (!hose) {
  814. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  815. pci_name(dev));
  816. return;
  817. }
  818. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  819. struct resource *res = dev->resource + i;
  820. if (!res->flags)
  821. continue;
  822. /* On platforms that have PPC_PCI_PROBE_ONLY set, we don't
  823. * consider 0 as an unassigned BAR value. It's technically
  824. * a valid value, but linux doesn't like it... so when we can
  825. * re-assign things, we do so, but if we can't, we keep it
  826. * around and hope for the best...
  827. */
  828. if (res->start == 0 && !(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  829. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] is unassigned\n",
  830. pci_name(dev), i,
  831. (unsigned long long)res->start,
  832. (unsigned long long)res->end,
  833. (unsigned int)res->flags);
  834. res->end -= res->start;
  835. res->start = 0;
  836. res->flags |= IORESOURCE_UNSET;
  837. continue;
  838. }
  839. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] fixup...\n",
  840. pci_name(dev), i,
  841. (unsigned long long)res->start,\
  842. (unsigned long long)res->end,
  843. (unsigned int)res->flags);
  844. fixup_resource(res, dev);
  845. pr_debug("PCI:%s %016llx-%016llx\n",
  846. pci_name(dev),
  847. (unsigned long long)res->start,
  848. (unsigned long long)res->end);
  849. }
  850. /* Call machine specific resource fixup */
  851. if (ppc_md.pcibios_fixup_resources)
  852. ppc_md.pcibios_fixup_resources(dev);
  853. }
  854. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  855. /* This function tries to figure out if a bridge resource has been initialized
  856. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  857. * things go more smoothly when it gets it right. It should covers cases such
  858. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  859. */
  860. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  861. struct resource *res)
  862. {
  863. struct pci_controller *hose = pci_bus_to_host(bus);
  864. struct pci_dev *dev = bus->self;
  865. resource_size_t offset;
  866. u16 command;
  867. int i;
  868. /* We don't do anything if PCI_PROBE_ONLY is set */
  869. if (ppc_pci_flags & PPC_PCI_PROBE_ONLY)
  870. return 0;
  871. /* Job is a bit different between memory and IO */
  872. if (res->flags & IORESOURCE_MEM) {
  873. /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been
  874. * initialized by somebody
  875. */
  876. if (res->start != hose->pci_mem_offset)
  877. return 0;
  878. /* The BAR is 0, let's check if memory decoding is enabled on
  879. * the bridge. If not, we consider it unassigned
  880. */
  881. pci_read_config_word(dev, PCI_COMMAND, &command);
  882. if ((command & PCI_COMMAND_MEMORY) == 0)
  883. return 1;
  884. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  885. * resources covers that starting address (0 then it's good enough for
  886. * us for memory
  887. */
  888. for (i = 0; i < 3; i++) {
  889. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  890. hose->mem_resources[i].start == hose->pci_mem_offset)
  891. return 0;
  892. }
  893. /* Well, it starts at 0 and we know it will collide so we may as
  894. * well consider it as unassigned. That covers the Apple case.
  895. */
  896. return 1;
  897. } else {
  898. /* If the BAR is non-0, then we consider it assigned */
  899. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  900. if (((res->start - offset) & 0xfffffffful) != 0)
  901. return 0;
  902. /* Here, we are a bit different than memory as typically IO space
  903. * starting at low addresses -is- valid. What we do instead if that
  904. * we consider as unassigned anything that doesn't have IO enabled
  905. * in the PCI command register, and that's it.
  906. */
  907. pci_read_config_word(dev, PCI_COMMAND, &command);
  908. if (command & PCI_COMMAND_IO)
  909. return 0;
  910. /* It's starting at 0 and IO is disabled in the bridge, consider
  911. * it unassigned
  912. */
  913. return 1;
  914. }
  915. }
  916. /* Fixup resources of a PCI<->PCI bridge */
  917. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  918. {
  919. struct resource *res;
  920. int i;
  921. struct pci_dev *dev = bus->self;
  922. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  923. if ((res = bus->resource[i]) == NULL)
  924. continue;
  925. if (!res->flags)
  926. continue;
  927. if (i >= 3 && bus->self->transparent)
  928. continue;
  929. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  930. pci_name(dev), i,
  931. (unsigned long long)res->start,\
  932. (unsigned long long)res->end,
  933. (unsigned int)res->flags);
  934. /* Perform fixup */
  935. fixup_resource(res, dev);
  936. /* Try to detect uninitialized P2P bridge resources,
  937. * and clear them out so they get re-assigned later
  938. */
  939. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  940. res->flags = 0;
  941. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  942. } else {
  943. pr_debug("PCI:%s %016llx-%016llx\n",
  944. pci_name(dev),
  945. (unsigned long long)res->start,
  946. (unsigned long long)res->end);
  947. }
  948. }
  949. }
  950. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  951. {
  952. /* Fix up the bus resources for P2P bridges */
  953. if (bus->self != NULL)
  954. pcibios_fixup_bridge(bus);
  955. /* Platform specific bus fixups. This is currently only used
  956. * by fsl_pci and I'm hoping to get rid of it at some point
  957. */
  958. if (ppc_md.pcibios_fixup_bus)
  959. ppc_md.pcibios_fixup_bus(bus);
  960. /* Setup bus DMA mappings */
  961. if (ppc_md.pci_dma_bus_setup)
  962. ppc_md.pci_dma_bus_setup(bus);
  963. }
  964. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  965. {
  966. struct pci_dev *dev;
  967. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  968. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  969. list_for_each_entry(dev, &bus->devices, bus_list) {
  970. struct dev_archdata *sd = &dev->dev.archdata;
  971. /* Setup OF node pointer in archdata */
  972. sd->of_node = pci_device_to_OF_node(dev);
  973. /* Fixup NUMA node as it may not be setup yet by the generic
  974. * code and is needed by the DMA init
  975. */
  976. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  977. /* Hook up default DMA ops */
  978. sd->dma_ops = pci_dma_ops;
  979. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  980. /* Additional platform DMA/iommu setup */
  981. if (ppc_md.pci_dma_dev_setup)
  982. ppc_md.pci_dma_dev_setup(dev);
  983. /* Read default IRQs and fixup if necessary */
  984. pci_read_irq_line(dev);
  985. if (ppc_md.pci_irq_fixup)
  986. ppc_md.pci_irq_fixup(dev);
  987. }
  988. }
  989. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  990. {
  991. /* When called from the generic PCI probe, read PCI<->PCI bridge
  992. * bases. This is -not- called when generating the PCI tree from
  993. * the OF device-tree.
  994. */
  995. if (bus->self != NULL)
  996. pci_read_bridge_bases(bus);
  997. /* Now fixup the bus bus */
  998. pcibios_setup_bus_self(bus);
  999. /* Now fixup devices on that bus */
  1000. pcibios_setup_bus_devices(bus);
  1001. }
  1002. EXPORT_SYMBOL(pcibios_fixup_bus);
  1003. static int skip_isa_ioresource_align(struct pci_dev *dev)
  1004. {
  1005. if ((ppc_pci_flags & PPC_PCI_CAN_SKIP_ISA_ALIGN) &&
  1006. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  1007. return 1;
  1008. return 0;
  1009. }
  1010. /*
  1011. * We need to avoid collisions with `mirrored' VGA ports
  1012. * and other strange ISA hardware, so we always want the
  1013. * addresses to be allocated in the 0x000-0x0ff region
  1014. * modulo 0x400.
  1015. *
  1016. * Why? Because some silly external IO cards only decode
  1017. * the low 10 bits of the IO address. The 0x00-0xff region
  1018. * is reserved for motherboard devices that decode all 16
  1019. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  1020. * but we want to try to avoid allocating at 0x2900-0x2bff
  1021. * which might have be mirrored at 0x0100-0x03ff..
  1022. */
  1023. void pcibios_align_resource(void *data, struct resource *res,
  1024. resource_size_t size, resource_size_t align)
  1025. {
  1026. struct pci_dev *dev = data;
  1027. if (res->flags & IORESOURCE_IO) {
  1028. resource_size_t start = res->start;
  1029. if (skip_isa_ioresource_align(dev))
  1030. return;
  1031. if (start & 0x300) {
  1032. start = (start + 0x3ff) & ~0x3ff;
  1033. res->start = start;
  1034. }
  1035. }
  1036. }
  1037. EXPORT_SYMBOL(pcibios_align_resource);
  1038. /*
  1039. * Reparent resource children of pr that conflict with res
  1040. * under res, and make res replace those children.
  1041. */
  1042. static int reparent_resources(struct resource *parent,
  1043. struct resource *res)
  1044. {
  1045. struct resource *p, **pp;
  1046. struct resource **firstpp = NULL;
  1047. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  1048. if (p->end < res->start)
  1049. continue;
  1050. if (res->end < p->start)
  1051. break;
  1052. if (p->start < res->start || p->end > res->end)
  1053. return -1; /* not completely contained */
  1054. if (firstpp == NULL)
  1055. firstpp = pp;
  1056. }
  1057. if (firstpp == NULL)
  1058. return -1; /* didn't find any conflicting entries? */
  1059. res->parent = parent;
  1060. res->child = *firstpp;
  1061. res->sibling = *pp;
  1062. *firstpp = res;
  1063. *pp = NULL;
  1064. for (p = res->child; p != NULL; p = p->sibling) {
  1065. p->parent = res;
  1066. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1067. p->name,
  1068. (unsigned long long)p->start,
  1069. (unsigned long long)p->end, res->name);
  1070. }
  1071. return 0;
  1072. }
  1073. /*
  1074. * Handle resources of PCI devices. If the world were perfect, we could
  1075. * just allocate all the resource regions and do nothing more. It isn't.
  1076. * On the other hand, we cannot just re-allocate all devices, as it would
  1077. * require us to know lots of host bridge internals. So we attempt to
  1078. * keep as much of the original configuration as possible, but tweak it
  1079. * when it's found to be wrong.
  1080. *
  1081. * Known BIOS problems we have to work around:
  1082. * - I/O or memory regions not configured
  1083. * - regions configured, but not enabled in the command register
  1084. * - bogus I/O addresses above 64K used
  1085. * - expansion ROMs left enabled (this may sound harmless, but given
  1086. * the fact the PCI specs explicitly allow address decoders to be
  1087. * shared between expansion ROMs and other resource regions, it's
  1088. * at least dangerous)
  1089. *
  1090. * Our solution:
  1091. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1092. * This gives us fixed barriers on where we can allocate.
  1093. * (2) Allocate resources for all enabled devices. If there is
  1094. * a collision, just mark the resource as unallocated. Also
  1095. * disable expansion ROMs during this step.
  1096. * (3) Try to allocate resources for disabled devices. If the
  1097. * resources were assigned correctly, everything goes well,
  1098. * if they weren't, they won't disturb allocation of other
  1099. * resources.
  1100. * (4) Assign new addresses to resources which were either
  1101. * not configured at all or misconfigured. If explicitly
  1102. * requested by the user, configure expansion ROM address
  1103. * as well.
  1104. */
  1105. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1106. {
  1107. struct pci_bus *b;
  1108. int i;
  1109. struct resource *res, *pr;
  1110. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1111. pci_domain_nr(bus), bus->number);
  1112. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  1113. if ((res = bus->resource[i]) == NULL || !res->flags
  1114. || res->start > res->end || res->parent)
  1115. continue;
  1116. if (bus->parent == NULL)
  1117. pr = (res->flags & IORESOURCE_IO) ?
  1118. &ioport_resource : &iomem_resource;
  1119. else {
  1120. /* Don't bother with non-root busses when
  1121. * re-assigning all resources. We clear the
  1122. * resource flags as if they were colliding
  1123. * and as such ensure proper re-allocation
  1124. * later.
  1125. */
  1126. if (ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)
  1127. goto clear_resource;
  1128. pr = pci_find_parent_resource(bus->self, res);
  1129. if (pr == res) {
  1130. /* this happens when the generic PCI
  1131. * code (wrongly) decides that this
  1132. * bridge is transparent -- paulus
  1133. */
  1134. continue;
  1135. }
  1136. }
  1137. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1138. "[0x%x], parent %p (%s)\n",
  1139. bus->self ? pci_name(bus->self) : "PHB",
  1140. bus->number, i,
  1141. (unsigned long long)res->start,
  1142. (unsigned long long)res->end,
  1143. (unsigned int)res->flags,
  1144. pr, (pr && pr->name) ? pr->name : "nil");
  1145. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1146. if (request_resource(pr, res) == 0)
  1147. continue;
  1148. /*
  1149. * Must be a conflict with an existing entry.
  1150. * Move that entry (or entries) under the
  1151. * bridge resource and try again.
  1152. */
  1153. if (reparent_resources(pr, res) == 0)
  1154. continue;
  1155. }
  1156. printk(KERN_WARNING "PCI: Cannot allocate resource region "
  1157. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1158. clear_resource:
  1159. res->flags = 0;
  1160. }
  1161. list_for_each_entry(b, &bus->children, node)
  1162. pcibios_allocate_bus_resources(b);
  1163. }
  1164. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1165. {
  1166. struct resource *pr, *r = &dev->resource[idx];
  1167. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1168. pci_name(dev), idx,
  1169. (unsigned long long)r->start,
  1170. (unsigned long long)r->end,
  1171. (unsigned int)r->flags);
  1172. pr = pci_find_parent_resource(dev, r);
  1173. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1174. request_resource(pr, r) < 0) {
  1175. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1176. " of device %s, will remap\n", idx, pci_name(dev));
  1177. if (pr)
  1178. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1179. pr,
  1180. (unsigned long long)pr->start,
  1181. (unsigned long long)pr->end,
  1182. (unsigned int)pr->flags);
  1183. /* We'll assign a new address later */
  1184. r->flags |= IORESOURCE_UNSET;
  1185. r->end -= r->start;
  1186. r->start = 0;
  1187. }
  1188. }
  1189. static void __init pcibios_allocate_resources(int pass)
  1190. {
  1191. struct pci_dev *dev = NULL;
  1192. int idx, disabled;
  1193. u16 command;
  1194. struct resource *r;
  1195. for_each_pci_dev(dev) {
  1196. pci_read_config_word(dev, PCI_COMMAND, &command);
  1197. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1198. r = &dev->resource[idx];
  1199. if (r->parent) /* Already allocated */
  1200. continue;
  1201. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1202. continue; /* Not assigned at all */
  1203. /* We only allocate ROMs on pass 1 just in case they
  1204. * have been screwed up by firmware
  1205. */
  1206. if (idx == PCI_ROM_RESOURCE )
  1207. disabled = 1;
  1208. if (r->flags & IORESOURCE_IO)
  1209. disabled = !(command & PCI_COMMAND_IO);
  1210. else
  1211. disabled = !(command & PCI_COMMAND_MEMORY);
  1212. if (pass == disabled)
  1213. alloc_resource(dev, idx);
  1214. }
  1215. if (pass)
  1216. continue;
  1217. r = &dev->resource[PCI_ROM_RESOURCE];
  1218. if (r->flags) {
  1219. /* Turn the ROM off, leave the resource region,
  1220. * but keep it unregistered.
  1221. */
  1222. u32 reg;
  1223. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1224. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1225. pr_debug("PCI: Switching off ROM of %s\n",
  1226. pci_name(dev));
  1227. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1228. pci_write_config_dword(dev, dev->rom_base_reg,
  1229. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1230. }
  1231. }
  1232. }
  1233. }
  1234. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1235. {
  1236. struct pci_controller *hose = pci_bus_to_host(bus);
  1237. resource_size_t offset;
  1238. struct resource *res, *pres;
  1239. int i;
  1240. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1241. /* Check for IO */
  1242. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1243. goto no_io;
  1244. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1245. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1246. BUG_ON(res == NULL);
  1247. res->name = "Legacy IO";
  1248. res->flags = IORESOURCE_IO;
  1249. res->start = offset;
  1250. res->end = (offset + 0xfff) & 0xfffffffful;
  1251. pr_debug("Candidate legacy IO: %pR\n", res);
  1252. if (request_resource(&hose->io_resource, res)) {
  1253. printk(KERN_DEBUG
  1254. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1255. pci_domain_nr(bus), bus->number, res);
  1256. kfree(res);
  1257. }
  1258. no_io:
  1259. /* Check for memory */
  1260. offset = hose->pci_mem_offset;
  1261. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1262. for (i = 0; i < 3; i++) {
  1263. pres = &hose->mem_resources[i];
  1264. if (!(pres->flags & IORESOURCE_MEM))
  1265. continue;
  1266. pr_debug("hose mem res: %pR\n", pres);
  1267. if ((pres->start - offset) <= 0xa0000 &&
  1268. (pres->end - offset) >= 0xbffff)
  1269. break;
  1270. }
  1271. if (i >= 3)
  1272. return;
  1273. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1274. BUG_ON(res == NULL);
  1275. res->name = "Legacy VGA memory";
  1276. res->flags = IORESOURCE_MEM;
  1277. res->start = 0xa0000 + offset;
  1278. res->end = 0xbffff + offset;
  1279. pr_debug("Candidate VGA memory: %pR\n", res);
  1280. if (request_resource(pres, res)) {
  1281. printk(KERN_DEBUG
  1282. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1283. pci_domain_nr(bus), bus->number, res);
  1284. kfree(res);
  1285. }
  1286. }
  1287. void __init pcibios_resource_survey(void)
  1288. {
  1289. struct pci_bus *b;
  1290. /* Allocate and assign resources. If we re-assign everything, then
  1291. * we skip the allocate phase
  1292. */
  1293. list_for_each_entry(b, &pci_root_buses, node)
  1294. pcibios_allocate_bus_resources(b);
  1295. if (!(ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)) {
  1296. pcibios_allocate_resources(0);
  1297. pcibios_allocate_resources(1);
  1298. }
  1299. /* Before we start assigning unassigned resource, we try to reserve
  1300. * the low IO area and the VGA memory area if they intersect the
  1301. * bus available resources to avoid allocating things on top of them
  1302. */
  1303. if (!(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  1304. list_for_each_entry(b, &pci_root_buses, node)
  1305. pcibios_reserve_legacy_regions(b);
  1306. }
  1307. /* Now, if the platform didn't decide to blindly trust the firmware,
  1308. * we proceed to assigning things that were left unassigned
  1309. */
  1310. if (!(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  1311. pr_debug("PCI: Assigning unassigned resources...\n");
  1312. pci_assign_unassigned_resources();
  1313. }
  1314. /* Call machine dependent fixup */
  1315. if (ppc_md.pcibios_fixup)
  1316. ppc_md.pcibios_fixup();
  1317. }
  1318. #ifdef CONFIG_HOTPLUG
  1319. /* This is used by the PCI hotplug driver to allocate resource
  1320. * of newly plugged busses. We can try to consolidate with the
  1321. * rest of the code later, for now, keep it as-is as our main
  1322. * resource allocation function doesn't deal with sub-trees yet.
  1323. */
  1324. void pcibios_claim_one_bus(struct pci_bus *bus)
  1325. {
  1326. struct pci_dev *dev;
  1327. struct pci_bus *child_bus;
  1328. list_for_each_entry(dev, &bus->devices, bus_list) {
  1329. int i;
  1330. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1331. struct resource *r = &dev->resource[i];
  1332. if (r->parent || !r->start || !r->flags)
  1333. continue;
  1334. pr_debug("PCI: Claiming %s: "
  1335. "Resource %d: %016llx..%016llx [%x]\n",
  1336. pci_name(dev), i,
  1337. (unsigned long long)r->start,
  1338. (unsigned long long)r->end,
  1339. (unsigned int)r->flags);
  1340. pci_claim_resource(dev, i);
  1341. }
  1342. }
  1343. list_for_each_entry(child_bus, &bus->children, node)
  1344. pcibios_claim_one_bus(child_bus);
  1345. }
  1346. /* pcibios_finish_adding_to_bus
  1347. *
  1348. * This is to be called by the hotplug code after devices have been
  1349. * added to a bus, this include calling it for a PHB that is just
  1350. * being added
  1351. */
  1352. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1353. {
  1354. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1355. pci_domain_nr(bus), bus->number);
  1356. /* Allocate bus and devices resources */
  1357. pcibios_allocate_bus_resources(bus);
  1358. pcibios_claim_one_bus(bus);
  1359. /* Add new devices to global lists. Register in proc, sysfs. */
  1360. pci_bus_add_devices(bus);
  1361. /* Fixup EEH */
  1362. eeh_add_device_tree_late(bus);
  1363. }
  1364. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1365. #endif /* CONFIG_HOTPLUG */
  1366. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1367. {
  1368. if (ppc_md.pcibios_enable_device_hook)
  1369. if (ppc_md.pcibios_enable_device_hook(dev))
  1370. return -EINVAL;
  1371. return pci_enable_resources(dev, mask);
  1372. }
  1373. void __devinit pcibios_setup_phb_resources(struct pci_controller *hose)
  1374. {
  1375. struct pci_bus *bus = hose->bus;
  1376. struct resource *res;
  1377. int i;
  1378. /* Hookup PHB IO resource */
  1379. bus->resource[0] = res = &hose->io_resource;
  1380. if (!res->flags) {
  1381. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1382. " bridge %s (domain %d)\n",
  1383. hose->dn->full_name, hose->global_number);
  1384. #ifdef CONFIG_PPC32
  1385. /* Workaround for lack of IO resource only on 32-bit */
  1386. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1387. res->end = res->start + IO_SPACE_LIMIT;
  1388. res->flags = IORESOURCE_IO;
  1389. #endif /* CONFIG_PPC32 */
  1390. }
  1391. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1392. (unsigned long long)res->start,
  1393. (unsigned long long)res->end,
  1394. (unsigned long)res->flags);
  1395. /* Hookup PHB Memory resources */
  1396. for (i = 0; i < 3; ++i) {
  1397. res = &hose->mem_resources[i];
  1398. if (!res->flags) {
  1399. if (i > 0)
  1400. continue;
  1401. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1402. "host bridge %s (domain %d)\n",
  1403. hose->dn->full_name, hose->global_number);
  1404. #ifdef CONFIG_PPC32
  1405. /* Workaround for lack of MEM resource only on 32-bit */
  1406. res->start = hose->pci_mem_offset;
  1407. res->end = (resource_size_t)-1LL;
  1408. res->flags = IORESOURCE_MEM;
  1409. #endif /* CONFIG_PPC32 */
  1410. }
  1411. bus->resource[i+1] = res;
  1412. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n", i,
  1413. (unsigned long long)res->start,
  1414. (unsigned long long)res->end,
  1415. (unsigned long)res->flags);
  1416. }
  1417. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1418. (unsigned long long)hose->pci_mem_offset);
  1419. pr_debug("PCI: PHB IO offset = %08lx\n",
  1420. (unsigned long)hose->io_base_virt - _IO_BASE);
  1421. }
  1422. /*
  1423. * Null PCI config access functions, for the case when we can't
  1424. * find a hose.
  1425. */
  1426. #define NULL_PCI_OP(rw, size, type) \
  1427. static int \
  1428. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1429. { \
  1430. return PCIBIOS_DEVICE_NOT_FOUND; \
  1431. }
  1432. static int
  1433. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1434. int len, u32 *val)
  1435. {
  1436. return PCIBIOS_DEVICE_NOT_FOUND;
  1437. }
  1438. static int
  1439. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1440. int len, u32 val)
  1441. {
  1442. return PCIBIOS_DEVICE_NOT_FOUND;
  1443. }
  1444. static struct pci_ops null_pci_ops =
  1445. {
  1446. .read = null_read_config,
  1447. .write = null_write_config,
  1448. };
  1449. /*
  1450. * These functions are used early on before PCI scanning is done
  1451. * and all of the pci_dev and pci_bus structures have been created.
  1452. */
  1453. static struct pci_bus *
  1454. fake_pci_bus(struct pci_controller *hose, int busnr)
  1455. {
  1456. static struct pci_bus bus;
  1457. if (hose == 0) {
  1458. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1459. }
  1460. bus.number = busnr;
  1461. bus.sysdata = hose;
  1462. bus.ops = hose? hose->ops: &null_pci_ops;
  1463. return &bus;
  1464. }
  1465. #define EARLY_PCI_OP(rw, size, type) \
  1466. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1467. int devfn, int offset, type value) \
  1468. { \
  1469. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1470. devfn, offset, value); \
  1471. }
  1472. EARLY_PCI_OP(read, byte, u8 *)
  1473. EARLY_PCI_OP(read, word, u16 *)
  1474. EARLY_PCI_OP(read, dword, u32 *)
  1475. EARLY_PCI_OP(write, byte, u8)
  1476. EARLY_PCI_OP(write, word, u16)
  1477. EARLY_PCI_OP(write, dword, u32)
  1478. extern int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap);
  1479. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1480. int cap)
  1481. {
  1482. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1483. }
  1484. /**
  1485. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1486. * @hose: Pointer to the PCI host controller instance structure
  1487. * @sysdata: value to use for sysdata pointer. ppc32 and ppc64 differ here
  1488. *
  1489. * Note: the 'data' pointer is a temporary measure. As 32 and 64 bit
  1490. * pci code gets merged, this parameter should become unnecessary because
  1491. * both will use the same value.
  1492. */
  1493. void __devinit pcibios_scan_phb(struct pci_controller *hose, void *sysdata)
  1494. {
  1495. struct pci_bus *bus;
  1496. struct device_node *node = hose->dn;
  1497. int mode;
  1498. pr_debug("PCI: Scanning PHB %s\n",
  1499. node ? node->full_name : "<NO NAME>");
  1500. /* Create an empty bus for the toplevel */
  1501. bus = pci_create_bus(hose->parent, hose->first_busno, hose->ops,
  1502. sysdata);
  1503. if (bus == NULL) {
  1504. pr_err("Failed to create bus for PCI domain %04x\n",
  1505. hose->global_number);
  1506. return;
  1507. }
  1508. bus->secondary = hose->first_busno;
  1509. hose->bus = bus;
  1510. /* Get some IO space for the new PHB */
  1511. pcibios_setup_phb_io_space(hose);
  1512. /* Wire up PHB bus resources */
  1513. pcibios_setup_phb_resources(hose);
  1514. /* Get probe mode and perform scan */
  1515. mode = PCI_PROBE_NORMAL;
  1516. if (node && ppc_md.pci_probe_mode)
  1517. mode = ppc_md.pci_probe_mode(bus);
  1518. pr_debug(" probe mode: %d\n", mode);
  1519. if (mode == PCI_PROBE_DEVTREE) {
  1520. bus->subordinate = hose->last_busno;
  1521. of_scan_bus(node, bus);
  1522. }
  1523. if (mode == PCI_PROBE_NORMAL)
  1524. hose->last_busno = bus->subordinate = pci_scan_child_bus(bus);
  1525. }