head_8xx.S 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Low-level exception handlers and MMU support
  7. * rewritten by Paul Mackerras.
  8. * Copyright (C) 1996 Paul Mackerras.
  9. * MPC8xx modifications by Dan Malek
  10. * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains low-level support and setup for PowerPC 8xx
  13. * embedded processors, including trap and interrupt dispatch.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/init.h>
  22. #include <asm/processor.h>
  23. #include <asm/page.h>
  24. #include <asm/mmu.h>
  25. #include <asm/cache.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/cputable.h>
  28. #include <asm/thread_info.h>
  29. #include <asm/ppc_asm.h>
  30. #include <asm/asm-offsets.h>
  31. /* Macro to make the code more readable. */
  32. #ifdef CONFIG_8xx_CPU6
  33. #define DO_8xx_CPU6(val, reg) \
  34. li reg, val; \
  35. stw reg, 12(r0); \
  36. lwz reg, 12(r0);
  37. #else
  38. #define DO_8xx_CPU6(val, reg)
  39. #endif
  40. __HEAD
  41. _ENTRY(_stext);
  42. _ENTRY(_start);
  43. /* MPC8xx
  44. * This port was done on an MBX board with an 860. Right now I only
  45. * support an ELF compressed (zImage) boot from EPPC-Bug because the
  46. * code there loads up some registers before calling us:
  47. * r3: ptr to board info data
  48. * r4: initrd_start or if no initrd then 0
  49. * r5: initrd_end - unused if r4 is 0
  50. * r6: Start of command line string
  51. * r7: End of command line string
  52. *
  53. * I decided to use conditional compilation instead of checking PVR and
  54. * adding more processor specific branches around code I don't need.
  55. * Since this is an embedded processor, I also appreciate any memory
  56. * savings I can get.
  57. *
  58. * The MPC8xx does not have any BATs, but it supports large page sizes.
  59. * We first initialize the MMU to support 8M byte pages, then load one
  60. * entry into each of the instruction and data TLBs to map the first
  61. * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
  62. * the "internal" processor registers before MMU_init is called.
  63. *
  64. * The TLB code currently contains a major hack. Since I use the condition
  65. * code register, I have to save and restore it. I am out of registers, so
  66. * I just store it in memory location 0 (the TLB handlers are not reentrant).
  67. * To avoid making any decisions, I need to use the "segment" valid bit
  68. * in the first level table, but that would require many changes to the
  69. * Linux page directory/table functions that I don't want to do right now.
  70. *
  71. * I used to use SPRG2 for a temporary register in the TLB handler, but it
  72. * has since been put to other uses. I now use a hack to save a register
  73. * and the CCR at memory location 0.....Someday I'll fix this.....
  74. * -- Dan
  75. */
  76. .globl __start
  77. __start:
  78. mr r31,r3 /* save parameters */
  79. mr r30,r4
  80. mr r29,r5
  81. mr r28,r6
  82. mr r27,r7
  83. /* We have to turn on the MMU right away so we get cache modes
  84. * set correctly.
  85. */
  86. bl initial_mmu
  87. /* We now have the lower 8 Meg mapped into TLB entries, and the caches
  88. * ready to work.
  89. */
  90. turn_on_mmu:
  91. mfmsr r0
  92. ori r0,r0,MSR_DR|MSR_IR
  93. mtspr SPRN_SRR1,r0
  94. lis r0,start_here@h
  95. ori r0,r0,start_here@l
  96. mtspr SPRN_SRR0,r0
  97. SYNC
  98. rfi /* enables MMU */
  99. /*
  100. * Exception entry code. This code runs with address translation
  101. * turned off, i.e. using physical addresses.
  102. * We assume sprg3 has the physical address of the current
  103. * task's thread_struct.
  104. */
  105. #define EXCEPTION_PROLOG \
  106. mtspr SPRN_SPRG_SCRATCH0,r10; \
  107. mtspr SPRN_SPRG_SCRATCH1,r11; \
  108. mfcr r10; \
  109. EXCEPTION_PROLOG_1; \
  110. EXCEPTION_PROLOG_2
  111. #define EXCEPTION_PROLOG_1 \
  112. mfspr r11,SPRN_SRR1; /* check whether user or kernel */ \
  113. andi. r11,r11,MSR_PR; \
  114. tophys(r11,r1); /* use tophys(r1) if kernel */ \
  115. beq 1f; \
  116. mfspr r11,SPRN_SPRG_THREAD; \
  117. lwz r11,THREAD_INFO-THREAD(r11); \
  118. addi r11,r11,THREAD_SIZE; \
  119. tophys(r11,r11); \
  120. 1: subi r11,r11,INT_FRAME_SIZE /* alloc exc. frame */
  121. #define EXCEPTION_PROLOG_2 \
  122. CLR_TOP32(r11); \
  123. stw r10,_CCR(r11); /* save registers */ \
  124. stw r12,GPR12(r11); \
  125. stw r9,GPR9(r11); \
  126. mfspr r10,SPRN_SPRG_SCRATCH0; \
  127. stw r10,GPR10(r11); \
  128. mfspr r12,SPRN_SPRG_SCRATCH1; \
  129. stw r12,GPR11(r11); \
  130. mflr r10; \
  131. stw r10,_LINK(r11); \
  132. mfspr r12,SPRN_SRR0; \
  133. mfspr r9,SPRN_SRR1; \
  134. stw r1,GPR1(r11); \
  135. stw r1,0(r11); \
  136. tovirt(r1,r11); /* set new kernel sp */ \
  137. li r10,MSR_KERNEL & ~(MSR_IR|MSR_DR); /* can take exceptions */ \
  138. MTMSRD(r10); /* (except for mach check in rtas) */ \
  139. stw r0,GPR0(r11); \
  140. SAVE_4GPRS(3, r11); \
  141. SAVE_2GPRS(7, r11)
  142. /*
  143. * Note: code which follows this uses cr0.eq (set if from kernel),
  144. * r11, r12 (SRR0), and r9 (SRR1).
  145. *
  146. * Note2: once we have set r1 we are in a position to take exceptions
  147. * again, and we could thus set MSR:RI at that point.
  148. */
  149. /*
  150. * Exception vectors.
  151. */
  152. #define EXCEPTION(n, label, hdlr, xfer) \
  153. . = n; \
  154. label: \
  155. EXCEPTION_PROLOG; \
  156. addi r3,r1,STACK_FRAME_OVERHEAD; \
  157. xfer(n, hdlr)
  158. #define EXC_XFER_TEMPLATE(n, hdlr, trap, copyee, tfer, ret) \
  159. li r10,trap; \
  160. stw r10,_TRAP(r11); \
  161. li r10,MSR_KERNEL; \
  162. copyee(r10, r9); \
  163. bl tfer; \
  164. i##n: \
  165. .long hdlr; \
  166. .long ret
  167. #define COPY_EE(d, s) rlwimi d,s,0,16,16
  168. #define NOCOPY(d, s)
  169. #define EXC_XFER_STD(n, hdlr) \
  170. EXC_XFER_TEMPLATE(n, hdlr, n, NOCOPY, transfer_to_handler_full, \
  171. ret_from_except_full)
  172. #define EXC_XFER_LITE(n, hdlr) \
  173. EXC_XFER_TEMPLATE(n, hdlr, n+1, NOCOPY, transfer_to_handler, \
  174. ret_from_except)
  175. #define EXC_XFER_EE(n, hdlr) \
  176. EXC_XFER_TEMPLATE(n, hdlr, n, COPY_EE, transfer_to_handler_full, \
  177. ret_from_except_full)
  178. #define EXC_XFER_EE_LITE(n, hdlr) \
  179. EXC_XFER_TEMPLATE(n, hdlr, n+1, COPY_EE, transfer_to_handler, \
  180. ret_from_except)
  181. /* System reset */
  182. EXCEPTION(0x100, Reset, unknown_exception, EXC_XFER_STD)
  183. /* Machine check */
  184. . = 0x200
  185. MachineCheck:
  186. EXCEPTION_PROLOG
  187. mfspr r4,SPRN_DAR
  188. stw r4,_DAR(r11)
  189. mfspr r5,SPRN_DSISR
  190. stw r5,_DSISR(r11)
  191. addi r3,r1,STACK_FRAME_OVERHEAD
  192. EXC_XFER_STD(0x200, machine_check_exception)
  193. /* Data access exception.
  194. * This is "never generated" by the MPC8xx. We jump to it for other
  195. * translation errors.
  196. */
  197. . = 0x300
  198. DataAccess:
  199. EXCEPTION_PROLOG
  200. mfspr r10,SPRN_DSISR
  201. stw r10,_DSISR(r11)
  202. mr r5,r10
  203. mfspr r4,SPRN_DAR
  204. EXC_XFER_EE_LITE(0x300, handle_page_fault)
  205. /* Instruction access exception.
  206. * This is "never generated" by the MPC8xx. We jump to it for other
  207. * translation errors.
  208. */
  209. . = 0x400
  210. InstructionAccess:
  211. EXCEPTION_PROLOG
  212. mr r4,r12
  213. mr r5,r9
  214. EXC_XFER_EE_LITE(0x400, handle_page_fault)
  215. /* External interrupt */
  216. EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
  217. /* Alignment exception */
  218. . = 0x600
  219. Alignment:
  220. EXCEPTION_PROLOG
  221. mfspr r4,SPRN_DAR
  222. stw r4,_DAR(r11)
  223. mfspr r5,SPRN_DSISR
  224. stw r5,_DSISR(r11)
  225. addi r3,r1,STACK_FRAME_OVERHEAD
  226. EXC_XFER_EE(0x600, alignment_exception)
  227. /* Program check exception */
  228. EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
  229. /* No FPU on MPC8xx. This exception is not supposed to happen.
  230. */
  231. EXCEPTION(0x800, FPUnavailable, unknown_exception, EXC_XFER_STD)
  232. /* Decrementer */
  233. EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
  234. EXCEPTION(0xa00, Trap_0a, unknown_exception, EXC_XFER_EE)
  235. EXCEPTION(0xb00, Trap_0b, unknown_exception, EXC_XFER_EE)
  236. /* System call */
  237. . = 0xc00
  238. SystemCall:
  239. EXCEPTION_PROLOG
  240. EXC_XFER_EE_LITE(0xc00, DoSyscall)
  241. /* Single step - not used on 601 */
  242. EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
  243. EXCEPTION(0xe00, Trap_0e, unknown_exception, EXC_XFER_EE)
  244. EXCEPTION(0xf00, Trap_0f, unknown_exception, EXC_XFER_EE)
  245. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  246. * for all unimplemented and illegal instructions.
  247. */
  248. EXCEPTION(0x1000, SoftEmu, SoftwareEmulation, EXC_XFER_STD)
  249. . = 0x1100
  250. /*
  251. * For the MPC8xx, this is a software tablewalk to load the instruction
  252. * TLB. It is modelled after the example in the Motorola manual. The task
  253. * switch loads the M_TWB register with the pointer to the first level table.
  254. * If we discover there is no second level table (value is zero) or if there
  255. * is an invalid pte, we load that into the TLB, which causes another fault
  256. * into the TLB Error interrupt where we can handle such problems.
  257. * We have to use the MD_xxx registers for the tablewalk because the
  258. * equivalent MI_xxx registers only perform the attribute functions.
  259. */
  260. InstructionTLBMiss:
  261. #ifdef CONFIG_8xx_CPU6
  262. stw r3, 8(r0)
  263. #endif
  264. DO_8xx_CPU6(0x3f80, r3)
  265. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  266. mfcr r10
  267. stw r10, 0(r0)
  268. stw r11, 4(r0)
  269. mfspr r10, SPRN_SRR0 /* Get effective address of fault */
  270. #ifdef CONFIG_8xx_CPU15
  271. addi r11, r10, 0x1000
  272. tlbie r11
  273. addi r11, r10, -0x1000
  274. tlbie r11
  275. #endif
  276. DO_8xx_CPU6(0x3780, r3)
  277. mtspr SPRN_MD_EPN, r10 /* Have to use MD_EPN for walk, MI_EPN can't */
  278. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  279. /* If we are faulting a kernel address, we have to use the
  280. * kernel page tables.
  281. */
  282. andi. r11, r10, 0x0800 /* Address >= 0x80000000 */
  283. beq 3f
  284. lis r11, swapper_pg_dir@h
  285. ori r11, r11, swapper_pg_dir@l
  286. rlwimi r10, r11, 0, 2, 19
  287. 3:
  288. lwz r11, 0(r10) /* Get the level 1 entry */
  289. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  290. beq 2f /* If zero, don't try to find a pte */
  291. /* We have a pte table, so load the MI_TWC with the attributes
  292. * for this "segment."
  293. */
  294. ori r11,r11,1 /* Set valid bit */
  295. DO_8xx_CPU6(0x2b80, r3)
  296. mtspr SPRN_MI_TWC, r11 /* Set segment attributes */
  297. DO_8xx_CPU6(0x3b80, r3)
  298. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  299. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  300. lwz r10, 0(r11) /* Get the pte */
  301. #ifdef CONFIG_SWAP
  302. /* do not set the _PAGE_ACCESSED bit of a non-present page */
  303. andi. r11, r10, _PAGE_PRESENT
  304. beq 4f
  305. ori r10, r10, _PAGE_ACCESSED
  306. mfspr r11, SPRN_MD_TWC /* get the pte address again */
  307. stw r10, 0(r11)
  308. 4:
  309. #else
  310. ori r10, r10, _PAGE_ACCESSED
  311. stw r10, 0(r11)
  312. #endif
  313. /* The Linux PTE won't go exactly into the MMU TLB.
  314. * Software indicator bits 21, 22 and 28 must be clear.
  315. * Software indicator bits 24, 25, 26, and 27 must be
  316. * set. All other Linux PTE bits control the behavior
  317. * of the MMU.
  318. */
  319. 2: li r11, 0x00f0
  320. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  321. DO_8xx_CPU6(0x2d80, r3)
  322. mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
  323. mfspr r10, SPRN_M_TW /* Restore registers */
  324. lwz r11, 0(r0)
  325. mtcr r11
  326. lwz r11, 4(r0)
  327. #ifdef CONFIG_8xx_CPU6
  328. lwz r3, 8(r0)
  329. #endif
  330. rfi
  331. . = 0x1200
  332. DataStoreTLBMiss:
  333. #ifdef CONFIG_8xx_CPU6
  334. stw r3, 8(r0)
  335. #endif
  336. DO_8xx_CPU6(0x3f80, r3)
  337. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  338. mfcr r10
  339. stw r10, 0(r0)
  340. stw r11, 4(r0)
  341. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  342. /* If we are faulting a kernel address, we have to use the
  343. * kernel page tables.
  344. */
  345. andi. r11, r10, 0x0800
  346. beq 3f
  347. lis r11, swapper_pg_dir@h
  348. ori r11, r11, swapper_pg_dir@l
  349. rlwimi r10, r11, 0, 2, 19
  350. 3:
  351. lwz r11, 0(r10) /* Get the level 1 entry */
  352. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  353. beq 2f /* If zero, don't try to find a pte */
  354. /* We have a pte table, so load fetch the pte from the table.
  355. */
  356. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  357. DO_8xx_CPU6(0x3b80, r3)
  358. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  359. mfspr r10, SPRN_MD_TWC /* ....and get the pte address */
  360. lwz r10, 0(r10) /* Get the pte */
  361. /* Insert the Guarded flag into the TWC from the Linux PTE.
  362. * It is bit 27 of both the Linux PTE and the TWC (at least
  363. * I got that right :-). It will be better when we can put
  364. * this into the Linux pgd/pmd and load it in the operation
  365. * above.
  366. */
  367. rlwimi r11, r10, 0, 27, 27
  368. DO_8xx_CPU6(0x3b80, r3)
  369. mtspr SPRN_MD_TWC, r11
  370. #ifdef CONFIG_SWAP
  371. /* do not set the _PAGE_ACCESSED bit of a non-present page */
  372. andi. r11, r10, _PAGE_PRESENT
  373. beq 4f
  374. ori r10, r10, _PAGE_ACCESSED
  375. 4:
  376. /* and update pte in table */
  377. #else
  378. ori r10, r10, _PAGE_ACCESSED
  379. #endif
  380. mfspr r11, SPRN_MD_TWC /* get the pte address again */
  381. stw r10, 0(r11)
  382. /* The Linux PTE won't go exactly into the MMU TLB.
  383. * Software indicator bits 21, 22 and 28 must be clear.
  384. * Software indicator bits 24, 25, 26, and 27 must be
  385. * set. All other Linux PTE bits control the behavior
  386. * of the MMU.
  387. */
  388. 2: li r11, 0x00f0
  389. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  390. DO_8xx_CPU6(0x3d80, r3)
  391. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  392. mfspr r10, SPRN_M_TW /* Restore registers */
  393. lwz r11, 0(r0)
  394. mtcr r11
  395. lwz r11, 4(r0)
  396. #ifdef CONFIG_8xx_CPU6
  397. lwz r3, 8(r0)
  398. #endif
  399. rfi
  400. /* This is an instruction TLB error on the MPC8xx. This could be due
  401. * to many reasons, such as executing guarded memory or illegal instruction
  402. * addresses. There is nothing to do but handle a big time error fault.
  403. */
  404. . = 0x1300
  405. InstructionTLBError:
  406. b InstructionAccess
  407. /* This is the data TLB error on the MPC8xx. This could be due to
  408. * many reasons, including a dirty update to a pte. We can catch that
  409. * one here, but anything else is an error. First, we track down the
  410. * Linux pte. If it is valid, write access is allowed, but the
  411. * page dirty bit is not set, we will set it and reload the TLB. For
  412. * any other case, we bail out to a higher level function that can
  413. * handle it.
  414. */
  415. . = 0x1400
  416. DataTLBError:
  417. #ifdef CONFIG_8xx_CPU6
  418. stw r3, 8(r0)
  419. #endif
  420. DO_8xx_CPU6(0x3f80, r3)
  421. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  422. mfcr r10
  423. stw r10, 0(r0)
  424. stw r11, 4(r0)
  425. /* First, make sure this was a store operation.
  426. */
  427. mfspr r10, SPRN_DSISR
  428. andis. r11, r10, 0x0200 /* If set, indicates store op */
  429. beq 2f
  430. /* The EA of a data TLB miss is automatically stored in the MD_EPN
  431. * register. The EA of a data TLB error is automatically stored in
  432. * the DAR, but not the MD_EPN register. We must copy the 20 most
  433. * significant bits of the EA from the DAR to MD_EPN before we
  434. * start walking the page tables. We also need to copy the CASID
  435. * value from the M_CASID register.
  436. * Addendum: The EA of a data TLB error is _supposed_ to be stored
  437. * in DAR, but it seems that this doesn't happen in some cases, such
  438. * as when the error is due to a dcbi instruction to a page with a
  439. * TLB that doesn't have the changed bit set. In such cases, there
  440. * does not appear to be any way to recover the EA of the error
  441. * since it is neither in DAR nor MD_EPN. As a workaround, the
  442. * _PAGE_HWWRITE bit is set for all kernel data pages when the PTEs
  443. * are initialized in mapin_ram(). This will avoid the problem,
  444. * assuming we only use the dcbi instruction on kernel addresses.
  445. */
  446. mfspr r10, SPRN_DAR
  447. rlwinm r11, r10, 0, 0, 19
  448. ori r11, r11, MD_EVALID
  449. mfspr r10, SPRN_M_CASID
  450. rlwimi r11, r10, 0, 28, 31
  451. DO_8xx_CPU6(0x3780, r3)
  452. mtspr SPRN_MD_EPN, r11
  453. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  454. /* If we are faulting a kernel address, we have to use the
  455. * kernel page tables.
  456. */
  457. andi. r11, r10, 0x0800
  458. beq 3f
  459. lis r11, swapper_pg_dir@h
  460. ori r11, r11, swapper_pg_dir@l
  461. rlwimi r10, r11, 0, 2, 19
  462. 3:
  463. lwz r11, 0(r10) /* Get the level 1 entry */
  464. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  465. beq 2f /* If zero, bail */
  466. /* We have a pte table, so fetch the pte from the table.
  467. */
  468. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  469. DO_8xx_CPU6(0x3b80, r3)
  470. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  471. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  472. lwz r10, 0(r11) /* Get the pte */
  473. andi. r11, r10, _PAGE_RW /* Is it writeable? */
  474. beq 2f /* Bail out if not */
  475. /* Update 'changed', among others.
  476. */
  477. #ifdef CONFIG_SWAP
  478. ori r10, r10, _PAGE_DIRTY|_PAGE_HWWRITE
  479. /* do not set the _PAGE_ACCESSED bit of a non-present page */
  480. andi. r11, r10, _PAGE_PRESENT
  481. beq 4f
  482. ori r10, r10, _PAGE_ACCESSED
  483. 4:
  484. #else
  485. ori r10, r10, _PAGE_DIRTY|_PAGE_ACCESSED|_PAGE_HWWRITE
  486. #endif
  487. mfspr r11, SPRN_MD_TWC /* Get pte address again */
  488. stw r10, 0(r11) /* and update pte in table */
  489. /* The Linux PTE won't go exactly into the MMU TLB.
  490. * Software indicator bits 21, 22 and 28 must be clear.
  491. * Software indicator bits 24, 25, 26, and 27 must be
  492. * set. All other Linux PTE bits control the behavior
  493. * of the MMU.
  494. */
  495. li r11, 0x00f0
  496. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  497. DO_8xx_CPU6(0x3d80, r3)
  498. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  499. mfspr r10, SPRN_M_TW /* Restore registers */
  500. lwz r11, 0(r0)
  501. mtcr r11
  502. lwz r11, 4(r0)
  503. #ifdef CONFIG_8xx_CPU6
  504. lwz r3, 8(r0)
  505. #endif
  506. rfi
  507. 2:
  508. mfspr r10, SPRN_M_TW /* Restore registers */
  509. lwz r11, 0(r0)
  510. mtcr r11
  511. lwz r11, 4(r0)
  512. #ifdef CONFIG_8xx_CPU6
  513. lwz r3, 8(r0)
  514. #endif
  515. b DataAccess
  516. EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_EE)
  517. EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_EE)
  518. EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_EE)
  519. EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_EE)
  520. EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_EE)
  521. EXCEPTION(0x1a00, Trap_1a, unknown_exception, EXC_XFER_EE)
  522. EXCEPTION(0x1b00, Trap_1b, unknown_exception, EXC_XFER_EE)
  523. /* On the MPC8xx, these next four traps are used for development
  524. * support of breakpoints and such. Someday I will get around to
  525. * using them.
  526. */
  527. EXCEPTION(0x1c00, Trap_1c, unknown_exception, EXC_XFER_EE)
  528. EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_EE)
  529. EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_EE)
  530. EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_EE)
  531. . = 0x2000
  532. .globl giveup_fpu
  533. giveup_fpu:
  534. blr
  535. /*
  536. * This is where the main kernel code starts.
  537. */
  538. start_here:
  539. /* ptr to current */
  540. lis r2,init_task@h
  541. ori r2,r2,init_task@l
  542. /* ptr to phys current thread */
  543. tophys(r4,r2)
  544. addi r4,r4,THREAD /* init task's THREAD */
  545. mtspr SPRN_SPRG_THREAD,r4
  546. li r3,0
  547. /* XXX What is that for ? SPRG2 appears otherwise unused on 8xx */
  548. mtspr SPRN_SPRG2,r3 /* 0 => r1 has kernel sp */
  549. /* stack */
  550. lis r1,init_thread_union@ha
  551. addi r1,r1,init_thread_union@l
  552. li r0,0
  553. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  554. bl early_init /* We have to do this with MMU on */
  555. /*
  556. * Decide what sort of machine this is and initialize the MMU.
  557. */
  558. mr r3,r31
  559. mr r4,r30
  560. mr r5,r29
  561. mr r6,r28
  562. mr r7,r27
  563. bl machine_init
  564. bl MMU_init
  565. /*
  566. * Go back to running unmapped so we can load up new values
  567. * and change to using our exception vectors.
  568. * On the 8xx, all we have to do is invalidate the TLB to clear
  569. * the old 8M byte TLB mappings and load the page table base register.
  570. */
  571. /* The right way to do this would be to track it down through
  572. * init's THREAD like the context switch code does, but this is
  573. * easier......until someone changes init's static structures.
  574. */
  575. lis r6, swapper_pg_dir@h
  576. ori r6, r6, swapper_pg_dir@l
  577. tophys(r6,r6)
  578. #ifdef CONFIG_8xx_CPU6
  579. lis r4, cpu6_errata_word@h
  580. ori r4, r4, cpu6_errata_word@l
  581. li r3, 0x3980
  582. stw r3, 12(r4)
  583. lwz r3, 12(r4)
  584. #endif
  585. mtspr SPRN_M_TWB, r6
  586. lis r4,2f@h
  587. ori r4,r4,2f@l
  588. tophys(r4,r4)
  589. li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  590. mtspr SPRN_SRR0,r4
  591. mtspr SPRN_SRR1,r3
  592. rfi
  593. /* Load up the kernel context */
  594. 2:
  595. SYNC /* Force all PTE updates to finish */
  596. tlbia /* Clear all TLB entries */
  597. sync /* wait for tlbia/tlbie to finish */
  598. TLBSYNC /* ... on all CPUs */
  599. /* set up the PTE pointers for the Abatron bdiGDB.
  600. */
  601. tovirt(r6,r6)
  602. lis r5, abatron_pteptrs@h
  603. ori r5, r5, abatron_pteptrs@l
  604. stw r5, 0xf0(r0) /* Must match your Abatron config file */
  605. tophys(r5,r5)
  606. stw r6, 0(r5)
  607. /* Now turn on the MMU for real! */
  608. li r4,MSR_KERNEL
  609. lis r3,start_kernel@h
  610. ori r3,r3,start_kernel@l
  611. mtspr SPRN_SRR0,r3
  612. mtspr SPRN_SRR1,r4
  613. rfi /* enable MMU and jump to start_kernel */
  614. /* Set up the initial MMU state so we can do the first level of
  615. * kernel initialization. This maps the first 8 MBytes of memory 1:1
  616. * virtual to physical. Also, set the cache mode since that is defined
  617. * by TLB entries and perform any additional mapping (like of the IMMR).
  618. * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
  619. * 24 Mbytes of data, and the 8M IMMR space. Anything not covered by
  620. * these mappings is mapped by page tables.
  621. */
  622. initial_mmu:
  623. tlbia /* Invalidate all TLB entries */
  624. #ifdef CONFIG_PIN_TLB
  625. lis r8, MI_RSV4I@h
  626. ori r8, r8, 0x1c00
  627. #else
  628. li r8, 0
  629. #endif
  630. mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
  631. #ifdef CONFIG_PIN_TLB
  632. lis r10, (MD_RSV4I | MD_RESETVAL)@h
  633. ori r10, r10, 0x1c00
  634. mr r8, r10
  635. #else
  636. lis r10, MD_RESETVAL@h
  637. #endif
  638. #ifndef CONFIG_8xx_COPYBACK
  639. oris r10, r10, MD_WTDEF@h
  640. #endif
  641. mtspr SPRN_MD_CTR, r10 /* Set data TLB control */
  642. /* Now map the lower 8 Meg into the TLBs. For this quick hack,
  643. * we can load the instruction and data TLB registers with the
  644. * same values.
  645. */
  646. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  647. ori r8, r8, MI_EVALID /* Mark it valid */
  648. mtspr SPRN_MI_EPN, r8
  649. mtspr SPRN_MD_EPN, r8
  650. li r8, MI_PS8MEG /* Set 8M byte page */
  651. ori r8, r8, MI_SVALID /* Make it valid */
  652. mtspr SPRN_MI_TWC, r8
  653. mtspr SPRN_MD_TWC, r8
  654. li r8, MI_BOOTINIT /* Create RPN for address 0 */
  655. mtspr SPRN_MI_RPN, r8 /* Store TLB entry */
  656. mtspr SPRN_MD_RPN, r8
  657. lis r8, MI_Kp@h /* Set the protection mode */
  658. mtspr SPRN_MI_AP, r8
  659. mtspr SPRN_MD_AP, r8
  660. /* Map another 8 MByte at the IMMR to get the processor
  661. * internal registers (among other things).
  662. */
  663. #ifdef CONFIG_PIN_TLB
  664. addi r10, r10, 0x0100
  665. mtspr SPRN_MD_CTR, r10
  666. #endif
  667. mfspr r9, 638 /* Get current IMMR */
  668. andis. r9, r9, 0xff80 /* Get 8Mbyte boundary */
  669. mr r8, r9 /* Create vaddr for TLB */
  670. ori r8, r8, MD_EVALID /* Mark it valid */
  671. mtspr SPRN_MD_EPN, r8
  672. li r8, MD_PS8MEG /* Set 8M byte page */
  673. ori r8, r8, MD_SVALID /* Make it valid */
  674. mtspr SPRN_MD_TWC, r8
  675. mr r8, r9 /* Create paddr for TLB */
  676. ori r8, r8, MI_BOOTINIT|0x2 /* Inhibit cache -- Cort */
  677. mtspr SPRN_MD_RPN, r8
  678. #ifdef CONFIG_PIN_TLB
  679. /* Map two more 8M kernel data pages.
  680. */
  681. addi r10, r10, 0x0100
  682. mtspr SPRN_MD_CTR, r10
  683. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  684. addis r8, r8, 0x0080 /* Add 8M */
  685. ori r8, r8, MI_EVALID /* Mark it valid */
  686. mtspr SPRN_MD_EPN, r8
  687. li r9, MI_PS8MEG /* Set 8M byte page */
  688. ori r9, r9, MI_SVALID /* Make it valid */
  689. mtspr SPRN_MD_TWC, r9
  690. li r11, MI_BOOTINIT /* Create RPN for address 0 */
  691. addis r11, r11, 0x0080 /* Add 8M */
  692. mtspr SPRN_MD_RPN, r11
  693. addis r8, r8, 0x0080 /* Add 8M */
  694. mtspr SPRN_MD_EPN, r8
  695. mtspr SPRN_MD_TWC, r9
  696. addis r11, r11, 0x0080 /* Add 8M */
  697. mtspr SPRN_MD_RPN, r11
  698. #endif
  699. /* Since the cache is enabled according to the information we
  700. * just loaded into the TLB, invalidate and enable the caches here.
  701. * We should probably check/set other modes....later.
  702. */
  703. lis r8, IDC_INVALL@h
  704. mtspr SPRN_IC_CST, r8
  705. mtspr SPRN_DC_CST, r8
  706. lis r8, IDC_ENABLE@h
  707. mtspr SPRN_IC_CST, r8
  708. #ifdef CONFIG_8xx_COPYBACK
  709. mtspr SPRN_DC_CST, r8
  710. #else
  711. /* For a debug option, I left this here to easily enable
  712. * the write through cache mode
  713. */
  714. lis r8, DC_SFWT@h
  715. mtspr SPRN_DC_CST, r8
  716. lis r8, IDC_ENABLE@h
  717. mtspr SPRN_DC_CST, r8
  718. #endif
  719. blr
  720. /*
  721. * Set up to use a given MMU context.
  722. * r3 is context number, r4 is PGD pointer.
  723. *
  724. * We place the physical address of the new task page directory loaded
  725. * into the MMU base register, and set the ASID compare register with
  726. * the new "context."
  727. */
  728. _GLOBAL(set_context)
  729. #ifdef CONFIG_BDI_SWITCH
  730. /* Context switch the PTE pointer for the Abatron BDI2000.
  731. * The PGDIR is passed as second argument.
  732. */
  733. lis r5, KERNELBASE@h
  734. lwz r5, 0xf0(r5)
  735. stw r4, 0x4(r5)
  736. #endif
  737. #ifdef CONFIG_8xx_CPU6
  738. lis r6, cpu6_errata_word@h
  739. ori r6, r6, cpu6_errata_word@l
  740. tophys (r4, r4)
  741. li r7, 0x3980
  742. stw r7, 12(r6)
  743. lwz r7, 12(r6)
  744. mtspr SPRN_M_TWB, r4 /* Update MMU base address */
  745. li r7, 0x3380
  746. stw r7, 12(r6)
  747. lwz r7, 12(r6)
  748. mtspr SPRN_M_CASID, r3 /* Update context */
  749. #else
  750. mtspr SPRN_M_CASID,r3 /* Update context */
  751. tophys (r4, r4)
  752. mtspr SPRN_M_TWB, r4 /* and pgd */
  753. #endif
  754. SYNC
  755. blr
  756. #ifdef CONFIG_8xx_CPU6
  757. /* It's here because it is unique to the 8xx.
  758. * It is important we get called with interrupts disabled. I used to
  759. * do that, but it appears that all code that calls this already had
  760. * interrupt disabled.
  761. */
  762. .globl set_dec_cpu6
  763. set_dec_cpu6:
  764. lis r7, cpu6_errata_word@h
  765. ori r7, r7, cpu6_errata_word@l
  766. li r4, 0x2c00
  767. stw r4, 8(r7)
  768. lwz r4, 8(r7)
  769. mtspr 22, r3 /* Update Decrementer */
  770. SYNC
  771. blr
  772. #endif
  773. /*
  774. * We put a few things here that have to be page-aligned.
  775. * This stuff goes at the beginning of the data segment,
  776. * which is page-aligned.
  777. */
  778. .data
  779. .globl sdata
  780. sdata:
  781. .globl empty_zero_page
  782. empty_zero_page:
  783. .space 4096
  784. .globl swapper_pg_dir
  785. swapper_pg_dir:
  786. .space 4096
  787. /* Room for two PTE table poiners, usually the kernel and current user
  788. * pointer to their respective root page table (pgdir).
  789. */
  790. abatron_pteptrs:
  791. .space 8
  792. #ifdef CONFIG_8xx_CPU6
  793. .globl cpu6_errata_word
  794. cpu6_errata_word:
  795. .space 16
  796. #endif