reg_booke.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. /*
  2. * Contains register definitions common to the Book E PowerPC
  3. * specification. Notice that while the IBM-40x series of CPUs
  4. * are not true Book E PowerPCs, they borrowed a number of features
  5. * before Book E was finalized, and are included here as well. Unfortunatly,
  6. * they sometimes used different locations than true Book E CPUs did.
  7. */
  8. #ifdef __KERNEL__
  9. #ifndef __ASM_POWERPC_REG_BOOKE_H__
  10. #define __ASM_POWERPC_REG_BOOKE_H__
  11. /* Machine State Register (MSR) Fields */
  12. #define MSR_GS (1<<28) /* Guest state */
  13. #define MSR_UCLE (1<<26) /* User-mode cache lock enable */
  14. #define MSR_SPE (1<<25) /* Enable SPE */
  15. #define MSR_DWE (1<<10) /* Debug Wait Enable */
  16. #define MSR_UBLE (1<<10) /* BTB lock enable (e500) */
  17. #define MSR_IS MSR_IR /* Instruction Space */
  18. #define MSR_DS MSR_DR /* Data Space */
  19. #define MSR_PMM (1<<2) /* Performance monitor mark bit */
  20. #define MSR_CM (1<<31) /* Computation Mode (0=32-bit, 1=64-bit) */
  21. #if defined(CONFIG_PPC_BOOK3E_64)
  22. #define MSR_ MSR_ME | MSR_CE
  23. #define MSR_KERNEL MSR_ | MSR_CM
  24. #define MSR_USER32 MSR_ | MSR_PR | MSR_EE
  25. #define MSR_USER64 MSR_USER32 | MSR_CM
  26. #elif defined (CONFIG_40x)
  27. #define MSR_KERNEL (MSR_ME|MSR_RI|MSR_IR|MSR_DR|MSR_CE)
  28. #define MSR_USER (MSR_KERNEL|MSR_PR|MSR_EE)
  29. #else
  30. #define MSR_KERNEL (MSR_ME|MSR_RI|MSR_CE)
  31. #define MSR_USER (MSR_KERNEL|MSR_PR|MSR_EE)
  32. #endif
  33. /* Special Purpose Registers (SPRNs)*/
  34. #define SPRN_DECAR 0x036 /* Decrementer Auto Reload Register */
  35. #define SPRN_IVPR 0x03F /* Interrupt Vector Prefix Register */
  36. #define SPRN_USPRG0 0x100 /* User Special Purpose Register General 0 */
  37. #define SPRN_SPRG3R 0x103 /* Special Purpose Register General 3 Read */
  38. #define SPRN_SPRG4R 0x104 /* Special Purpose Register General 4 Read */
  39. #define SPRN_SPRG5R 0x105 /* Special Purpose Register General 5 Read */
  40. #define SPRN_SPRG6R 0x106 /* Special Purpose Register General 6 Read */
  41. #define SPRN_SPRG7R 0x107 /* Special Purpose Register General 7 Read */
  42. #define SPRN_SPRG4W 0x114 /* Special Purpose Register General 4 Write */
  43. #define SPRN_SPRG5W 0x115 /* Special Purpose Register General 5 Write */
  44. #define SPRN_SPRG6W 0x116 /* Special Purpose Register General 6 Write */
  45. #define SPRN_SPRG7W 0x117 /* Special Purpose Register General 7 Write */
  46. #define SPRN_EPCR 0x133 /* Embedded Processor Control Register */
  47. #define SPRN_DBCR2 0x136 /* Debug Control Register 2 */
  48. #define SPRN_IAC3 0x13A /* Instruction Address Compare 3 */
  49. #define SPRN_IAC4 0x13B /* Instruction Address Compare 4 */
  50. #define SPRN_DVC1 0x13E /* Data Value Compare Register 1 */
  51. #define SPRN_DVC2 0x13F /* Data Value Compare Register 2 */
  52. #define SPRN_MAS8 0x155 /* MMU Assist Register 8 */
  53. #define SPRN_TLB0PS 0x158 /* TLB 0 Page Size Register */
  54. #define SPRN_MAS5_MAS6 0x15c /* MMU Assist Register 5 || 6 */
  55. #define SPRN_MAS8_MAS1 0x15d /* MMU Assist Register 8 || 1 */
  56. #define SPRN_MAS7_MAS3 0x174 /* MMU Assist Register 7 || 3 */
  57. #define SPRN_MAS0_MAS1 0x175 /* MMU Assist Register 0 || 1 */
  58. #define SPRN_IVOR0 0x190 /* Interrupt Vector Offset Register 0 */
  59. #define SPRN_IVOR1 0x191 /* Interrupt Vector Offset Register 1 */
  60. #define SPRN_IVOR2 0x192 /* Interrupt Vector Offset Register 2 */
  61. #define SPRN_IVOR3 0x193 /* Interrupt Vector Offset Register 3 */
  62. #define SPRN_IVOR4 0x194 /* Interrupt Vector Offset Register 4 */
  63. #define SPRN_IVOR5 0x195 /* Interrupt Vector Offset Register 5 */
  64. #define SPRN_IVOR6 0x196 /* Interrupt Vector Offset Register 6 */
  65. #define SPRN_IVOR7 0x197 /* Interrupt Vector Offset Register 7 */
  66. #define SPRN_IVOR8 0x198 /* Interrupt Vector Offset Register 8 */
  67. #define SPRN_IVOR9 0x199 /* Interrupt Vector Offset Register 9 */
  68. #define SPRN_IVOR10 0x19A /* Interrupt Vector Offset Register 10 */
  69. #define SPRN_IVOR11 0x19B /* Interrupt Vector Offset Register 11 */
  70. #define SPRN_IVOR12 0x19C /* Interrupt Vector Offset Register 12 */
  71. #define SPRN_IVOR13 0x19D /* Interrupt Vector Offset Register 13 */
  72. #define SPRN_IVOR14 0x19E /* Interrupt Vector Offset Register 14 */
  73. #define SPRN_IVOR15 0x19F /* Interrupt Vector Offset Register 15 */
  74. #define SPRN_SPEFSCR 0x200 /* SPE & Embedded FP Status & Control */
  75. #define SPRN_BBEAR 0x201 /* Branch Buffer Entry Address Register */
  76. #define SPRN_BBTAR 0x202 /* Branch Buffer Target Address Register */
  77. #define SPRN_L1CFG0 0x203 /* L1 Cache Configure Register 0 */
  78. #define SPRN_L1CFG1 0x204 /* L1 Cache Configure Register 1 */
  79. #define SPRN_ATB 0x20E /* Alternate Time Base */
  80. #define SPRN_ATBL 0x20E /* Alternate Time Base Lower */
  81. #define SPRN_ATBU 0x20F /* Alternate Time Base Upper */
  82. #define SPRN_IVOR32 0x210 /* Interrupt Vector Offset Register 32 */
  83. #define SPRN_IVOR33 0x211 /* Interrupt Vector Offset Register 33 */
  84. #define SPRN_IVOR34 0x212 /* Interrupt Vector Offset Register 34 */
  85. #define SPRN_IVOR35 0x213 /* Interrupt Vector Offset Register 35 */
  86. #define SPRN_IVOR36 0x214 /* Interrupt Vector Offset Register 36 */
  87. #define SPRN_IVOR37 0x215 /* Interrupt Vector Offset Register 37 */
  88. #define SPRN_MCSRR0 0x23A /* Machine Check Save and Restore Register 0 */
  89. #define SPRN_MCSRR1 0x23B /* Machine Check Save and Restore Register 1 */
  90. #define SPRN_MCSR 0x23C /* Machine Check Status Register */
  91. #define SPRN_MCAR 0x23D /* Machine Check Address Register */
  92. #define SPRN_DSRR0 0x23E /* Debug Save and Restore Register 0 */
  93. #define SPRN_DSRR1 0x23F /* Debug Save and Restore Register 1 */
  94. #define SPRN_SPRG8 0x25C /* Special Purpose Register General 8 */
  95. #define SPRN_SPRG9 0x25D /* Special Purpose Register General 9 */
  96. #define SPRN_L1CSR2 0x25E /* L1 Cache Control and Status Register 2 */
  97. #define SPRN_MAS0 0x270 /* MMU Assist Register 0 */
  98. #define SPRN_MAS1 0x271 /* MMU Assist Register 1 */
  99. #define SPRN_MAS2 0x272 /* MMU Assist Register 2 */
  100. #define SPRN_MAS3 0x273 /* MMU Assist Register 3 */
  101. #define SPRN_MAS4 0x274 /* MMU Assist Register 4 */
  102. #define SPRN_MAS5 0x275 /* MMU Assist Register 5 */
  103. #define SPRN_MAS6 0x276 /* MMU Assist Register 6 */
  104. #define SPRN_PID1 0x279 /* Process ID Register 1 */
  105. #define SPRN_PID2 0x27A /* Process ID Register 2 */
  106. #define SPRN_TLB0CFG 0x2B0 /* TLB 0 Config Register */
  107. #define SPRN_TLB1CFG 0x2B1 /* TLB 1 Config Register */
  108. #define SPRN_TLB2CFG 0x2B2 /* TLB 2 Config Register */
  109. #define SPRN_TLB3CFG 0x2B3 /* TLB 3 Config Register */
  110. #define SPRN_EPR 0x2BE /* External Proxy Register */
  111. #define SPRN_CCR1 0x378 /* Core Configuration Register 1 */
  112. #define SPRN_ZPR 0x3B0 /* Zone Protection Register (40x) */
  113. #define SPRN_MAS7 0x3B0 /* MMU Assist Register 7 */
  114. #define SPRN_MMUCR 0x3B2 /* MMU Control Register */
  115. #define SPRN_CCR0 0x3B3 /* Core Configuration Register 0 */
  116. #define SPRN_EPLC 0x3B3 /* External Process ID Load Context */
  117. #define SPRN_EPSC 0x3B4 /* External Process ID Store Context */
  118. #define SPRN_SGR 0x3B9 /* Storage Guarded Register */
  119. #define SPRN_DCWR 0x3BA /* Data Cache Write-thru Register */
  120. #define SPRN_SLER 0x3BB /* Little-endian real mode */
  121. #define SPRN_SU0R 0x3BC /* "User 0" real mode (40x) */
  122. #define SPRN_DCMP 0x3D1 /* Data TLB Compare Register */
  123. #define SPRN_ICDBDR 0x3D3 /* Instruction Cache Debug Data Register */
  124. #define SPRN_EVPR 0x3D6 /* Exception Vector Prefix Register */
  125. #define SPRN_L1CSR0 0x3F2 /* L1 Cache Control and Status Register 0 */
  126. #define SPRN_L1CSR1 0x3F3 /* L1 Cache Control and Status Register 1 */
  127. #define SPRN_MMUCSR0 0x3F4 /* MMU Control and Status Register 0 */
  128. #define SPRN_MMUCFG 0x3F7 /* MMU Configuration Register */
  129. #define SPRN_PIT 0x3DB /* Programmable Interval Timer */
  130. #define SPRN_BUCSR 0x3F5 /* Branch Unit Control and Status */
  131. #define SPRN_L2CSR0 0x3F9 /* L2 Data Cache Control and Status Register 0 */
  132. #define SPRN_L2CSR1 0x3FA /* L2 Data Cache Control and Status Register 1 */
  133. #define SPRN_DCCR 0x3FA /* Data Cache Cacheability Register */
  134. #define SPRN_ICCR 0x3FB /* Instruction Cache Cacheability Register */
  135. #define SPRN_SVR 0x3FF /* System Version Register */
  136. /*
  137. * SPRs which have conflicting definitions on true Book E versus classic,
  138. * or IBM 40x.
  139. */
  140. #ifdef CONFIG_BOOKE
  141. #define SPRN_PID 0x030 /* Process ID */
  142. #define SPRN_PID0 SPRN_PID/* Process ID Register 0 */
  143. #define SPRN_CSRR0 0x03A /* Critical Save and Restore Register 0 */
  144. #define SPRN_CSRR1 0x03B /* Critical Save and Restore Register 1 */
  145. #define SPRN_DEAR 0x03D /* Data Error Address Register */
  146. #define SPRN_ESR 0x03E /* Exception Syndrome Register */
  147. #define SPRN_PIR 0x11E /* Processor Identification Register */
  148. #define SPRN_DBSR 0x130 /* Debug Status Register */
  149. #define SPRN_DBCR0 0x134 /* Debug Control Register 0 */
  150. #define SPRN_DBCR1 0x135 /* Debug Control Register 1 */
  151. #define SPRN_IAC1 0x138 /* Instruction Address Compare 1 */
  152. #define SPRN_IAC2 0x139 /* Instruction Address Compare 2 */
  153. #define SPRN_DAC1 0x13C /* Data Address Compare 1 */
  154. #define SPRN_DAC2 0x13D /* Data Address Compare 2 */
  155. #define SPRN_TSR 0x150 /* Timer Status Register */
  156. #define SPRN_TCR 0x154 /* Timer Control Register */
  157. #endif /* Book E */
  158. #ifdef CONFIG_40x
  159. #define SPRN_PID 0x3B1 /* Process ID */
  160. #define SPRN_DBCR1 0x3BD /* Debug Control Register 1 */
  161. #define SPRN_ESR 0x3D4 /* Exception Syndrome Register */
  162. #define SPRN_DEAR 0x3D5 /* Data Error Address Register */
  163. #define SPRN_TSR 0x3D8 /* Timer Status Register */
  164. #define SPRN_TCR 0x3DA /* Timer Control Register */
  165. #define SPRN_SRR2 0x3DE /* Save/Restore Register 2 */
  166. #define SPRN_SRR3 0x3DF /* Save/Restore Register 3 */
  167. #define SPRN_DBSR 0x3F0 /* Debug Status Register */
  168. #define SPRN_DBCR0 0x3F2 /* Debug Control Register 0 */
  169. #define SPRN_DAC1 0x3F6 /* Data Address Compare 1 */
  170. #define SPRN_DAC2 0x3F7 /* Data Address Compare 2 */
  171. #define SPRN_CSRR0 SPRN_SRR2 /* Critical Save and Restore Register 0 */
  172. #define SPRN_CSRR1 SPRN_SRR3 /* Critical Save and Restore Register 1 */
  173. #endif
  174. /* Bit definitions for CCR1. */
  175. #define CCR1_DPC 0x00000100 /* Disable L1 I-Cache/D-Cache parity checking */
  176. #define CCR1_TCS 0x00000080 /* Timer Clock Select */
  177. /* Bit definitions for the MCSR. */
  178. #define MCSR_MCS 0x80000000 /* Machine Check Summary */
  179. #define MCSR_IB 0x40000000 /* Instruction PLB Error */
  180. #define MCSR_DRB 0x20000000 /* Data Read PLB Error */
  181. #define MCSR_DWB 0x10000000 /* Data Write PLB Error */
  182. #define MCSR_TLBP 0x08000000 /* TLB Parity Error */
  183. #define MCSR_ICP 0x04000000 /* I-Cache Parity Error */
  184. #define MCSR_DCSP 0x02000000 /* D-Cache Search Parity Error */
  185. #define MCSR_DCFP 0x01000000 /* D-Cache Flush Parity Error */
  186. #define MCSR_IMPE 0x00800000 /* Imprecise Machine Check Exception */
  187. #ifdef CONFIG_E500
  188. #define MCSR_MCP 0x80000000UL /* Machine Check Input Pin */
  189. #define MCSR_ICPERR 0x40000000UL /* I-Cache Parity Error */
  190. #define MCSR_DCP_PERR 0x20000000UL /* D-Cache Push Parity Error */
  191. #define MCSR_DCPERR 0x10000000UL /* D-Cache Parity Error */
  192. #define MCSR_BUS_IAERR 0x00000080UL /* Instruction Address Error */
  193. #define MCSR_BUS_RAERR 0x00000040UL /* Read Address Error */
  194. #define MCSR_BUS_WAERR 0x00000020UL /* Write Address Error */
  195. #define MCSR_BUS_IBERR 0x00000010UL /* Instruction Data Error */
  196. #define MCSR_BUS_RBERR 0x00000008UL /* Read Data Bus Error */
  197. #define MCSR_BUS_WBERR 0x00000004UL /* Write Data Bus Error */
  198. #define MCSR_BUS_IPERR 0x00000002UL /* Instruction parity Error */
  199. #define MCSR_BUS_RPERR 0x00000001UL /* Read parity Error */
  200. /* e500 parts may set unused bits in MCSR; mask these off */
  201. #define MCSR_MASK (MCSR_MCP | MCSR_ICPERR | MCSR_DCP_PERR | \
  202. MCSR_DCPERR | MCSR_BUS_IAERR | MCSR_BUS_RAERR | \
  203. MCSR_BUS_WAERR | MCSR_BUS_IBERR | MCSR_BUS_RBERR | \
  204. MCSR_BUS_WBERR | MCSR_BUS_IPERR | MCSR_BUS_RPERR)
  205. #endif
  206. #ifdef CONFIG_E200
  207. #define MCSR_MCP 0x80000000UL /* Machine Check Input Pin */
  208. #define MCSR_CP_PERR 0x20000000UL /* Cache Push Parity Error */
  209. #define MCSR_CPERR 0x10000000UL /* Cache Parity Error */
  210. #define MCSR_EXCP_ERR 0x08000000UL /* ISI, ITLB, or Bus Error on 1st insn
  211. fetch for an exception handler */
  212. #define MCSR_BUS_IRERR 0x00000010UL /* Read Bus Error on instruction fetch*/
  213. #define MCSR_BUS_DRERR 0x00000008UL /* Read Bus Error on data load */
  214. #define MCSR_BUS_WRERR 0x00000004UL /* Write Bus Error on buffered
  215. store or cache line push */
  216. /* e200 parts may set unused bits in MCSR; mask these off */
  217. #define MCSR_MASK (MCSR_MCP | MCSR_CP_PERR | MCSR_CPERR | \
  218. MCSR_EXCP_ERR | MCSR_BUS_IRERR | MCSR_BUS_DRERR | \
  219. MCSR_BUS_WRERR)
  220. #endif
  221. /* Bit definitions for the DBSR. */
  222. /*
  223. * DBSR bits which have conflicting definitions on true Book E versus IBM 40x.
  224. */
  225. #ifdef CONFIG_BOOKE
  226. #define DBSR_IC 0x08000000 /* Instruction Completion */
  227. #define DBSR_BT 0x04000000 /* Branch Taken */
  228. #define DBSR_IRPT 0x02000000 /* Exception Debug Event */
  229. #define DBSR_TIE 0x01000000 /* Trap Instruction Event */
  230. #define DBSR_IAC1 0x00800000 /* Instr Address Compare 1 Event */
  231. #define DBSR_IAC2 0x00400000 /* Instr Address Compare 2 Event */
  232. #define DBSR_IAC3 0x00200000 /* Instr Address Compare 3 Event */
  233. #define DBSR_IAC4 0x00100000 /* Instr Address Compare 4 Event */
  234. #define DBSR_DAC1R 0x00080000 /* Data Addr Compare 1 Read Event */
  235. #define DBSR_DAC1W 0x00040000 /* Data Addr Compare 1 Write Event */
  236. #define DBSR_DAC2R 0x00020000 /* Data Addr Compare 2 Read Event */
  237. #define DBSR_DAC2W 0x00010000 /* Data Addr Compare 2 Write Event */
  238. #define DBSR_RET 0x00008000 /* Return Debug Event */
  239. #define DBSR_CIRPT 0x00000040 /* Critical Interrupt Taken Event */
  240. #define DBSR_CRET 0x00000020 /* Critical Return Debug Event */
  241. #endif
  242. #ifdef CONFIG_40x
  243. #define DBSR_IC 0x80000000 /* Instruction Completion */
  244. #define DBSR_BT 0x40000000 /* Branch taken */
  245. #define DBSR_IRPT 0x20000000 /* Exception Debug Event */
  246. #define DBSR_TIE 0x10000000 /* Trap Instruction debug Event */
  247. #define DBSR_IAC1 0x04000000 /* Instruction Address Compare 1 Event */
  248. #define DBSR_IAC2 0x02000000 /* Instruction Address Compare 2 Event */
  249. #define DBSR_IAC3 0x00080000 /* Instruction Address Compare 3 Event */
  250. #define DBSR_IAC4 0x00040000 /* Instruction Address Compare 4 Event */
  251. #define DBSR_DAC1R 0x01000000 /* Data Address Compare 1 Read Event */
  252. #define DBSR_DAC1W 0x00800000 /* Data Address Compare 1 Write Event */
  253. #define DBSR_DAC2R 0x00400000 /* Data Address Compare 2 Read Event */
  254. #define DBSR_DAC2W 0x00200000 /* Data Address Compare 2 Write Event */
  255. #endif
  256. /* Bit definitions related to the ESR. */
  257. #define ESR_MCI 0x80000000 /* Machine Check - Instruction */
  258. #define ESR_IMCP 0x80000000 /* Instr. Machine Check - Protection */
  259. #define ESR_IMCN 0x40000000 /* Instr. Machine Check - Non-config */
  260. #define ESR_IMCB 0x20000000 /* Instr. Machine Check - Bus error */
  261. #define ESR_IMCT 0x10000000 /* Instr. Machine Check - Timeout */
  262. #define ESR_PIL 0x08000000 /* Program Exception - Illegal */
  263. #define ESR_PPR 0x04000000 /* Program Exception - Privileged */
  264. #define ESR_PTR 0x02000000 /* Program Exception - Trap */
  265. #define ESR_FP 0x01000000 /* Floating Point Operation */
  266. #define ESR_DST 0x00800000 /* Storage Exception - Data miss */
  267. #define ESR_DIZ 0x00400000 /* Storage Exception - Zone fault */
  268. #define ESR_ST 0x00800000 /* Store Operation */
  269. #define ESR_DLK 0x00200000 /* Data Cache Locking */
  270. #define ESR_ILK 0x00100000 /* Instr. Cache Locking */
  271. #define ESR_PUO 0x00040000 /* Unimplemented Operation exception */
  272. #define ESR_BO 0x00020000 /* Byte Ordering */
  273. /* Bit definitions related to the DBCR0. */
  274. #if defined(CONFIG_40x)
  275. #define DBCR0_EDM 0x80000000 /* External Debug Mode */
  276. #define DBCR0_IDM 0x40000000 /* Internal Debug Mode */
  277. #define DBCR0_RST 0x30000000 /* all the bits in the RST field */
  278. #define DBCR0_RST_SYSTEM 0x30000000 /* System Reset */
  279. #define DBCR0_RST_CHIP 0x20000000 /* Chip Reset */
  280. #define DBCR0_RST_CORE 0x10000000 /* Core Reset */
  281. #define DBCR0_RST_NONE 0x00000000 /* No Reset */
  282. #define DBCR0_IC 0x08000000 /* Instruction Completion */
  283. #define DBCR0_ICMP DBCR0_IC
  284. #define DBCR0_BT 0x04000000 /* Branch Taken */
  285. #define DBCR0_BRT DBCR0_BT
  286. #define DBCR0_EDE 0x02000000 /* Exception Debug Event */
  287. #define DBCR0_IRPT DBCR0_EDE
  288. #define DBCR0_TDE 0x01000000 /* TRAP Debug Event */
  289. #define DBCR0_IA1 0x00800000 /* Instr Addr compare 1 enable */
  290. #define DBCR0_IAC1 DBCR0_IA1
  291. #define DBCR0_IA2 0x00400000 /* Instr Addr compare 2 enable */
  292. #define DBCR0_IAC2 DBCR0_IA2
  293. #define DBCR0_IA12 0x00200000 /* Instr Addr 1-2 range enable */
  294. #define DBCR0_IA12X 0x00100000 /* Instr Addr 1-2 range eXclusive */
  295. #define DBCR0_IA3 0x00080000 /* Instr Addr compare 3 enable */
  296. #define DBCR0_IAC3 DBCR0_IA3
  297. #define DBCR0_IA4 0x00040000 /* Instr Addr compare 4 enable */
  298. #define DBCR0_IAC4 DBCR0_IA4
  299. #define DBCR0_IA34 0x00020000 /* Instr Addr 3-4 range Enable */
  300. #define DBCR0_IA34X 0x00010000 /* Instr Addr 3-4 range eXclusive */
  301. #define DBCR0_IA12T 0x00008000 /* Instr Addr 1-2 range Toggle */
  302. #define DBCR0_IA34T 0x00004000 /* Instr Addr 3-4 range Toggle */
  303. #define DBCR0_FT 0x00000001 /* Freeze Timers on debug event */
  304. #elif defined(CONFIG_BOOKE)
  305. #define DBCR0_EDM 0x80000000 /* External Debug Mode */
  306. #define DBCR0_IDM 0x40000000 /* Internal Debug Mode */
  307. #define DBCR0_RST 0x30000000 /* all the bits in the RST field */
  308. /* DBCR0_RST_* is 44x specific and not followed in fsl booke */
  309. #define DBCR0_RST_SYSTEM 0x30000000 /* System Reset */
  310. #define DBCR0_RST_CHIP 0x20000000 /* Chip Reset */
  311. #define DBCR0_RST_CORE 0x10000000 /* Core Reset */
  312. #define DBCR0_RST_NONE 0x00000000 /* No Reset */
  313. #define DBCR0_ICMP 0x08000000 /* Instruction Completion */
  314. #define DBCR0_IC DBCR0_ICMP
  315. #define DBCR0_BRT 0x04000000 /* Branch Taken */
  316. #define DBCR0_BT DBCR0_BRT
  317. #define DBCR0_IRPT 0x02000000 /* Exception Debug Event */
  318. #define DBCR0_TDE 0x01000000 /* TRAP Debug Event */
  319. #define DBCR0_TIE DBCR0_TDE
  320. #define DBCR0_IAC1 0x00800000 /* Instr Addr compare 1 enable */
  321. #define DBCR0_IAC2 0x00400000 /* Instr Addr compare 2 enable */
  322. #define DBCR0_IAC3 0x00200000 /* Instr Addr compare 3 enable */
  323. #define DBCR0_IAC4 0x00100000 /* Instr Addr compare 4 enable */
  324. #define DBCR0_DAC1R 0x00080000 /* DAC 1 Read enable */
  325. #define DBCR0_DAC1W 0x00040000 /* DAC 1 Write enable */
  326. #define DBCR0_DAC2R 0x00020000 /* DAC 2 Read enable */
  327. #define DBCR0_DAC2W 0x00010000 /* DAC 2 Write enable */
  328. #define DBCR0_RET 0x00008000 /* Return Debug Event */
  329. #define DBCR0_CIRPT 0x00000040 /* Critical Interrupt Taken Event */
  330. #define DBCR0_CRET 0x00000020 /* Critical Return Debug Event */
  331. #define DBCR0_FT 0x00000001 /* Freeze Timers on debug event */
  332. /* Bit definitions related to the DBCR1. */
  333. #define DBCR1_IAC12M 0x00800000 /* Instr Addr 1-2 range enable */
  334. #define DBCR1_IAC12MX 0x00C00000 /* Instr Addr 1-2 range eXclusive */
  335. #define DBCR1_IAC12AT 0x00010000 /* Instr Addr 1-2 range Toggle */
  336. #define DBCR1_IAC34M 0x00000080 /* Instr Addr 3-4 range enable */
  337. #define DBCR1_IAC34MX 0x000000C0 /* Instr Addr 3-4 range eXclusive */
  338. #define DBCR1_IAC34AT 0x00000001 /* Instr Addr 3-4 range Toggle */
  339. /* Bit definitions related to the DBCR2. */
  340. #define DBCR2_DAC12M 0x00800000 /* DAC 1-2 range enable */
  341. #define DBCR2_DAC12MX 0x00C00000 /* DAC 1-2 range eXclusive */
  342. #define DBCR2_DAC12A 0x00200000 /* DAC 1-2 Asynchronous */
  343. #endif
  344. /* Bit definitions related to the TCR. */
  345. #define TCR_WP(x) (((x)&0x3)<<30) /* WDT Period */
  346. #define TCR_WP_MASK TCR_WP(3)
  347. #define WP_2_17 0 /* 2^17 clocks */
  348. #define WP_2_21 1 /* 2^21 clocks */
  349. #define WP_2_25 2 /* 2^25 clocks */
  350. #define WP_2_29 3 /* 2^29 clocks */
  351. #define TCR_WRC(x) (((x)&0x3)<<28) /* WDT Reset Control */
  352. #define TCR_WRC_MASK TCR_WRC(3)
  353. #define WRC_NONE 0 /* No reset will occur */
  354. #define WRC_CORE 1 /* Core reset will occur */
  355. #define WRC_CHIP 2 /* Chip reset will occur */
  356. #define WRC_SYSTEM 3 /* System reset will occur */
  357. #define TCR_WIE 0x08000000 /* WDT Interrupt Enable */
  358. #define TCR_PIE 0x04000000 /* PIT Interrupt Enable */
  359. #define TCR_DIE TCR_PIE /* DEC Interrupt Enable */
  360. #define TCR_FP(x) (((x)&0x3)<<24) /* FIT Period */
  361. #define TCR_FP_MASK TCR_FP(3)
  362. #define FP_2_9 0 /* 2^9 clocks */
  363. #define FP_2_13 1 /* 2^13 clocks */
  364. #define FP_2_17 2 /* 2^17 clocks */
  365. #define FP_2_21 3 /* 2^21 clocks */
  366. #define TCR_FIE 0x00800000 /* FIT Interrupt Enable */
  367. #define TCR_ARE 0x00400000 /* Auto Reload Enable */
  368. /* Bit definitions for the TSR. */
  369. #define TSR_ENW 0x80000000 /* Enable Next Watchdog */
  370. #define TSR_WIS 0x40000000 /* WDT Interrupt Status */
  371. #define TSR_WRS(x) (((x)&0x3)<<28) /* WDT Reset Status */
  372. #define WRS_NONE 0 /* No WDT reset occurred */
  373. #define WRS_CORE 1 /* WDT forced core reset */
  374. #define WRS_CHIP 2 /* WDT forced chip reset */
  375. #define WRS_SYSTEM 3 /* WDT forced system reset */
  376. #define TSR_PIS 0x08000000 /* PIT Interrupt Status */
  377. #define TSR_DIS TSR_PIS /* DEC Interrupt Status */
  378. #define TSR_FIS 0x04000000 /* FIT Interrupt Status */
  379. /* Bit definitions for the DCCR. */
  380. #define DCCR_NOCACHE 0 /* Noncacheable */
  381. #define DCCR_CACHE 1 /* Cacheable */
  382. /* Bit definitions for DCWR. */
  383. #define DCWR_COPY 0 /* Copy-back */
  384. #define DCWR_WRITE 1 /* Write-through */
  385. /* Bit definitions for ICCR. */
  386. #define ICCR_NOCACHE 0 /* Noncacheable */
  387. #define ICCR_CACHE 1 /* Cacheable */
  388. /* Bit definitions for L1CSR0. */
  389. #define L1CSR0_CPE 0x00010000 /* Data Cache Parity Enable */
  390. #define L1CSR0_CLFC 0x00000100 /* Cache Lock Bits Flash Clear */
  391. #define L1CSR0_DCFI 0x00000002 /* Data Cache Flash Invalidate */
  392. #define L1CSR0_CFI 0x00000002 /* Cache Flash Invalidate */
  393. #define L1CSR0_DCE 0x00000001 /* Data Cache Enable */
  394. /* Bit definitions for L1CSR1. */
  395. #define L1CSR1_CPE 0x00010000 /* Instruction Cache Parity Enable */
  396. #define L1CSR1_ICLFR 0x00000100 /* Instr Cache Lock Bits Flash Reset */
  397. #define L1CSR1_ICFI 0x00000002 /* Instr Cache Flash Invalidate */
  398. #define L1CSR1_ICE 0x00000001 /* Instr Cache Enable */
  399. /* Bit definitions for L2CSR0. */
  400. #define L2CSR0_L2E 0x80000000 /* L2 Cache Enable */
  401. #define L2CSR0_L2PE 0x40000000 /* L2 Cache Parity/ECC Enable */
  402. #define L2CSR0_L2WP 0x1c000000 /* L2 I/D Way Partioning */
  403. #define L2CSR0_L2CM 0x03000000 /* L2 Cache Coherency Mode */
  404. #define L2CSR0_L2FI 0x00200000 /* L2 Cache Flash Invalidate */
  405. #define L2CSR0_L2IO 0x00100000 /* L2 Cache Instruction Only */
  406. #define L2CSR0_L2DO 0x00010000 /* L2 Cache Data Only */
  407. #define L2CSR0_L2REP 0x00003000 /* L2 Line Replacement Algo */
  408. #define L2CSR0_L2FL 0x00000800 /* L2 Cache Flush */
  409. #define L2CSR0_L2LFC 0x00000400 /* L2 Cache Lock Flash Clear */
  410. #define L2CSR0_L2LOA 0x00000080 /* L2 Cache Lock Overflow Allocate */
  411. #define L2CSR0_L2LO 0x00000020 /* L2 Cache Lock Overflow */
  412. /* Bit definitions for SGR. */
  413. #define SGR_NORMAL 0 /* Speculative fetching allowed. */
  414. #define SGR_GUARDED 1 /* Speculative fetching disallowed. */
  415. /* Bit definitions for EPCR */
  416. #define SPRN_EPCR_EXTGS 0x80000000 /* External Input interrupt
  417. * directed to Guest state */
  418. #define SPRN_EPCR_DTLBGS 0x40000000 /* Data TLB Error interrupt
  419. * directed to guest state */
  420. #define SPRN_EPCR_ITLBGS 0x20000000 /* Instr. TLB error interrupt
  421. * directed to guest state */
  422. #define SPRN_EPCR_DSIGS 0x10000000 /* Data Storage interrupt
  423. * directed to guest state */
  424. #define SPRN_EPCR_ISIGS 0x08000000 /* Instr. Storage interrupt
  425. * directed to guest state */
  426. #define SPRN_EPCR_DUVD 0x04000000 /* Disable Hypervisor Debug */
  427. #define SPRN_EPCR_ICM 0x02000000 /* Interrupt computation mode
  428. * (copied to MSR:CM on intr) */
  429. #define SPRN_EPCR_GICM 0x01000000 /* Guest Interrupt Comp. mode */
  430. #define SPRN_EPCR_DGTMI 0x00800000 /* Disable TLB Guest Management
  431. * instructions */
  432. #define SPRN_EPCR_DMIUH 0x00400000 /* Disable MAS Interrupt updates
  433. * for hypervisor */
  434. /*
  435. * The IBM-403 is an even more odd special case, as it is much
  436. * older than the IBM-405 series. We put these down here incase someone
  437. * wishes to support these machines again.
  438. */
  439. #ifdef CONFIG_403GCX
  440. /* Special Purpose Registers (SPRNs)*/
  441. #define SPRN_TBHU 0x3CC /* Time Base High User-mode */
  442. #define SPRN_TBLU 0x3CD /* Time Base Low User-mode */
  443. #define SPRN_CDBCR 0x3D7 /* Cache Debug Control Register */
  444. #define SPRN_TBHI 0x3DC /* Time Base High */
  445. #define SPRN_TBLO 0x3DD /* Time Base Low */
  446. #define SPRN_DBCR 0x3F2 /* Debug Control Regsiter */
  447. #define SPRN_PBL1 0x3FC /* Protection Bound Lower 1 */
  448. #define SPRN_PBL2 0x3FE /* Protection Bound Lower 2 */
  449. #define SPRN_PBU1 0x3FD /* Protection Bound Upper 1 */
  450. #define SPRN_PBU2 0x3FF /* Protection Bound Upper 2 */
  451. /* Bit definitions for the DBCR. */
  452. #define DBCR_EDM DBCR0_EDM
  453. #define DBCR_IDM DBCR0_IDM
  454. #define DBCR_RST(x) (((x) & 0x3) << 28)
  455. #define DBCR_RST_NONE 0
  456. #define DBCR_RST_CORE 1
  457. #define DBCR_RST_CHIP 2
  458. #define DBCR_RST_SYSTEM 3
  459. #define DBCR_IC DBCR0_IC /* Instruction Completion Debug Evnt */
  460. #define DBCR_BT DBCR0_BT /* Branch Taken Debug Event */
  461. #define DBCR_EDE DBCR0_EDE /* Exception Debug Event */
  462. #define DBCR_TDE DBCR0_TDE /* TRAP Debug Event */
  463. #define DBCR_FER 0x00F80000 /* First Events Remaining Mask */
  464. #define DBCR_FT 0x00040000 /* Freeze Timers on Debug Event */
  465. #define DBCR_IA1 0x00020000 /* Instr. Addr. Compare 1 Enable */
  466. #define DBCR_IA2 0x00010000 /* Instr. Addr. Compare 2 Enable */
  467. #define DBCR_D1R 0x00008000 /* Data Addr. Compare 1 Read Enable */
  468. #define DBCR_D1W 0x00004000 /* Data Addr. Compare 1 Write Enable */
  469. #define DBCR_D1S(x) (((x) & 0x3) << 12) /* Data Adrr. Compare 1 Size */
  470. #define DAC_BYTE 0
  471. #define DAC_HALF 1
  472. #define DAC_WORD 2
  473. #define DAC_QUAD 3
  474. #define DBCR_D2R 0x00000800 /* Data Addr. Compare 2 Read Enable */
  475. #define DBCR_D2W 0x00000400 /* Data Addr. Compare 2 Write Enable */
  476. #define DBCR_D2S(x) (((x) & 0x3) << 8) /* Data Addr. Compare 2 Size */
  477. #define DBCR_SBT 0x00000040 /* Second Branch Taken Debug Event */
  478. #define DBCR_SED 0x00000020 /* Second Exception Debug Event */
  479. #define DBCR_STD 0x00000010 /* Second Trap Debug Event */
  480. #define DBCR_SIA 0x00000008 /* Second IAC Enable */
  481. #define DBCR_SDA 0x00000004 /* Second DAC Enable */
  482. #define DBCR_JOI 0x00000002 /* JTAG Serial Outbound Int. Enable */
  483. #define DBCR_JII 0x00000001 /* JTAG Serial Inbound Int. Enable */
  484. #endif /* 403GCX */
  485. #endif /* __ASM_POWERPC_REG_BOOKE_H__ */
  486. #endif /* __KERNEL__ */