perf_event.h 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. /*
  2. * Performance event support - PowerPC-specific definitions.
  3. *
  4. * Copyright 2008-2009 Paul Mackerras, IBM Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/types.h>
  12. #include <asm/hw_irq.h>
  13. #define MAX_HWEVENTS 8
  14. #define MAX_EVENT_ALTERNATIVES 8
  15. #define MAX_LIMITED_HWCOUNTERS 2
  16. /*
  17. * This struct provides the constants and functions needed to
  18. * describe the PMU on a particular POWER-family CPU.
  19. */
  20. struct power_pmu {
  21. const char *name;
  22. int n_counter;
  23. int max_alternatives;
  24. unsigned long add_fields;
  25. unsigned long test_adder;
  26. int (*compute_mmcr)(u64 events[], int n_ev,
  27. unsigned int hwc[], unsigned long mmcr[]);
  28. int (*get_constraint)(u64 event_id, unsigned long *mskp,
  29. unsigned long *valp);
  30. int (*get_alternatives)(u64 event_id, unsigned int flags,
  31. u64 alt[]);
  32. void (*disable_pmc)(unsigned int pmc, unsigned long mmcr[]);
  33. int (*limited_pmc_event)(u64 event_id);
  34. u32 flags;
  35. int n_generic;
  36. int *generic_events;
  37. int (*cache_events)[PERF_COUNT_HW_CACHE_MAX]
  38. [PERF_COUNT_HW_CACHE_OP_MAX]
  39. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  40. };
  41. /*
  42. * Values for power_pmu.flags
  43. */
  44. #define PPMU_LIMITED_PMC5_6 1 /* PMC5/6 have limited function */
  45. #define PPMU_ALT_SIPR 2 /* uses alternate posn for SIPR/HV */
  46. /*
  47. * Values for flags to get_alternatives()
  48. */
  49. #define PPMU_LIMITED_PMC_OK 1 /* can put this on a limited PMC */
  50. #define PPMU_LIMITED_PMC_REQD 2 /* have to put this on a limited PMC */
  51. #define PPMU_ONLY_COUNT_RUN 4 /* only counting in run state */
  52. extern int register_power_pmu(struct power_pmu *);
  53. struct pt_regs;
  54. extern unsigned long perf_misc_flags(struct pt_regs *regs);
  55. extern unsigned long perf_instruction_pointer(struct pt_regs *regs);
  56. #define PERF_EVENT_INDEX_OFFSET 1
  57. /*
  58. * Only override the default definitions in include/linux/perf_event.h
  59. * if we have hardware PMU support.
  60. */
  61. #ifdef CONFIG_PPC_PERF_CTRS
  62. #define perf_misc_flags(regs) perf_misc_flags(regs)
  63. #endif
  64. /*
  65. * The power_pmu.get_constraint function returns a 32/64-bit value and
  66. * a 32/64-bit mask that express the constraints between this event_id and
  67. * other events.
  68. *
  69. * The value and mask are divided up into (non-overlapping) bitfields
  70. * of three different types:
  71. *
  72. * Select field: this expresses the constraint that some set of bits
  73. * in MMCR* needs to be set to a specific value for this event_id. For a
  74. * select field, the mask contains 1s in every bit of the field, and
  75. * the value contains a unique value for each possible setting of the
  76. * MMCR* bits. The constraint checking code will ensure that two events
  77. * that set the same field in their masks have the same value in their
  78. * value dwords.
  79. *
  80. * Add field: this expresses the constraint that there can be at most
  81. * N events in a particular class. A field of k bits can be used for
  82. * N <= 2^(k-1) - 1. The mask has the most significant bit of the field
  83. * set (and the other bits 0), and the value has only the least significant
  84. * bit of the field set. In addition, the 'add_fields' and 'test_adder'
  85. * in the struct power_pmu for this processor come into play. The
  86. * add_fields value contains 1 in the LSB of the field, and the
  87. * test_adder contains 2^(k-1) - 1 - N in the field.
  88. *
  89. * NAND field: this expresses the constraint that you may not have events
  90. * in all of a set of classes. (For example, on PPC970, you can't select
  91. * events from the FPU, ISU and IDU simultaneously, although any two are
  92. * possible.) For N classes, the field is N+1 bits wide, and each class
  93. * is assigned one bit from the least-significant N bits. The mask has
  94. * only the most-significant bit set, and the value has only the bit
  95. * for the event_id's class set. The test_adder has the least significant
  96. * bit set in the field.
  97. *
  98. * If an event_id is not subject to the constraint expressed by a particular
  99. * field, then it will have 0 in both the mask and value for that field.
  100. */