pci-bridge.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. #ifndef _ASM_POWERPC_PCI_BRIDGE_H
  2. #define _ASM_POWERPC_PCI_BRIDGE_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/pci.h>
  11. #include <linux/list.h>
  12. #include <linux/ioport.h>
  13. struct device_node;
  14. enum {
  15. /* Force re-assigning all resources (ignore firmware
  16. * setup completely)
  17. */
  18. PPC_PCI_REASSIGN_ALL_RSRC = 0x00000001,
  19. /* Re-assign all bus numbers */
  20. PPC_PCI_REASSIGN_ALL_BUS = 0x00000002,
  21. /* Do not try to assign, just use existing setup */
  22. PPC_PCI_PROBE_ONLY = 0x00000004,
  23. /* Don't bother with ISA alignment unless the bridge has
  24. * ISA forwarding enabled
  25. */
  26. PPC_PCI_CAN_SKIP_ISA_ALIGN = 0x00000008,
  27. /* Enable domain numbers in /proc */
  28. PPC_PCI_ENABLE_PROC_DOMAINS = 0x00000010,
  29. /* ... except for domain 0 */
  30. PPC_PCI_COMPAT_DOMAIN_0 = 0x00000020,
  31. };
  32. #ifdef CONFIG_PCI
  33. extern unsigned int ppc_pci_flags;
  34. static inline void ppc_pci_set_flags(int flags)
  35. {
  36. ppc_pci_flags = flags;
  37. }
  38. static inline void ppc_pci_add_flags(int flags)
  39. {
  40. ppc_pci_flags |= flags;
  41. }
  42. static inline int ppc_pci_has_flag(int flag)
  43. {
  44. return (ppc_pci_flags & flag);
  45. }
  46. #else
  47. static inline void ppc_pci_set_flags(int flags) { }
  48. static inline void ppc_pci_add_flags(int flags) { }
  49. static inline int ppc_pci_has_flag(int flag)
  50. {
  51. return 0;
  52. }
  53. #endif
  54. /*
  55. * Structure of a PCI controller (host bridge)
  56. */
  57. struct pci_controller {
  58. struct pci_bus *bus;
  59. char is_dynamic;
  60. #ifdef CONFIG_PPC64
  61. int node;
  62. #endif
  63. struct device_node *dn;
  64. struct list_head list_node;
  65. struct device *parent;
  66. int first_busno;
  67. int last_busno;
  68. int self_busno;
  69. void __iomem *io_base_virt;
  70. #ifdef CONFIG_PPC64
  71. void *io_base_alloc;
  72. #endif
  73. resource_size_t io_base_phys;
  74. resource_size_t pci_io_size;
  75. /* Some machines (PReP) have a non 1:1 mapping of
  76. * the PCI memory space in the CPU bus space
  77. */
  78. resource_size_t pci_mem_offset;
  79. /* Some machines have a special region to forward the ISA
  80. * "memory" cycles such as VGA memory regions. Left to 0
  81. * if unsupported
  82. */
  83. resource_size_t isa_mem_phys;
  84. resource_size_t isa_mem_size;
  85. struct pci_ops *ops;
  86. unsigned int __iomem *cfg_addr;
  87. void __iomem *cfg_data;
  88. /*
  89. * Used for variants of PCI indirect handling and possible quirks:
  90. * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
  91. * EXT_REG - provides access to PCI-e extended registers
  92. * SURPRESS_PRIMARY_BUS - we surpress the setting of PCI_PRIMARY_BUS
  93. * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
  94. * to determine which bus number to match on when generating type0
  95. * config cycles
  96. * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
  97. * hanging if we don't have link and try to do config cycles to
  98. * anything but the PHB. Only allow talking to the PHB if this is
  99. * set.
  100. * BIG_ENDIAN - cfg_addr is a big endian register
  101. * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
  102. * the PLB4. Effectively disable MRM commands by setting this.
  103. */
  104. #define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
  105. #define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
  106. #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
  107. #define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
  108. #define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
  109. #define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020
  110. u32 indirect_type;
  111. /* Currently, we limit ourselves to 1 IO range and 3 mem
  112. * ranges since the common pci_bus structure can't handle more
  113. */
  114. struct resource io_resource;
  115. struct resource mem_resources[3];
  116. int global_number; /* PCI domain number */
  117. resource_size_t dma_window_base_cur;
  118. resource_size_t dma_window_size;
  119. #ifdef CONFIG_PPC64
  120. unsigned long buid;
  121. void *private_data;
  122. #endif /* CONFIG_PPC64 */
  123. };
  124. /* These are used for config access before all the PCI probing
  125. has been done. */
  126. extern int early_read_config_byte(struct pci_controller *hose, int bus,
  127. int dev_fn, int where, u8 *val);
  128. extern int early_read_config_word(struct pci_controller *hose, int bus,
  129. int dev_fn, int where, u16 *val);
  130. extern int early_read_config_dword(struct pci_controller *hose, int bus,
  131. int dev_fn, int where, u32 *val);
  132. extern int early_write_config_byte(struct pci_controller *hose, int bus,
  133. int dev_fn, int where, u8 val);
  134. extern int early_write_config_word(struct pci_controller *hose, int bus,
  135. int dev_fn, int where, u16 val);
  136. extern int early_write_config_dword(struct pci_controller *hose, int bus,
  137. int dev_fn, int where, u32 val);
  138. extern int early_find_capability(struct pci_controller *hose, int bus,
  139. int dev_fn, int cap);
  140. extern void setup_indirect_pci(struct pci_controller* hose,
  141. resource_size_t cfg_addr,
  142. resource_size_t cfg_data, u32 flags);
  143. #ifndef CONFIG_PPC64
  144. static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
  145. {
  146. return bus->sysdata;
  147. }
  148. static inline int isa_vaddr_is_ioport(void __iomem *address)
  149. {
  150. /* No specific ISA handling on ppc32 at this stage, it
  151. * all goes through PCI
  152. */
  153. return 0;
  154. }
  155. #else /* CONFIG_PPC64 */
  156. /*
  157. * PCI stuff, for nodes representing PCI devices, pointed to
  158. * by device_node->data.
  159. */
  160. struct iommu_table;
  161. struct pci_dn {
  162. int busno; /* pci bus number */
  163. int devfn; /* pci device and function number */
  164. struct pci_controller *phb; /* for pci devices */
  165. struct iommu_table *iommu_table; /* for phb's or bridges */
  166. struct device_node *node; /* back-pointer to the device_node */
  167. int pci_ext_config_space; /* for pci devices */
  168. #ifdef CONFIG_EEH
  169. struct pci_dev *pcidev; /* back-pointer to the pci device */
  170. int class_code; /* pci device class */
  171. int eeh_mode; /* See eeh.h for possible EEH_MODEs */
  172. int eeh_config_addr;
  173. int eeh_pe_config_addr; /* new-style partition endpoint address */
  174. int eeh_check_count; /* # times driver ignored error */
  175. int eeh_freeze_count; /* # times this device froze up. */
  176. int eeh_false_positives; /* # times this device reported #ff's */
  177. u32 config_space[16]; /* saved PCI config space */
  178. #endif
  179. };
  180. /* Get the pointer to a device_node's pci_dn */
  181. #define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
  182. extern struct device_node *fetch_dev_dn(struct pci_dev *dev);
  183. extern void * update_dn_pci_info(struct device_node *dn, void *data);
  184. /* Get a device_node from a pci_dev. This code must be fast except
  185. * in the case where the sysdata is incorrect and needs to be fixed
  186. * up (this will only happen once).
  187. * In this case the sysdata will have been inherited from a PCI host
  188. * bridge or a PCI-PCI bridge further up the tree, so it will point
  189. * to a valid struct pci_dn, just not the one we want.
  190. */
  191. static inline struct device_node *pci_device_to_OF_node(struct pci_dev *dev)
  192. {
  193. struct device_node *dn = dev->sysdata;
  194. struct pci_dn *pdn = dn->data;
  195. if (pdn && pdn->devfn == dev->devfn && pdn->busno == dev->bus->number)
  196. return dn; /* fast path. sysdata is good */
  197. return fetch_dev_dn(dev);
  198. }
  199. static inline int pci_device_from_OF_node(struct device_node *np,
  200. u8 *bus, u8 *devfn)
  201. {
  202. if (!PCI_DN(np))
  203. return -ENODEV;
  204. *bus = PCI_DN(np)->busno;
  205. *devfn = PCI_DN(np)->devfn;
  206. return 0;
  207. }
  208. static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
  209. {
  210. if (bus->self)
  211. return pci_device_to_OF_node(bus->self);
  212. else
  213. return bus->sysdata; /* Must be root bus (PHB) */
  214. }
  215. /** Find the bus corresponding to the indicated device node */
  216. extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
  217. /** Remove all of the PCI devices under this bus */
  218. extern void pcibios_remove_pci_devices(struct pci_bus *bus);
  219. /** Discover new pci devices under this bus, and add them */
  220. extern void pcibios_add_pci_devices(struct pci_bus *bus);
  221. static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
  222. {
  223. struct device_node *busdn = bus->sysdata;
  224. BUG_ON(busdn == NULL);
  225. return PCI_DN(busdn)->phb;
  226. }
  227. extern void isa_bridge_find_early(struct pci_controller *hose);
  228. static inline int isa_vaddr_is_ioport(void __iomem *address)
  229. {
  230. /* Check if address hits the reserved legacy IO range */
  231. unsigned long ea = (unsigned long)address;
  232. return ea >= ISA_IO_BASE && ea < ISA_IO_END;
  233. }
  234. extern int pcibios_unmap_io_space(struct pci_bus *bus);
  235. extern int pcibios_map_io_space(struct pci_bus *bus);
  236. #ifdef CONFIG_NUMA
  237. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
  238. #else
  239. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
  240. #endif
  241. #endif /* CONFIG_PPC64 */
  242. /* Get the PCI host controller for an OF device */
  243. extern struct pci_controller *pci_find_hose_for_OF_device(
  244. struct device_node* node);
  245. /* Fill up host controller resources from the OF node */
  246. extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  247. struct device_node *dev, int primary);
  248. /* Allocate & free a PCI host bridge structure */
  249. extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
  250. extern void pcibios_free_controller(struct pci_controller *phb);
  251. extern void pcibios_setup_phb_resources(struct pci_controller *hose);
  252. #ifdef CONFIG_PCI
  253. extern unsigned long pci_address_to_pio(phys_addr_t address);
  254. extern int pcibios_vaddr_is_ioport(void __iomem *address);
  255. #else
  256. static inline unsigned long pci_address_to_pio(phys_addr_t address)
  257. {
  258. return (unsigned long)-1;
  259. }
  260. static inline int pcibios_vaddr_is_ioport(void __iomem *address)
  261. {
  262. return 0;
  263. }
  264. #endif /* CONFIG_PCI */
  265. #endif /* __KERNEL__ */
  266. #endif /* _ASM_POWERPC_PCI_BRIDGE_H */