mpc52xx_psc.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. /*
  2. * include/asm-ppc/mpc52xx_psc.h
  3. *
  4. * Definitions of consts/structs to drive the Freescale MPC52xx OnChip
  5. * PSCs. Theses are shared between multiple drivers since a PSC can be
  6. * UART, AC97, IR, I2S, ... So this header is in asm-ppc.
  7. *
  8. *
  9. * Maintainer : Sylvain Munaut <tnt@246tNt.com>
  10. *
  11. * Based/Extracted from some header of the 2.4 originally written by
  12. * Dale Farnsworth <dfarnsworth@mvista.com>
  13. *
  14. * Copyright (C) 2004 Sylvain Munaut <tnt@246tNt.com>
  15. * Copyright (C) 2003 MontaVista, Software, Inc.
  16. *
  17. * This file is licensed under the terms of the GNU General Public License
  18. * version 2. This program is licensed "as is" without any warranty of any
  19. * kind, whether express or implied.
  20. */
  21. #ifndef __ASM_MPC52xx_PSC_H__
  22. #define __ASM_MPC52xx_PSC_H__
  23. #include <asm/types.h>
  24. /* Max number of PSCs */
  25. #define MPC52xx_PSC_MAXNUM 6
  26. /* Programmable Serial Controller (PSC) status register bits */
  27. #define MPC52xx_PSC_SR_UNEX_RX 0x0001
  28. #define MPC52xx_PSC_SR_DATA_VAL 0x0002
  29. #define MPC52xx_PSC_SR_DATA_OVR 0x0004
  30. #define MPC52xx_PSC_SR_CMDSEND 0x0008
  31. #define MPC52xx_PSC_SR_CDE 0x0080
  32. #define MPC52xx_PSC_SR_RXRDY 0x0100
  33. #define MPC52xx_PSC_SR_RXFULL 0x0200
  34. #define MPC52xx_PSC_SR_TXRDY 0x0400
  35. #define MPC52xx_PSC_SR_TXEMP 0x0800
  36. #define MPC52xx_PSC_SR_OE 0x1000
  37. #define MPC52xx_PSC_SR_PE 0x2000
  38. #define MPC52xx_PSC_SR_FE 0x4000
  39. #define MPC52xx_PSC_SR_RB 0x8000
  40. /* PSC Command values */
  41. #define MPC52xx_PSC_RX_ENABLE 0x0001
  42. #define MPC52xx_PSC_RX_DISABLE 0x0002
  43. #define MPC52xx_PSC_TX_ENABLE 0x0004
  44. #define MPC52xx_PSC_TX_DISABLE 0x0008
  45. #define MPC52xx_PSC_SEL_MODE_REG_1 0x0010
  46. #define MPC52xx_PSC_RST_RX 0x0020
  47. #define MPC52xx_PSC_RST_TX 0x0030
  48. #define MPC52xx_PSC_RST_ERR_STAT 0x0040
  49. #define MPC52xx_PSC_RST_BRK_CHG_INT 0x0050
  50. #define MPC52xx_PSC_START_BRK 0x0060
  51. #define MPC52xx_PSC_STOP_BRK 0x0070
  52. /* PSC TxRx FIFO status bits */
  53. #define MPC52xx_PSC_RXTX_FIFO_ERR 0x0040
  54. #define MPC52xx_PSC_RXTX_FIFO_UF 0x0020
  55. #define MPC52xx_PSC_RXTX_FIFO_OF 0x0010
  56. #define MPC52xx_PSC_RXTX_FIFO_FR 0x0008
  57. #define MPC52xx_PSC_RXTX_FIFO_FULL 0x0004
  58. #define MPC52xx_PSC_RXTX_FIFO_ALARM 0x0002
  59. #define MPC52xx_PSC_RXTX_FIFO_EMPTY 0x0001
  60. /* PSC interrupt status/mask bits */
  61. #define MPC52xx_PSC_IMR_UNEX_RX_SLOT 0x0001
  62. #define MPC52xx_PSC_IMR_DATA_VALID 0x0002
  63. #define MPC52xx_PSC_IMR_DATA_OVR 0x0004
  64. #define MPC52xx_PSC_IMR_CMD_SEND 0x0008
  65. #define MPC52xx_PSC_IMR_ERROR 0x0040
  66. #define MPC52xx_PSC_IMR_DEOF 0x0080
  67. #define MPC52xx_PSC_IMR_TXRDY 0x0100
  68. #define MPC52xx_PSC_IMR_RXRDY 0x0200
  69. #define MPC52xx_PSC_IMR_DB 0x0400
  70. #define MPC52xx_PSC_IMR_TXEMP 0x0800
  71. #define MPC52xx_PSC_IMR_ORERR 0x1000
  72. #define MPC52xx_PSC_IMR_IPC 0x8000
  73. /* PSC input port change bits */
  74. #define MPC52xx_PSC_CTS 0x01
  75. #define MPC52xx_PSC_DCD 0x02
  76. #define MPC52xx_PSC_D_CTS 0x10
  77. #define MPC52xx_PSC_D_DCD 0x20
  78. /* PSC acr bits */
  79. #define MPC52xx_PSC_IEC_CTS 0x01
  80. #define MPC52xx_PSC_IEC_DCD 0x02
  81. /* PSC output port bits */
  82. #define MPC52xx_PSC_OP_RTS 0x01
  83. #define MPC52xx_PSC_OP_RES 0x02
  84. /* PSC mode fields */
  85. #define MPC52xx_PSC_MODE_5_BITS 0x00
  86. #define MPC52xx_PSC_MODE_6_BITS 0x01
  87. #define MPC52xx_PSC_MODE_7_BITS 0x02
  88. #define MPC52xx_PSC_MODE_8_BITS 0x03
  89. #define MPC52xx_PSC_MODE_BITS_MASK 0x03
  90. #define MPC52xx_PSC_MODE_PAREVEN 0x00
  91. #define MPC52xx_PSC_MODE_PARODD 0x04
  92. #define MPC52xx_PSC_MODE_PARFORCE 0x08
  93. #define MPC52xx_PSC_MODE_PARNONE 0x10
  94. #define MPC52xx_PSC_MODE_ERR 0x20
  95. #define MPC52xx_PSC_MODE_FFULL 0x40
  96. #define MPC52xx_PSC_MODE_RXRTS 0x80
  97. #define MPC52xx_PSC_MODE_ONE_STOP_5_BITS 0x00
  98. #define MPC52xx_PSC_MODE_ONE_STOP 0x07
  99. #define MPC52xx_PSC_MODE_TWO_STOP 0x0f
  100. #define MPC52xx_PSC_MODE_TXCTS 0x10
  101. #define MPC52xx_PSC_RFNUM_MASK 0x01ff
  102. #define MPC52xx_PSC_SICR_DTS1 (1 << 29)
  103. #define MPC52xx_PSC_SICR_SHDR (1 << 28)
  104. #define MPC52xx_PSC_SICR_SIM_MASK (0xf << 24)
  105. #define MPC52xx_PSC_SICR_SIM_UART (0x0 << 24)
  106. #define MPC52xx_PSC_SICR_SIM_UART_DCD (0x8 << 24)
  107. #define MPC52xx_PSC_SICR_SIM_CODEC_8 (0x1 << 24)
  108. #define MPC52xx_PSC_SICR_SIM_CODEC_16 (0x2 << 24)
  109. #define MPC52xx_PSC_SICR_SIM_AC97 (0x3 << 24)
  110. #define MPC52xx_PSC_SICR_SIM_SIR (0x8 << 24)
  111. #define MPC52xx_PSC_SICR_SIM_SIR_DCD (0xc << 24)
  112. #define MPC52xx_PSC_SICR_SIM_MIR (0x5 << 24)
  113. #define MPC52xx_PSC_SICR_SIM_FIR (0x6 << 24)
  114. #define MPC52xx_PSC_SICR_SIM_CODEC_24 (0x7 << 24)
  115. #define MPC52xx_PSC_SICR_SIM_CODEC_32 (0xf << 24)
  116. #define MPC52xx_PSC_SICR_AWR (1 << 30)
  117. #define MPC52xx_PSC_SICR_GENCLK (1 << 23)
  118. #define MPC52xx_PSC_SICR_I2S (1 << 22)
  119. #define MPC52xx_PSC_SICR_CLKPOL (1 << 21)
  120. #define MPC52xx_PSC_SICR_SYNCPOL (1 << 20)
  121. #define MPC52xx_PSC_SICR_CELLSLAVE (1 << 19)
  122. #define MPC52xx_PSC_SICR_CELL2XCLK (1 << 18)
  123. #define MPC52xx_PSC_SICR_ESAI (1 << 17)
  124. #define MPC52xx_PSC_SICR_ENAC97 (1 << 16)
  125. #define MPC52xx_PSC_SICR_SPI (1 << 15)
  126. #define MPC52xx_PSC_SICR_MSTR (1 << 14)
  127. #define MPC52xx_PSC_SICR_CPOL (1 << 13)
  128. #define MPC52xx_PSC_SICR_CPHA (1 << 12)
  129. #define MPC52xx_PSC_SICR_USEEOF (1 << 11)
  130. #define MPC52xx_PSC_SICR_DISABLEEOF (1 << 10)
  131. /* Structure of the hardware registers */
  132. struct mpc52xx_psc {
  133. u8 mode; /* PSC + 0x00 */
  134. u8 reserved0[3];
  135. union { /* PSC + 0x04 */
  136. u16 status;
  137. u16 clock_select;
  138. } sr_csr;
  139. #define mpc52xx_psc_status sr_csr.status
  140. #define mpc52xx_psc_clock_select sr_csr.clock_select
  141. u16 reserved1;
  142. u8 command; /* PSC + 0x08 */
  143. u8 reserved2[3];
  144. union { /* PSC + 0x0c */
  145. u8 buffer_8;
  146. u16 buffer_16;
  147. u32 buffer_32;
  148. } buffer;
  149. #define mpc52xx_psc_buffer_8 buffer.buffer_8
  150. #define mpc52xx_psc_buffer_16 buffer.buffer_16
  151. #define mpc52xx_psc_buffer_32 buffer.buffer_32
  152. union { /* PSC + 0x10 */
  153. u8 ipcr;
  154. u8 acr;
  155. } ipcr_acr;
  156. #define mpc52xx_psc_ipcr ipcr_acr.ipcr
  157. #define mpc52xx_psc_acr ipcr_acr.acr
  158. u8 reserved3[3];
  159. union { /* PSC + 0x14 */
  160. u16 isr;
  161. u16 imr;
  162. } isr_imr;
  163. #define mpc52xx_psc_isr isr_imr.isr
  164. #define mpc52xx_psc_imr isr_imr.imr
  165. u16 reserved4;
  166. u8 ctur; /* PSC + 0x18 */
  167. u8 reserved5[3];
  168. u8 ctlr; /* PSC + 0x1c */
  169. u8 reserved6[3];
  170. /* BitClkDiv field of CCR is byte swapped in
  171. * the hardware for mpc5200/b compatibility */
  172. u32 ccr; /* PSC + 0x20 */
  173. u32 ac97_slots; /* PSC + 0x24 */
  174. u32 ac97_cmd; /* PSC + 0x28 */
  175. u32 ac97_data; /* PSC + 0x2c */
  176. u8 ivr; /* PSC + 0x30 */
  177. u8 reserved8[3];
  178. u8 ip; /* PSC + 0x34 */
  179. u8 reserved9[3];
  180. u8 op1; /* PSC + 0x38 */
  181. u8 reserved10[3];
  182. u8 op0; /* PSC + 0x3c */
  183. u8 reserved11[3];
  184. u32 sicr; /* PSC + 0x40 */
  185. u8 ircr1; /* PSC + 0x44 */
  186. u8 reserved13[3];
  187. u8 ircr2; /* PSC + 0x44 */
  188. u8 reserved14[3];
  189. u8 irsdr; /* PSC + 0x4c */
  190. u8 reserved15[3];
  191. u8 irmdr; /* PSC + 0x50 */
  192. u8 reserved16[3];
  193. u8 irfdr; /* PSC + 0x54 */
  194. u8 reserved17[3];
  195. };
  196. struct mpc52xx_psc_fifo {
  197. u16 rfnum; /* PSC + 0x58 */
  198. u16 reserved18;
  199. u16 tfnum; /* PSC + 0x5c */
  200. u16 reserved19;
  201. u32 rfdata; /* PSC + 0x60 */
  202. u16 rfstat; /* PSC + 0x64 */
  203. u16 reserved20;
  204. u8 rfcntl; /* PSC + 0x68 */
  205. u8 reserved21[5];
  206. u16 rfalarm; /* PSC + 0x6e */
  207. u16 reserved22;
  208. u16 rfrptr; /* PSC + 0x72 */
  209. u16 reserved23;
  210. u16 rfwptr; /* PSC + 0x76 */
  211. u16 reserved24;
  212. u16 rflrfptr; /* PSC + 0x7a */
  213. u16 reserved25;
  214. u16 rflwfptr; /* PSC + 0x7e */
  215. u32 tfdata; /* PSC + 0x80 */
  216. u16 tfstat; /* PSC + 0x84 */
  217. u16 reserved26;
  218. u8 tfcntl; /* PSC + 0x88 */
  219. u8 reserved27[5];
  220. u16 tfalarm; /* PSC + 0x8e */
  221. u16 reserved28;
  222. u16 tfrptr; /* PSC + 0x92 */
  223. u16 reserved29;
  224. u16 tfwptr; /* PSC + 0x96 */
  225. u16 reserved30;
  226. u16 tflrfptr; /* PSC + 0x9a */
  227. u16 reserved31;
  228. u16 tflwfptr; /* PSC + 0x9e */
  229. };
  230. #define MPC512x_PSC_FIFO_RESET_SLICE 0x80
  231. #define MPC512x_PSC_FIFO_ENABLE_SLICE 0x01
  232. #define MPC512x_PSC_FIFO_ENABLE_DMA 0x04
  233. #define MPC512x_PSC_FIFO_EMPTY 0x1
  234. #define MPC512x_PSC_FIFO_FULL 0x2
  235. #define MPC512x_PSC_FIFO_ALARM 0x4
  236. #define MPC512x_PSC_FIFO_URERR 0x8
  237. #define MPC512x_PSC_FIFO_ORERR 0x01
  238. #define MPC512x_PSC_FIFO_MEMERROR 0x02
  239. struct mpc512x_psc_fifo {
  240. u32 reserved1[10];
  241. u32 txcmd; /* PSC + 0x80 */
  242. u32 txalarm; /* PSC + 0x84 */
  243. u32 txsr; /* PSC + 0x88 */
  244. u32 txisr; /* PSC + 0x8c */
  245. u32 tximr; /* PSC + 0x90 */
  246. u32 txcnt; /* PSC + 0x94 */
  247. u32 txptr; /* PSC + 0x98 */
  248. u32 txsz; /* PSC + 0x9c */
  249. u32 reserved2[7];
  250. union {
  251. u8 txdata_8;
  252. u16 txdata_16;
  253. u32 txdata_32;
  254. } txdata; /* PSC + 0xbc */
  255. #define txdata_8 txdata.txdata_8
  256. #define txdata_16 txdata.txdata_16
  257. #define txdata_32 txdata.txdata_32
  258. u32 rxcmd; /* PSC + 0xc0 */
  259. u32 rxalarm; /* PSC + 0xc4 */
  260. u32 rxsr; /* PSC + 0xc8 */
  261. u32 rxisr; /* PSC + 0xcc */
  262. u32 rximr; /* PSC + 0xd0 */
  263. u32 rxcnt; /* PSC + 0xd4 */
  264. u32 rxptr; /* PSC + 0xd8 */
  265. u32 rxsz; /* PSC + 0xdc */
  266. u32 reserved3[7];
  267. union {
  268. u8 rxdata_8;
  269. u16 rxdata_16;
  270. u32 rxdata_32;
  271. } rxdata; /* PSC + 0xfc */
  272. #define rxdata_8 rxdata.rxdata_8
  273. #define rxdata_16 rxdata.rxdata_16
  274. #define rxdata_32 rxdata.rxdata_32
  275. };
  276. #endif /* __ASM_MPC52xx_PSC_H__ */