mmu-book3e.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. #ifndef _ASM_POWERPC_MMU_BOOK3E_H_
  2. #define _ASM_POWERPC_MMU_BOOK3E_H_
  3. /*
  4. * Freescale Book-E/Book-3e (ISA 2.06+) MMU support
  5. */
  6. /* Book-3e defined page sizes */
  7. #define BOOK3E_PAGESZ_1K 0
  8. #define BOOK3E_PAGESZ_2K 1
  9. #define BOOK3E_PAGESZ_4K 2
  10. #define BOOK3E_PAGESZ_8K 3
  11. #define BOOK3E_PAGESZ_16K 4
  12. #define BOOK3E_PAGESZ_32K 5
  13. #define BOOK3E_PAGESZ_64K 6
  14. #define BOOK3E_PAGESZ_128K 7
  15. #define BOOK3E_PAGESZ_256K 8
  16. #define BOOK3E_PAGESZ_512K 9
  17. #define BOOK3E_PAGESZ_1M 10
  18. #define BOOK3E_PAGESZ_2M 11
  19. #define BOOK3E_PAGESZ_4M 12
  20. #define BOOK3E_PAGESZ_8M 13
  21. #define BOOK3E_PAGESZ_16M 14
  22. #define BOOK3E_PAGESZ_32M 15
  23. #define BOOK3E_PAGESZ_64M 16
  24. #define BOOK3E_PAGESZ_128M 17
  25. #define BOOK3E_PAGESZ_256M 18
  26. #define BOOK3E_PAGESZ_512M 19
  27. #define BOOK3E_PAGESZ_1GB 20
  28. #define BOOK3E_PAGESZ_2GB 21
  29. #define BOOK3E_PAGESZ_4GB 22
  30. #define BOOK3E_PAGESZ_8GB 23
  31. #define BOOK3E_PAGESZ_16GB 24
  32. #define BOOK3E_PAGESZ_32GB 25
  33. #define BOOK3E_PAGESZ_64GB 26
  34. #define BOOK3E_PAGESZ_128GB 27
  35. #define BOOK3E_PAGESZ_256GB 28
  36. #define BOOK3E_PAGESZ_512GB 29
  37. #define BOOK3E_PAGESZ_1TB 30
  38. #define BOOK3E_PAGESZ_2TB 31
  39. /* MAS registers bit definitions */
  40. #define MAS0_TLBSEL(x) ((x << 28) & 0x30000000)
  41. #define MAS0_ESEL(x) ((x << 16) & 0x0FFF0000)
  42. #define MAS0_NV(x) ((x) & 0x00000FFF)
  43. #define MAS0_HES 0x00004000
  44. #define MAS0_WQ_ALLWAYS 0x00000000
  45. #define MAS0_WQ_COND 0x00001000
  46. #define MAS0_WQ_CLR_RSRV 0x00002000
  47. #define MAS1_VALID 0x80000000
  48. #define MAS1_IPROT 0x40000000
  49. #define MAS1_TID(x) ((x << 16) & 0x3FFF0000)
  50. #define MAS1_IND 0x00002000
  51. #define MAS1_TS 0x00001000
  52. #define MAS1_TSIZE_MASK 0x00000f80
  53. #define MAS1_TSIZE_SHIFT 7
  54. #define MAS1_TSIZE(x) ((x << MAS1_TSIZE_SHIFT) & MAS1_TSIZE_MASK)
  55. #define MAS2_EPN 0xFFFFF000
  56. #define MAS2_X0 0x00000040
  57. #define MAS2_X1 0x00000020
  58. #define MAS2_W 0x00000010
  59. #define MAS2_I 0x00000008
  60. #define MAS2_M 0x00000004
  61. #define MAS2_G 0x00000002
  62. #define MAS2_E 0x00000001
  63. #define MAS2_EPN_MASK(size) (~0 << (size + 10))
  64. #define MAS2_VAL(addr, size, flags) ((addr) & MAS2_EPN_MASK(size) | (flags))
  65. #define MAS3_RPN 0xFFFFF000
  66. #define MAS3_U0 0x00000200
  67. #define MAS3_U1 0x00000100
  68. #define MAS3_U2 0x00000080
  69. #define MAS3_U3 0x00000040
  70. #define MAS3_UX 0x00000020
  71. #define MAS3_SX 0x00000010
  72. #define MAS3_UW 0x00000008
  73. #define MAS3_SW 0x00000004
  74. #define MAS3_UR 0x00000002
  75. #define MAS3_SR 0x00000001
  76. #define MAS3_SPSIZE 0x0000003e
  77. #define MAS3_SPSIZE_SHIFT 1
  78. #define MAS4_TLBSELD(x) MAS0_TLBSEL(x)
  79. #define MAS4_INDD 0x00008000 /* Default IND */
  80. #define MAS4_TSIZED(x) MAS1_TSIZE(x)
  81. #define MAS4_X0D 0x00000040
  82. #define MAS4_X1D 0x00000020
  83. #define MAS4_WD 0x00000010
  84. #define MAS4_ID 0x00000008
  85. #define MAS4_MD 0x00000004
  86. #define MAS4_GD 0x00000002
  87. #define MAS4_ED 0x00000001
  88. #define MAS4_WIMGED_MASK 0x0000001f /* Default WIMGE */
  89. #define MAS4_WIMGED_SHIFT 0
  90. #define MAS4_VLED MAS4_X1D /* Default VLE */
  91. #define MAS4_ACMD 0x000000c0 /* Default ACM */
  92. #define MAS4_ACMD_SHIFT 6
  93. #define MAS4_TSIZED_MASK 0x00000f80 /* Default TSIZE */
  94. #define MAS4_TSIZED_SHIFT 7
  95. #define MAS6_SPID0 0x3FFF0000
  96. #define MAS6_SPID1 0x00007FFE
  97. #define MAS6_ISIZE(x) MAS1_TSIZE(x)
  98. #define MAS6_SAS 0x00000001
  99. #define MAS6_SPID MAS6_SPID0
  100. #define MAS6_SIND 0x00000002 /* Indirect page */
  101. #define MAS6_SIND_SHIFT 1
  102. #define MAS6_SPID_MASK 0x3fff0000
  103. #define MAS6_SPID_SHIFT 16
  104. #define MAS6_ISIZE_MASK 0x00000f80
  105. #define MAS6_ISIZE_SHIFT 7
  106. #define MAS7_RPN 0xFFFFFFFF
  107. /* Bit definitions for MMUCSR0 */
  108. #define MMUCSR0_TLB1FI 0x00000002 /* TLB1 Flash invalidate */
  109. #define MMUCSR0_TLB0FI 0x00000004 /* TLB0 Flash invalidate */
  110. #define MMUCSR0_TLB2FI 0x00000040 /* TLB2 Flash invalidate */
  111. #define MMUCSR0_TLB3FI 0x00000020 /* TLB3 Flash invalidate */
  112. #define MMUCSR0_TLBFI (MMUCSR0_TLB0FI | MMUCSR0_TLB1FI | \
  113. MMUCSR0_TLB2FI | MMUCSR0_TLB3FI)
  114. #define MMUCSR0_TLB0PS 0x00000780 /* TLB0 Page Size */
  115. #define MMUCSR0_TLB1PS 0x00007800 /* TLB1 Page Size */
  116. #define MMUCSR0_TLB2PS 0x00078000 /* TLB2 Page Size */
  117. #define MMUCSR0_TLB3PS 0x00780000 /* TLB3 Page Size */
  118. /* TLBnCFG encoding */
  119. #define TLBnCFG_N_ENTRY 0x00000fff /* number of entries */
  120. #define TLBnCFG_HES 0x00002000 /* HW select supported */
  121. #define TLBnCFG_IPROT 0x00008000 /* IPROT supported */
  122. #define TLBnCFG_GTWE 0x00010000 /* Guest can write */
  123. #define TLBnCFG_IND 0x00020000 /* IND entries supported */
  124. #define TLBnCFG_PT 0x00040000 /* Can load from page table */
  125. #define TLBnCFG_ASSOC 0xff000000 /* Associativity */
  126. /* TLBnPS encoding */
  127. #define TLBnPS_4K 0x00000004
  128. #define TLBnPS_8K 0x00000008
  129. #define TLBnPS_16K 0x00000010
  130. #define TLBnPS_32K 0x00000020
  131. #define TLBnPS_64K 0x00000040
  132. #define TLBnPS_128K 0x00000080
  133. #define TLBnPS_256K 0x00000100
  134. #define TLBnPS_512K 0x00000200
  135. #define TLBnPS_1M 0x00000400
  136. #define TLBnPS_2M 0x00000800
  137. #define TLBnPS_4M 0x00001000
  138. #define TLBnPS_8M 0x00002000
  139. #define TLBnPS_16M 0x00004000
  140. #define TLBnPS_32M 0x00008000
  141. #define TLBnPS_64M 0x00010000
  142. #define TLBnPS_128M 0x00020000
  143. #define TLBnPS_256M 0x00040000
  144. #define TLBnPS_512M 0x00080000
  145. #define TLBnPS_1G 0x00100000
  146. #define TLBnPS_2G 0x00200000
  147. #define TLBnPS_4G 0x00400000
  148. #define TLBnPS_8G 0x00800000
  149. #define TLBnPS_16G 0x01000000
  150. #define TLBnPS_32G 0x02000000
  151. #define TLBnPS_64G 0x04000000
  152. #define TLBnPS_128G 0x08000000
  153. #define TLBnPS_256G 0x10000000
  154. /* tlbilx action encoding */
  155. #define TLBILX_T_ALL 0
  156. #define TLBILX_T_TID 1
  157. #define TLBILX_T_FULLMATCH 3
  158. #define TLBILX_T_CLASS0 4
  159. #define TLBILX_T_CLASS1 5
  160. #define TLBILX_T_CLASS2 6
  161. #define TLBILX_T_CLASS3 7
  162. #ifndef __ASSEMBLY__
  163. extern unsigned int tlbcam_index;
  164. typedef struct {
  165. unsigned int id;
  166. unsigned int active;
  167. unsigned long vdso_base;
  168. } mm_context_t;
  169. /* Page size definitions, common between 32 and 64-bit
  170. *
  171. * shift : is the "PAGE_SHIFT" value for that page size
  172. * penc : is the pte encoding mask
  173. *
  174. */
  175. struct mmu_psize_def
  176. {
  177. unsigned int shift; /* number of bits */
  178. unsigned int enc; /* PTE encoding */
  179. };
  180. extern struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
  181. /* The page sizes use the same names as 64-bit hash but are
  182. * constants
  183. */
  184. #if defined(CONFIG_PPC_4K_PAGES)
  185. #define mmu_virtual_psize MMU_PAGE_4K
  186. #elif defined(CONFIG_PPC_64K_PAGES)
  187. #define mmu_virtual_psize MMU_PAGE_64K
  188. #else
  189. #error Unsupported page size
  190. #endif
  191. extern int mmu_linear_psize;
  192. extern int mmu_vmemmap_psize;
  193. #endif /* !__ASSEMBLY__ */
  194. #endif /* _ASM_POWERPC_MMU_BOOK3E_H_ */