dma-mapping.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * Copyright (C) 2004 IBM
  3. *
  4. * Implements the generic device dma API for powerpc.
  5. * the pci and vio busses
  6. */
  7. #ifndef _ASM_DMA_MAPPING_H
  8. #define _ASM_DMA_MAPPING_H
  9. #ifdef __KERNEL__
  10. #include <linux/types.h>
  11. #include <linux/cache.h>
  12. /* need struct page definitions */
  13. #include <linux/mm.h>
  14. #include <linux/scatterlist.h>
  15. #include <linux/dma-attrs.h>
  16. #include <linux/dma-debug.h>
  17. #include <asm/io.h>
  18. #include <asm/swiotlb.h>
  19. #define DMA_ERROR_CODE (~(dma_addr_t)0x0)
  20. /* Some dma direct funcs must be visible for use in other dma_ops */
  21. extern void *dma_direct_alloc_coherent(struct device *dev, size_t size,
  22. dma_addr_t *dma_handle, gfp_t flag);
  23. extern void dma_direct_free_coherent(struct device *dev, size_t size,
  24. void *vaddr, dma_addr_t dma_handle);
  25. #ifdef CONFIG_NOT_COHERENT_CACHE
  26. /*
  27. * DMA-consistent mapping functions for PowerPCs that don't support
  28. * cache snooping. These allocate/free a region of uncached mapped
  29. * memory space for use with DMA devices. Alternatively, you could
  30. * allocate the space "normally" and use the cache management functions
  31. * to ensure it is consistent.
  32. */
  33. struct device;
  34. extern void *__dma_alloc_coherent(struct device *dev, size_t size,
  35. dma_addr_t *handle, gfp_t gfp);
  36. extern void __dma_free_coherent(size_t size, void *vaddr);
  37. extern void __dma_sync(void *vaddr, size_t size, int direction);
  38. extern void __dma_sync_page(struct page *page, unsigned long offset,
  39. size_t size, int direction);
  40. #else /* ! CONFIG_NOT_COHERENT_CACHE */
  41. /*
  42. * Cache coherent cores.
  43. */
  44. #define __dma_alloc_coherent(dev, gfp, size, handle) NULL
  45. #define __dma_free_coherent(size, addr) ((void)0)
  46. #define __dma_sync(addr, size, rw) ((void)0)
  47. #define __dma_sync_page(pg, off, sz, rw) ((void)0)
  48. #endif /* ! CONFIG_NOT_COHERENT_CACHE */
  49. static inline unsigned long device_to_mask(struct device *dev)
  50. {
  51. if (dev->dma_mask && *dev->dma_mask)
  52. return *dev->dma_mask;
  53. /* Assume devices without mask can take 32 bit addresses */
  54. return 0xfffffffful;
  55. }
  56. /*
  57. * Available generic sets of operations
  58. */
  59. #ifdef CONFIG_PPC64
  60. extern struct dma_map_ops dma_iommu_ops;
  61. #endif
  62. extern struct dma_map_ops dma_direct_ops;
  63. static inline struct dma_map_ops *get_dma_ops(struct device *dev)
  64. {
  65. /* We don't handle the NULL dev case for ISA for now. We could
  66. * do it via an out of line call but it is not needed for now. The
  67. * only ISA DMA device we support is the floppy and we have a hack
  68. * in the floppy driver directly to get a device for us.
  69. */
  70. if (unlikely(dev == NULL))
  71. return NULL;
  72. return dev->archdata.dma_ops;
  73. }
  74. static inline void set_dma_ops(struct device *dev, struct dma_map_ops *ops)
  75. {
  76. dev->archdata.dma_ops = ops;
  77. }
  78. /*
  79. * get_dma_offset()
  80. *
  81. * Get the dma offset on configurations where the dma address can be determined
  82. * from the physical address by looking at a simple offset. Direct dma and
  83. * swiotlb use this function, but it is typically not used by implementations
  84. * with an iommu.
  85. */
  86. static inline dma_addr_t get_dma_offset(struct device *dev)
  87. {
  88. if (dev)
  89. return dev->archdata.dma_data.dma_offset;
  90. return PCI_DRAM_OFFSET;
  91. }
  92. static inline void set_dma_offset(struct device *dev, dma_addr_t off)
  93. {
  94. if (dev)
  95. dev->archdata.dma_data.dma_offset = off;
  96. }
  97. /* this will be removed soon */
  98. #define flush_write_buffers()
  99. #include <asm-generic/dma-mapping-common.h>
  100. static inline int dma_supported(struct device *dev, u64 mask)
  101. {
  102. struct dma_map_ops *dma_ops = get_dma_ops(dev);
  103. if (unlikely(dma_ops == NULL))
  104. return 0;
  105. if (dma_ops->dma_supported == NULL)
  106. return 1;
  107. return dma_ops->dma_supported(dev, mask);
  108. }
  109. /* We have our own implementation of pci_set_dma_mask() */
  110. #define HAVE_ARCH_PCI_SET_DMA_MASK
  111. static inline int dma_set_mask(struct device *dev, u64 dma_mask)
  112. {
  113. struct dma_map_ops *dma_ops = get_dma_ops(dev);
  114. if (unlikely(dma_ops == NULL))
  115. return -EIO;
  116. if (dma_ops->set_dma_mask != NULL)
  117. return dma_ops->set_dma_mask(dev, dma_mask);
  118. if (!dev->dma_mask || !dma_supported(dev, dma_mask))
  119. return -EIO;
  120. *dev->dma_mask = dma_mask;
  121. return 0;
  122. }
  123. static inline void *dma_alloc_coherent(struct device *dev, size_t size,
  124. dma_addr_t *dma_handle, gfp_t flag)
  125. {
  126. struct dma_map_ops *dma_ops = get_dma_ops(dev);
  127. void *cpu_addr;
  128. BUG_ON(!dma_ops);
  129. cpu_addr = dma_ops->alloc_coherent(dev, size, dma_handle, flag);
  130. debug_dma_alloc_coherent(dev, size, *dma_handle, cpu_addr);
  131. return cpu_addr;
  132. }
  133. static inline void dma_free_coherent(struct device *dev, size_t size,
  134. void *cpu_addr, dma_addr_t dma_handle)
  135. {
  136. struct dma_map_ops *dma_ops = get_dma_ops(dev);
  137. BUG_ON(!dma_ops);
  138. debug_dma_free_coherent(dev, size, cpu_addr, dma_handle);
  139. dma_ops->free_coherent(dev, size, cpu_addr, dma_handle);
  140. }
  141. static inline int dma_mapping_error(struct device *dev, dma_addr_t dma_addr)
  142. {
  143. struct dma_map_ops *dma_ops = get_dma_ops(dev);
  144. if (dma_ops->mapping_error)
  145. return dma_ops->mapping_error(dev, dma_addr);
  146. #ifdef CONFIG_PPC64
  147. return (dma_addr == DMA_ERROR_CODE);
  148. #else
  149. return 0;
  150. #endif
  151. }
  152. static inline bool dma_capable(struct device *dev, dma_addr_t addr, size_t size)
  153. {
  154. #ifdef CONFIG_SWIOTLB
  155. struct dev_archdata *sd = &dev->archdata;
  156. if (sd->max_direct_dma_addr && addr + size > sd->max_direct_dma_addr)
  157. return 0;
  158. #endif
  159. if (!dev->dma_mask)
  160. return 0;
  161. return addr + size <= *dev->dma_mask;
  162. }
  163. static inline dma_addr_t phys_to_dma(struct device *dev, phys_addr_t paddr)
  164. {
  165. return paddr + get_dma_offset(dev);
  166. }
  167. static inline phys_addr_t dma_to_phys(struct device *dev, dma_addr_t daddr)
  168. {
  169. return daddr - get_dma_offset(dev);
  170. }
  171. #define dma_alloc_noncoherent(d, s, h, f) dma_alloc_coherent(d, s, h, f)
  172. #define dma_free_noncoherent(d, s, v, h) dma_free_coherent(d, s, v, h)
  173. #ifdef CONFIG_NOT_COHERENT_CACHE
  174. #define dma_is_consistent(d, h) (0)
  175. #else
  176. #define dma_is_consistent(d, h) (1)
  177. #endif
  178. static inline int dma_get_cache_alignment(void)
  179. {
  180. #ifdef CONFIG_PPC64
  181. /* no easy way to get cache size on all processors, so return
  182. * the maximum possible, to be safe */
  183. return (1 << INTERNODE_CACHE_SHIFT);
  184. #else
  185. /*
  186. * Each processor family will define its own L1_CACHE_SHIFT,
  187. * L1_CACHE_BYTES wraps to this, so this is always safe.
  188. */
  189. return L1_CACHE_BYTES;
  190. #endif
  191. }
  192. static inline void dma_cache_sync(struct device *dev, void *vaddr, size_t size,
  193. enum dma_data_direction direction)
  194. {
  195. BUG_ON(direction == DMA_NONE);
  196. __dma_sync(vaddr, size, (int)direction);
  197. }
  198. #endif /* __KERNEL__ */
  199. #endif /* _ASM_DMA_MAPPING_H */