gef_sbc310.dts 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413
  1. /*
  2. * GE Fanuc SBC310 Device Tree Source
  3. *
  4. * Copyright 2008 GE Fanuc Intelligent Platforms Embedded Systems, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * Based on: SBS CM6 Device Tree Source
  12. * Copyright 2007 SBS Technologies GmbH & Co. KG
  13. * And: mpc8641_hpcn.dts (MPC8641 HPCN Device Tree Source)
  14. * Copyright 2006 Freescale Semiconductor Inc.
  15. */
  16. /*
  17. * Compiled with dtc -I dts -O dtb -o gef_sbc310.dtb gef_sbc310.dts
  18. */
  19. /dts-v1/;
  20. / {
  21. model = "GEF_SBC310";
  22. compatible = "gef,sbc310";
  23. #address-cells = <1>;
  24. #size-cells = <1>;
  25. aliases {
  26. ethernet0 = &enet0;
  27. ethernet1 = &enet1;
  28. serial0 = &serial0;
  29. serial1 = &serial1;
  30. pci0 = &pci0;
  31. };
  32. cpus {
  33. #address-cells = <1>;
  34. #size-cells = <0>;
  35. PowerPC,8641@0 {
  36. device_type = "cpu";
  37. reg = <0>;
  38. d-cache-line-size = <32>; // 32 bytes
  39. i-cache-line-size = <32>; // 32 bytes
  40. d-cache-size = <32768>; // L1, 32K
  41. i-cache-size = <32768>; // L1, 32K
  42. timebase-frequency = <0>; // From uboot
  43. bus-frequency = <0>; // From uboot
  44. clock-frequency = <0>; // From uboot
  45. };
  46. PowerPC,8641@1 {
  47. device_type = "cpu";
  48. reg = <1>;
  49. d-cache-line-size = <32>; // 32 bytes
  50. i-cache-line-size = <32>; // 32 bytes
  51. d-cache-size = <32768>; // L1, 32K
  52. i-cache-size = <32768>; // L1, 32K
  53. timebase-frequency = <0>; // From uboot
  54. bus-frequency = <0>; // From uboot
  55. clock-frequency = <0>; // From uboot
  56. };
  57. };
  58. memory {
  59. device_type = "memory";
  60. reg = <0x0 0x40000000>; // set by uboot
  61. };
  62. localbus@fef05000 {
  63. #address-cells = <2>;
  64. #size-cells = <1>;
  65. compatible = "fsl,mpc8641-localbus", "simple-bus";
  66. reg = <0xfef05000 0x1000>;
  67. interrupts = <19 2>;
  68. interrupt-parent = <&mpic>;
  69. ranges = <0 0 0xff000000 0x01000000 // 16MB Boot flash
  70. 1 0 0xe0000000 0x08000000 // Paged Flash 0
  71. 2 0 0xe8000000 0x08000000 // Paged Flash 1
  72. 3 0 0xfc100000 0x00020000 // NVRAM
  73. 4 0 0xfc000000 0x00010000>; // FPGA
  74. /* flash@0,0 is a mirror of part of the memory in flash@1,0
  75. flash@0,0 {
  76. compatible = "gef,sbc310-firmware-mirror", "cfi-flash";
  77. reg = <0x0 0x0 0x01000000>;
  78. bank-width = <2>;
  79. device-width = <2>;
  80. #address-cells = <1>;
  81. #size-cells = <1>;
  82. partition@0 {
  83. label = "firmware";
  84. reg = <0x0 0x01000000>;
  85. read-only;
  86. };
  87. };
  88. */
  89. flash@1,0 {
  90. compatible = "gef,sbc310-paged-flash", "cfi-flash";
  91. reg = <0x1 0x0 0x8000000>;
  92. bank-width = <2>;
  93. device-width = <2>;
  94. #address-cells = <1>;
  95. #size-cells = <1>;
  96. partition@0 {
  97. label = "user";
  98. reg = <0x0 0x7800000>;
  99. };
  100. partition@7800000 {
  101. label = "firmware";
  102. reg = <0x7800000 0x800000>;
  103. read-only;
  104. };
  105. };
  106. fpga@4,0 {
  107. compatible = "gef,fpga-regs";
  108. reg = <0x4 0x0 0x40>;
  109. };
  110. wdt@4,2000 {
  111. compatible = "gef,sbc310-fpga-wdt", "gef,fpga-wdt-1.00",
  112. "gef,fpga-wdt";
  113. reg = <0x4 0x2000 0x8>;
  114. interrupts = <0x1a 0x4>;
  115. interrupt-parent = <&gef_pic>;
  116. };
  117. /*
  118. wdt@4,2010 {
  119. compatible = "gef,sbc310-fpga-wdt", "gef,fpga-wdt-1.00",
  120. "gef,fpga-wdt";
  121. reg = <0x4 0x2010 0x8>;
  122. interrupts = <0x1b 0x4>;
  123. interrupt-parent = <&gef_pic>;
  124. };
  125. */
  126. gef_pic: pic@4,4000 {
  127. #interrupt-cells = <1>;
  128. interrupt-controller;
  129. compatible = "gef,sbc310-fpga-pic", "gef,fpga-pic";
  130. reg = <0x4 0x4000 0x20>;
  131. interrupts = <0x8
  132. 0x9>;
  133. interrupt-parent = <&mpic>;
  134. };
  135. gef_gpio: gpio@4,8000 {
  136. #gpio-cells = <2>;
  137. compatible = "gef,sbc310-gpio";
  138. reg = <0x4 0x8000 0x24>;
  139. gpio-controller;
  140. };
  141. };
  142. soc@fef00000 {
  143. #address-cells = <1>;
  144. #size-cells = <1>;
  145. #interrupt-cells = <2>;
  146. device_type = "soc";
  147. compatible = "fsl,mpc8641-soc", "simple-bus";
  148. ranges = <0x0 0xfef00000 0x00100000>;
  149. bus-frequency = <33333333>;
  150. mcm-law@0 {
  151. compatible = "fsl,mcm-law";
  152. reg = <0x0 0x1000>;
  153. fsl,num-laws = <10>;
  154. };
  155. mcm@1000 {
  156. compatible = "fsl,mpc8641-mcm", "fsl,mcm";
  157. reg = <0x1000 0x1000>;
  158. interrupts = <17 2>;
  159. interrupt-parent = <&mpic>;
  160. };
  161. i2c1: i2c@3000 {
  162. #address-cells = <1>;
  163. #size-cells = <0>;
  164. compatible = "fsl-i2c";
  165. reg = <0x3000 0x100>;
  166. interrupts = <0x2b 0x2>;
  167. interrupt-parent = <&mpic>;
  168. dfsrr;
  169. rtc@51 {
  170. compatible = "epson,rx8581";
  171. reg = <0x00000051>;
  172. };
  173. };
  174. i2c2: i2c@3100 {
  175. #address-cells = <1>;
  176. #size-cells = <0>;
  177. compatible = "fsl-i2c";
  178. reg = <0x3100 0x100>;
  179. interrupts = <0x2b 0x2>;
  180. interrupt-parent = <&mpic>;
  181. dfsrr;
  182. hwmon@48 {
  183. compatible = "national,lm92";
  184. reg = <0x48>;
  185. };
  186. hwmon@4c {
  187. compatible = "adi,adt7461";
  188. reg = <0x4c>;
  189. };
  190. eti@6b {
  191. compatible = "dallas,ds1682";
  192. reg = <0x6b>;
  193. };
  194. };
  195. dma@21300 {
  196. #address-cells = <1>;
  197. #size-cells = <1>;
  198. compatible = "fsl,mpc8641-dma", "fsl,eloplus-dma";
  199. reg = <0x21300 0x4>;
  200. ranges = <0x0 0x21100 0x200>;
  201. cell-index = <0>;
  202. dma-channel@0 {
  203. compatible = "fsl,mpc8641-dma-channel",
  204. "fsl,eloplus-dma-channel";
  205. reg = <0x0 0x80>;
  206. cell-index = <0>;
  207. interrupt-parent = <&mpic>;
  208. interrupts = <20 2>;
  209. };
  210. dma-channel@80 {
  211. compatible = "fsl,mpc8641-dma-channel",
  212. "fsl,eloplus-dma-channel";
  213. reg = <0x80 0x80>;
  214. cell-index = <1>;
  215. interrupt-parent = <&mpic>;
  216. interrupts = <21 2>;
  217. };
  218. dma-channel@100 {
  219. compatible = "fsl,mpc8641-dma-channel",
  220. "fsl,eloplus-dma-channel";
  221. reg = <0x100 0x80>;
  222. cell-index = <2>;
  223. interrupt-parent = <&mpic>;
  224. interrupts = <22 2>;
  225. };
  226. dma-channel@180 {
  227. compatible = "fsl,mpc8641-dma-channel",
  228. "fsl,eloplus-dma-channel";
  229. reg = <0x180 0x80>;
  230. cell-index = <3>;
  231. interrupt-parent = <&mpic>;
  232. interrupts = <23 2>;
  233. };
  234. };
  235. enet0: ethernet@24000 {
  236. #address-cells = <1>;
  237. #size-cells = <1>;
  238. device_type = "network";
  239. model = "eTSEC";
  240. compatible = "gianfar";
  241. reg = <0x24000 0x1000>;
  242. ranges = <0x0 0x24000 0x1000>;
  243. local-mac-address = [ 00 00 00 00 00 00 ];
  244. interrupts = <0x1d 0x2 0x1e 0x2 0x22 0x2>;
  245. interrupt-parent = <&mpic>;
  246. phy-handle = <&phy0>;
  247. phy-connection-type = "gmii";
  248. mdio@520 {
  249. #address-cells = <1>;
  250. #size-cells = <0>;
  251. compatible = "fsl,gianfar-mdio";
  252. reg = <0x520 0x20>;
  253. phy0: ethernet-phy@0 {
  254. interrupt-parent = <&gef_pic>;
  255. interrupts = <0x9 0x4>;
  256. reg = <1>;
  257. };
  258. phy2: ethernet-phy@2 {
  259. interrupt-parent = <&gef_pic>;
  260. interrupts = <0x8 0x4>;
  261. reg = <3>;
  262. };
  263. };
  264. };
  265. enet1: ethernet@26000 {
  266. device_type = "network";
  267. model = "eTSEC";
  268. compatible = "gianfar";
  269. reg = <0x26000 0x1000>;
  270. local-mac-address = [ 00 00 00 00 00 00 ];
  271. interrupts = <0x1f 0x2 0x20 0x2 0x21 0x2>;
  272. interrupt-parent = <&mpic>;
  273. phy-handle = <&phy2>;
  274. phy-connection-type = "gmii";
  275. };
  276. serial0: serial@4500 {
  277. cell-index = <0>;
  278. device_type = "serial";
  279. compatible = "ns16550";
  280. reg = <0x4500 0x100>;
  281. clock-frequency = <0>;
  282. interrupts = <0x2a 0x2>;
  283. interrupt-parent = <&mpic>;
  284. };
  285. serial1: serial@4600 {
  286. cell-index = <1>;
  287. device_type = "serial";
  288. compatible = "ns16550";
  289. reg = <0x4600 0x100>;
  290. clock-frequency = <0>;
  291. interrupts = <0x1c 0x2>;
  292. interrupt-parent = <&mpic>;
  293. };
  294. mpic: pic@40000 {
  295. clock-frequency = <0>;
  296. interrupt-controller;
  297. #address-cells = <0>;
  298. #interrupt-cells = <2>;
  299. reg = <0x40000 0x40000>;
  300. compatible = "chrp,open-pic";
  301. device_type = "open-pic";
  302. };
  303. global-utilities@e0000 {
  304. compatible = "fsl,mpc8641-guts";
  305. reg = <0xe0000 0x1000>;
  306. fsl,has-rstcr;
  307. };
  308. };
  309. pci0: pcie@fef08000 {
  310. compatible = "fsl,mpc8641-pcie";
  311. device_type = "pci";
  312. #interrupt-cells = <1>;
  313. #size-cells = <2>;
  314. #address-cells = <3>;
  315. reg = <0xfef08000 0x1000>;
  316. bus-range = <0x0 0xff>;
  317. ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x40000000
  318. 0x01000000 0x0 0x00000000 0xfe000000 0x0 0x00400000>;
  319. clock-frequency = <33333333>;
  320. interrupt-parent = <&mpic>;
  321. interrupts = <0x18 0x2>;
  322. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  323. interrupt-map = <
  324. 0x0000 0x0 0x0 0x1 &mpic 0x0 0x2
  325. 0x0000 0x0 0x0 0x2 &mpic 0x1 0x2
  326. 0x0000 0x0 0x0 0x3 &mpic 0x2 0x2
  327. 0x0000 0x0 0x0 0x4 &mpic 0x3 0x2
  328. >;
  329. pcie@0 {
  330. reg = <0 0 0 0 0>;
  331. #size-cells = <2>;
  332. #address-cells = <3>;
  333. device_type = "pci";
  334. ranges = <0x02000000 0x0 0x80000000
  335. 0x02000000 0x0 0x80000000
  336. 0x0 0x40000000
  337. 0x01000000 0x0 0x00000000
  338. 0x01000000 0x0 0x00000000
  339. 0x0 0x00400000>;
  340. };
  341. };
  342. pci1: pcie@fef09000 {
  343. compatible = "fsl,mpc8641-pcie";
  344. device_type = "pci";
  345. #interrupt-cells = <1>;
  346. #size-cells = <2>;
  347. #address-cells = <3>;
  348. reg = <0xfef09000 0x1000>;
  349. bus-range = <0x0 0xff>;
  350. ranges = <0x02000000 0x0 0xc0000000 0xc0000000 0x0 0x20000000
  351. 0x01000000 0x0 0x00000000 0xfe400000 0x0 0x00400000>;
  352. clock-frequency = <33333333>;
  353. interrupt-parent = <&mpic>;
  354. interrupts = <0x19 0x2>;
  355. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  356. interrupt-map = <
  357. 0x0000 0x0 0x0 0x1 &mpic 0x4 0x2
  358. 0x0000 0x0 0x0 0x2 &mpic 0x5 0x2
  359. 0x0000 0x0 0x0 0x3 &mpic 0x6 0x2
  360. 0x0000 0x0 0x0 0x4 &mpic 0x7 0x2
  361. >;
  362. pcie@0 {
  363. reg = <0 0 0 0 0>;
  364. #size-cells = <2>;
  365. #address-cells = <3>;
  366. device_type = "pci";
  367. ranges = <0x02000000 0x0 0xc0000000
  368. 0x02000000 0x0 0xc0000000
  369. 0x0 0x20000000
  370. 0x01000000 0x0 0x00000000
  371. 0x01000000 0x0 0x00000000
  372. 0x0 0x00400000>;
  373. };
  374. };
  375. };