cache-flush-mn10300.S 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /* MN10300 CPU core caching routines
  2. *
  3. * Copyright (C) 2007 Red Hat, Inc. All Rights Reserved.
  4. * Written by David Howells (dhowells@redhat.com)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public Licence
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the Licence, or (at your option) any later version.
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <asm/smp.h>
  14. #include <asm/page.h>
  15. #include <asm/cache.h>
  16. .am33_2
  17. .globl mn10300_dcache_flush
  18. .globl mn10300_dcache_flush_page
  19. .globl mn10300_dcache_flush_range
  20. .globl mn10300_dcache_flush_range2
  21. .globl mn10300_dcache_flush_inv
  22. .globl mn10300_dcache_flush_inv_page
  23. .globl mn10300_dcache_flush_inv_range
  24. .globl mn10300_dcache_flush_inv_range2
  25. ###############################################################################
  26. #
  27. # void mn10300_dcache_flush(void)
  28. # Flush the entire data cache back to RAM
  29. #
  30. ###############################################################################
  31. ALIGN
  32. mn10300_dcache_flush:
  33. movhu (CHCTR),d0
  34. btst CHCTR_DCEN,d0
  35. beq mn10300_dcache_flush_end
  36. # read the addresses tagged in the cache's tag RAM and attempt to flush
  37. # those addresses specifically
  38. # - we rely on the hardware to filter out invalid tag entry addresses
  39. mov DCACHE_TAG(0,0),a0 # dcache tag RAM access address
  40. mov DCACHE_PURGE(0,0),a1 # dcache purge request address
  41. mov L1_CACHE_NWAYS*L1_CACHE_NENTRIES,d1 # total number of entries
  42. mn10300_dcache_flush_loop:
  43. mov (a0),d0
  44. and L1_CACHE_TAG_ADDRESS|L1_CACHE_TAG_ENTRY,d0
  45. or L1_CACHE_TAG_VALID,d0 # retain valid entries in the
  46. # cache
  47. mov d0,(a1) # conditional purge
  48. mn10300_dcache_flush_skip:
  49. add L1_CACHE_BYTES,a0
  50. add L1_CACHE_BYTES,a1
  51. add -1,d1
  52. bne mn10300_dcache_flush_loop
  53. mn10300_dcache_flush_end:
  54. ret [],0
  55. ###############################################################################
  56. #
  57. # void mn10300_dcache_flush_page(unsigned start)
  58. # void mn10300_dcache_flush_range(unsigned start, unsigned end)
  59. # void mn10300_dcache_flush_range2(unsigned start, unsigned size)
  60. # Flush a range of addresses on a page in the dcache
  61. #
  62. ###############################################################################
  63. ALIGN
  64. mn10300_dcache_flush_page:
  65. mov PAGE_SIZE,d1
  66. mn10300_dcache_flush_range2:
  67. add d0,d1
  68. mn10300_dcache_flush_range:
  69. movm [d2,d3],(sp)
  70. movhu (CHCTR),d2
  71. btst CHCTR_DCEN,d2
  72. beq mn10300_dcache_flush_range_end
  73. # round start addr down
  74. and L1_CACHE_TAG_ADDRESS|L1_CACHE_TAG_ENTRY,d0
  75. mov d0,a1
  76. add L1_CACHE_BYTES,d1 # round end addr up
  77. and L1_CACHE_TAG_ADDRESS|L1_CACHE_TAG_ENTRY,d1
  78. # write a request to flush all instances of an address from the cache
  79. mov DCACHE_PURGE(0,0),a0
  80. mov a1,d0
  81. and L1_CACHE_TAG_ENTRY,d0
  82. add d0,a0 # starting dcache purge control
  83. # reg address
  84. sub a1,d1
  85. lsr L1_CACHE_SHIFT,d1 # total number of entries to
  86. # examine
  87. or L1_CACHE_TAG_VALID,a1 # retain valid entries in the
  88. # cache
  89. mn10300_dcache_flush_range_loop:
  90. mov a1,(L1_CACHE_WAYDISP*0,a0) # conditionally purge this line
  91. # all ways
  92. add L1_CACHE_BYTES,a0
  93. add L1_CACHE_BYTES,a1
  94. and ~L1_CACHE_WAYDISP,a0 # make sure way stay on way 0
  95. add -1,d1
  96. bne mn10300_dcache_flush_range_loop
  97. mn10300_dcache_flush_range_end:
  98. ret [d2,d3],8
  99. ###############################################################################
  100. #
  101. # void mn10300_dcache_flush_inv(void)
  102. # Flush the entire data cache and invalidate all entries
  103. #
  104. ###############################################################################
  105. ALIGN
  106. mn10300_dcache_flush_inv:
  107. movhu (CHCTR),d0
  108. btst CHCTR_DCEN,d0
  109. beq mn10300_dcache_flush_inv_end
  110. # hit each line in the dcache with an unconditional purge
  111. mov DCACHE_PURGE(0,0),a1 # dcache purge request address
  112. mov L1_CACHE_NWAYS*L1_CACHE_NENTRIES,d1 # total number of entries
  113. mn10300_dcache_flush_inv_loop:
  114. mov (a1),d0 # unconditional purge
  115. add L1_CACHE_BYTES,a1
  116. add -1,d1
  117. bne mn10300_dcache_flush_inv_loop
  118. mn10300_dcache_flush_inv_end:
  119. ret [],0
  120. ###############################################################################
  121. #
  122. # void mn10300_dcache_flush_inv_page(unsigned start)
  123. # void mn10300_dcache_flush_inv_range(unsigned start, unsigned end)
  124. # void mn10300_dcache_flush_inv_range2(unsigned start, unsigned size)
  125. # Flush and invalidate a range of addresses on a page in the dcache
  126. #
  127. ###############################################################################
  128. ALIGN
  129. mn10300_dcache_flush_inv_page:
  130. mov PAGE_SIZE,d1
  131. mn10300_dcache_flush_inv_range2:
  132. add d0,d1
  133. mn10300_dcache_flush_inv_range:
  134. movm [d2,d3],(sp)
  135. movhu (CHCTR),d2
  136. btst CHCTR_DCEN,d2
  137. beq mn10300_dcache_flush_inv_range_end
  138. and L1_CACHE_TAG_ADDRESS|L1_CACHE_TAG_ENTRY,d0 # round start
  139. # addr down
  140. mov d0,a1
  141. add L1_CACHE_BYTES,d1 # round end addr up
  142. and L1_CACHE_TAG_ADDRESS|L1_CACHE_TAG_ENTRY,d1
  143. # write a request to flush and invalidate all instances of an address
  144. # from the cache
  145. mov DCACHE_PURGE(0,0),a0
  146. mov a1,d0
  147. and L1_CACHE_TAG_ENTRY,d0
  148. add d0,a0 # starting dcache purge control
  149. # reg address
  150. sub a1,d1
  151. lsr L1_CACHE_SHIFT,d1 # total number of entries to
  152. # examine
  153. mn10300_dcache_flush_inv_range_loop:
  154. mov a1,(L1_CACHE_WAYDISP*0,a0) # conditionally purge this line
  155. # in all ways
  156. add L1_CACHE_BYTES,a0
  157. add L1_CACHE_BYTES,a1
  158. and ~L1_CACHE_WAYDISP,a0 # make sure way stay on way 0
  159. add -1,d1
  160. bne mn10300_dcache_flush_inv_range_loop
  161. mn10300_dcache_flush_inv_range_end:
  162. ret [d2,d3],8