irq.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /*
  2. * Copyright (C) 2000, 2001, 2002, 2003 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/linkage.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/smp.h>
  24. #include <linux/mm.h>
  25. #include <linux/slab.h>
  26. #include <linux/kernel_stat.h>
  27. #include <asm/errno.h>
  28. #include <asm/signal.h>
  29. #include <asm/system.h>
  30. #include <asm/time.h>
  31. #include <asm/io.h>
  32. #include <asm/sibyte/sb1250_regs.h>
  33. #include <asm/sibyte/sb1250_int.h>
  34. #include <asm/sibyte/sb1250_uart.h>
  35. #include <asm/sibyte/sb1250_scd.h>
  36. #include <asm/sibyte/sb1250.h>
  37. /*
  38. * These are the routines that handle all the low level interrupt stuff.
  39. * Actions handled here are: initialization of the interrupt map, requesting of
  40. * interrupt lines by handlers, dispatching if interrupts to handlers, probing
  41. * for interrupt lines
  42. */
  43. static void end_sb1250_irq(unsigned int irq);
  44. static void enable_sb1250_irq(unsigned int irq);
  45. static void disable_sb1250_irq(unsigned int irq);
  46. static void ack_sb1250_irq(unsigned int irq);
  47. #ifdef CONFIG_SMP
  48. static int sb1250_set_affinity(unsigned int irq, const struct cpumask *mask);
  49. #endif
  50. #ifdef CONFIG_SIBYTE_HAS_LDT
  51. extern unsigned long ldt_eoi_space;
  52. #endif
  53. static struct irq_chip sb1250_irq_type = {
  54. .name = "SB1250-IMR",
  55. .ack = ack_sb1250_irq,
  56. .mask = disable_sb1250_irq,
  57. .mask_ack = ack_sb1250_irq,
  58. .unmask = enable_sb1250_irq,
  59. .end = end_sb1250_irq,
  60. #ifdef CONFIG_SMP
  61. .set_affinity = sb1250_set_affinity
  62. #endif
  63. };
  64. /* Store the CPU id (not the logical number) */
  65. int sb1250_irq_owner[SB1250_NR_IRQS];
  66. DEFINE_SPINLOCK(sb1250_imr_lock);
  67. void sb1250_mask_irq(int cpu, int irq)
  68. {
  69. unsigned long flags;
  70. u64 cur_ints;
  71. spin_lock_irqsave(&sb1250_imr_lock, flags);
  72. cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(cpu) +
  73. R_IMR_INTERRUPT_MASK));
  74. cur_ints |= (((u64) 1) << irq);
  75. ____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(cpu) +
  76. R_IMR_INTERRUPT_MASK));
  77. spin_unlock_irqrestore(&sb1250_imr_lock, flags);
  78. }
  79. void sb1250_unmask_irq(int cpu, int irq)
  80. {
  81. unsigned long flags;
  82. u64 cur_ints;
  83. spin_lock_irqsave(&sb1250_imr_lock, flags);
  84. cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(cpu) +
  85. R_IMR_INTERRUPT_MASK));
  86. cur_ints &= ~(((u64) 1) << irq);
  87. ____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(cpu) +
  88. R_IMR_INTERRUPT_MASK));
  89. spin_unlock_irqrestore(&sb1250_imr_lock, flags);
  90. }
  91. #ifdef CONFIG_SMP
  92. static int sb1250_set_affinity(unsigned int irq, const struct cpumask *mask)
  93. {
  94. int i = 0, old_cpu, cpu, int_on;
  95. u64 cur_ints;
  96. unsigned long flags;
  97. i = cpumask_first(mask);
  98. /* Convert logical CPU to physical CPU */
  99. cpu = cpu_logical_map(i);
  100. /* Protect against other affinity changers and IMR manipulation */
  101. spin_lock_irqsave(&sb1250_imr_lock, flags);
  102. /* Swizzle each CPU's IMR (but leave the IP selection alone) */
  103. old_cpu = sb1250_irq_owner[irq];
  104. cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(old_cpu) +
  105. R_IMR_INTERRUPT_MASK));
  106. int_on = !(cur_ints & (((u64) 1) << irq));
  107. if (int_on) {
  108. /* If it was on, mask it */
  109. cur_ints |= (((u64) 1) << irq);
  110. ____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(old_cpu) +
  111. R_IMR_INTERRUPT_MASK));
  112. }
  113. sb1250_irq_owner[irq] = cpu;
  114. if (int_on) {
  115. /* unmask for the new CPU */
  116. cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(cpu) +
  117. R_IMR_INTERRUPT_MASK));
  118. cur_ints &= ~(((u64) 1) << irq);
  119. ____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(cpu) +
  120. R_IMR_INTERRUPT_MASK));
  121. }
  122. spin_unlock_irqrestore(&sb1250_imr_lock, flags);
  123. return 0;
  124. }
  125. #endif
  126. /*****************************************************************************/
  127. static void disable_sb1250_irq(unsigned int irq)
  128. {
  129. sb1250_mask_irq(sb1250_irq_owner[irq], irq);
  130. }
  131. static void enable_sb1250_irq(unsigned int irq)
  132. {
  133. sb1250_unmask_irq(sb1250_irq_owner[irq], irq);
  134. }
  135. static void ack_sb1250_irq(unsigned int irq)
  136. {
  137. #ifdef CONFIG_SIBYTE_HAS_LDT
  138. u64 pending;
  139. /*
  140. * If the interrupt was an HT interrupt, now is the time to
  141. * clear it. NOTE: we assume the HT bridge was set up to
  142. * deliver the interrupts to all CPUs (which makes affinity
  143. * changing easier for us)
  144. */
  145. pending = __raw_readq(IOADDR(A_IMR_REGISTER(sb1250_irq_owner[irq],
  146. R_IMR_LDT_INTERRUPT)));
  147. pending &= ((u64)1 << (irq));
  148. if (pending) {
  149. int i;
  150. for (i=0; i<NR_CPUS; i++) {
  151. int cpu;
  152. #ifdef CONFIG_SMP
  153. cpu = cpu_logical_map(i);
  154. #else
  155. cpu = i;
  156. #endif
  157. /*
  158. * Clear for all CPUs so an affinity switch
  159. * doesn't find an old status
  160. */
  161. __raw_writeq(pending,
  162. IOADDR(A_IMR_REGISTER(cpu,
  163. R_IMR_LDT_INTERRUPT_CLR)));
  164. }
  165. /*
  166. * Generate EOI. For Pass 1 parts, EOI is a nop. For
  167. * Pass 2, the LDT world may be edge-triggered, but
  168. * this EOI shouldn't hurt. If they are
  169. * level-sensitive, the EOI is required.
  170. */
  171. *(uint32_t *)(ldt_eoi_space+(irq<<16)+(7<<2)) = 0;
  172. }
  173. #endif
  174. sb1250_mask_irq(sb1250_irq_owner[irq], irq);
  175. }
  176. static void end_sb1250_irq(unsigned int irq)
  177. {
  178. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS))) {
  179. sb1250_unmask_irq(sb1250_irq_owner[irq], irq);
  180. }
  181. }
  182. void __init init_sb1250_irqs(void)
  183. {
  184. int i;
  185. for (i = 0; i < SB1250_NR_IRQS; i++) {
  186. set_irq_chip_and_handler(i, &sb1250_irq_type, handle_level_irq);
  187. sb1250_irq_owner[i] = 0;
  188. }
  189. }
  190. /*
  191. * arch_init_irq is called early in the boot sequence from init/main.c via
  192. * init_IRQ. It is responsible for setting up the interrupt mapper and
  193. * installing the handler that will be responsible for dispatching interrupts
  194. * to the "right" place.
  195. */
  196. /*
  197. * For now, map all interrupts to IP[2]. We could save
  198. * some cycles by parceling out system interrupts to different
  199. * IP lines, but keep it simple for bringup. We'll also direct
  200. * all interrupts to a single CPU; we should probably route
  201. * PCI and LDT to one cpu and everything else to the other
  202. * to balance the load a bit.
  203. *
  204. * On the second cpu, everything is set to IP5, which is
  205. * ignored, EXCEPT the mailbox interrupt. That one is
  206. * set to IP[2] so it is handled. This is needed so we
  207. * can do cross-cpu function calls, as requred by SMP
  208. */
  209. #define IMR_IP2_VAL K_INT_MAP_I0
  210. #define IMR_IP3_VAL K_INT_MAP_I1
  211. #define IMR_IP4_VAL K_INT_MAP_I2
  212. #define IMR_IP5_VAL K_INT_MAP_I3
  213. #define IMR_IP6_VAL K_INT_MAP_I4
  214. void __init arch_init_irq(void)
  215. {
  216. unsigned int i;
  217. u64 tmp;
  218. unsigned int imask = STATUSF_IP4 | STATUSF_IP3 | STATUSF_IP2 |
  219. STATUSF_IP1 | STATUSF_IP0;
  220. /* Default everything to IP2 */
  221. for (i = 0; i < SB1250_NR_IRQS; i++) { /* was I0 */
  222. __raw_writeq(IMR_IP2_VAL,
  223. IOADDR(A_IMR_REGISTER(0,
  224. R_IMR_INTERRUPT_MAP_BASE) +
  225. (i << 3)));
  226. __raw_writeq(IMR_IP2_VAL,
  227. IOADDR(A_IMR_REGISTER(1,
  228. R_IMR_INTERRUPT_MAP_BASE) +
  229. (i << 3)));
  230. }
  231. init_sb1250_irqs();
  232. /*
  233. * Map the high 16 bits of the mailbox registers to IP[3], for
  234. * inter-cpu messages
  235. */
  236. /* Was I1 */
  237. __raw_writeq(IMR_IP3_VAL,
  238. IOADDR(A_IMR_REGISTER(0, R_IMR_INTERRUPT_MAP_BASE) +
  239. (K_INT_MBOX_0 << 3)));
  240. __raw_writeq(IMR_IP3_VAL,
  241. IOADDR(A_IMR_REGISTER(1, R_IMR_INTERRUPT_MAP_BASE) +
  242. (K_INT_MBOX_0 << 3)));
  243. /* Clear the mailboxes. The firmware may leave them dirty */
  244. __raw_writeq(0xffffffffffffffffULL,
  245. IOADDR(A_IMR_REGISTER(0, R_IMR_MAILBOX_CLR_CPU)));
  246. __raw_writeq(0xffffffffffffffffULL,
  247. IOADDR(A_IMR_REGISTER(1, R_IMR_MAILBOX_CLR_CPU)));
  248. /* Mask everything except the mailbox registers for both cpus */
  249. tmp = ~((u64) 0) ^ (((u64) 1) << K_INT_MBOX_0);
  250. __raw_writeq(tmp, IOADDR(A_IMR_REGISTER(0, R_IMR_INTERRUPT_MASK)));
  251. __raw_writeq(tmp, IOADDR(A_IMR_REGISTER(1, R_IMR_INTERRUPT_MASK)));
  252. /*
  253. * Note that the timer interrupts are also mapped, but this is
  254. * done in sb1250_time_init(). Also, the profiling driver
  255. * does its own management of IP7.
  256. */
  257. /* Enable necessary IPs, disable the rest */
  258. change_c0_status(ST0_IM, imask);
  259. }
  260. extern void sb1250_mailbox_interrupt(void);
  261. static inline void dispatch_ip2(void)
  262. {
  263. unsigned int cpu = smp_processor_id();
  264. unsigned long long mask;
  265. /*
  266. * Default...we've hit an IP[2] interrupt, which means we've got to
  267. * check the 1250 interrupt registers to figure out what to do. Need
  268. * to detect which CPU we're on, now that smp_affinity is supported.
  269. */
  270. mask = __raw_readq(IOADDR(A_IMR_REGISTER(cpu,
  271. R_IMR_INTERRUPT_STATUS_BASE)));
  272. if (mask)
  273. do_IRQ(fls64(mask) - 1);
  274. }
  275. asmlinkage void plat_irq_dispatch(void)
  276. {
  277. unsigned int cpu = smp_processor_id();
  278. unsigned int pending;
  279. /*
  280. * What a pain. We have to be really careful saving the upper 32 bits
  281. * of any * register across function calls if we don't want them
  282. * trashed--since were running in -o32, the calling routing never saves
  283. * the full 64 bits of a register across a function call. Being the
  284. * interrupt handler, we're guaranteed that interrupts are disabled
  285. * during this code so we don't have to worry about random interrupts
  286. * blasting the high 32 bits.
  287. */
  288. pending = read_c0_cause() & read_c0_status() & ST0_IM;
  289. if (pending & CAUSEF_IP7) /* CPU performance counter interrupt */
  290. do_IRQ(MIPS_CPU_IRQ_BASE + 7);
  291. else if (pending & CAUSEF_IP4)
  292. do_IRQ(K_INT_TIMER_0 + cpu); /* sb1250_timer_interrupt() */
  293. #ifdef CONFIG_SMP
  294. else if (pending & CAUSEF_IP3)
  295. sb1250_mailbox_interrupt();
  296. #endif
  297. else if (pending & CAUSEF_IP2)
  298. dispatch_ip2();
  299. else
  300. spurious_interrupt();
  301. }