page.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2003, 04, 05 Ralf Baechle (ralf@linux-mips.org)
  7. * Copyright (C) 2007 Maciej W. Rozycki
  8. * Copyright (C) 2008 Thiemo Seufer
  9. */
  10. #include <linux/init.h>
  11. #include <linux/kernel.h>
  12. #include <linux/sched.h>
  13. #include <linux/smp.h>
  14. #include <linux/mm.h>
  15. #include <linux/module.h>
  16. #include <linux/proc_fs.h>
  17. #include <asm/bugs.h>
  18. #include <asm/cacheops.h>
  19. #include <asm/inst.h>
  20. #include <asm/io.h>
  21. #include <asm/page.h>
  22. #include <asm/pgtable.h>
  23. #include <asm/prefetch.h>
  24. #include <asm/system.h>
  25. #include <asm/bootinfo.h>
  26. #include <asm/mipsregs.h>
  27. #include <asm/mmu_context.h>
  28. #include <asm/cpu.h>
  29. #include <asm/war.h>
  30. #ifdef CONFIG_SIBYTE_DMA_PAGEOPS
  31. #include <asm/sibyte/sb1250.h>
  32. #include <asm/sibyte/sb1250_regs.h>
  33. #include <asm/sibyte/sb1250_dma.h>
  34. #endif
  35. #include "uasm.h"
  36. /* Registers used in the assembled routines. */
  37. #define ZERO 0
  38. #define AT 2
  39. #define A0 4
  40. #define A1 5
  41. #define A2 6
  42. #define T0 8
  43. #define T1 9
  44. #define T2 10
  45. #define T3 11
  46. #define T9 25
  47. #define RA 31
  48. /* Handle labels (which must be positive integers). */
  49. enum label_id {
  50. label_clear_nopref = 1,
  51. label_clear_pref,
  52. label_copy_nopref,
  53. label_copy_pref_both,
  54. label_copy_pref_store,
  55. };
  56. UASM_L_LA(_clear_nopref)
  57. UASM_L_LA(_clear_pref)
  58. UASM_L_LA(_copy_nopref)
  59. UASM_L_LA(_copy_pref_both)
  60. UASM_L_LA(_copy_pref_store)
  61. /* We need one branch and therefore one relocation per target label. */
  62. static struct uasm_label __cpuinitdata labels[5];
  63. static struct uasm_reloc __cpuinitdata relocs[5];
  64. #define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
  65. #define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
  66. /*
  67. * Maximum sizes:
  68. *
  69. * R4000 128 bytes S-cache: 0x058 bytes
  70. * R4600 v1.7: 0x05c bytes
  71. * R4600 v2.0: 0x060 bytes
  72. * With prefetching, 16 word strides 0x120 bytes
  73. */
  74. static u32 clear_page_array[0x120 / 4];
  75. #ifdef CONFIG_SIBYTE_DMA_PAGEOPS
  76. void clear_page_cpu(void *page) __attribute__((alias("clear_page_array")));
  77. #else
  78. void clear_page(void *page) __attribute__((alias("clear_page_array")));
  79. #endif
  80. EXPORT_SYMBOL(clear_page);
  81. /*
  82. * Maximum sizes:
  83. *
  84. * R4000 128 bytes S-cache: 0x11c bytes
  85. * R4600 v1.7: 0x080 bytes
  86. * R4600 v2.0: 0x07c bytes
  87. * With prefetching, 16 word strides 0x540 bytes
  88. */
  89. static u32 copy_page_array[0x540 / 4];
  90. #ifdef CONFIG_SIBYTE_DMA_PAGEOPS
  91. void
  92. copy_page_cpu(void *to, void *from) __attribute__((alias("copy_page_array")));
  93. #else
  94. void copy_page(void *to, void *from) __attribute__((alias("copy_page_array")));
  95. #endif
  96. EXPORT_SYMBOL(copy_page);
  97. static int pref_bias_clear_store __cpuinitdata;
  98. static int pref_bias_copy_load __cpuinitdata;
  99. static int pref_bias_copy_store __cpuinitdata;
  100. static u32 pref_src_mode __cpuinitdata;
  101. static u32 pref_dst_mode __cpuinitdata;
  102. static int clear_word_size __cpuinitdata;
  103. static int copy_word_size __cpuinitdata;
  104. static int half_clear_loop_size __cpuinitdata;
  105. static int half_copy_loop_size __cpuinitdata;
  106. static int cache_line_size __cpuinitdata;
  107. #define cache_line_mask() (cache_line_size - 1)
  108. static inline void __cpuinit
  109. pg_addiu(u32 **buf, unsigned int reg1, unsigned int reg2, unsigned int off)
  110. {
  111. if (cpu_has_64bit_gp_regs && DADDI_WAR && r4k_daddiu_bug()) {
  112. if (off > 0x7fff) {
  113. uasm_i_lui(buf, T9, uasm_rel_hi(off));
  114. uasm_i_addiu(buf, T9, T9, uasm_rel_lo(off));
  115. } else
  116. uasm_i_addiu(buf, T9, ZERO, off);
  117. uasm_i_daddu(buf, reg1, reg2, T9);
  118. } else {
  119. if (off > 0x7fff) {
  120. uasm_i_lui(buf, T9, uasm_rel_hi(off));
  121. uasm_i_addiu(buf, T9, T9, uasm_rel_lo(off));
  122. UASM_i_ADDU(buf, reg1, reg2, T9);
  123. } else
  124. UASM_i_ADDIU(buf, reg1, reg2, off);
  125. }
  126. }
  127. static void __cpuinit set_prefetch_parameters(void)
  128. {
  129. if (cpu_has_64bit_gp_regs || cpu_has_64bit_zero_reg)
  130. clear_word_size = 8;
  131. else
  132. clear_word_size = 4;
  133. if (cpu_has_64bit_gp_regs)
  134. copy_word_size = 8;
  135. else
  136. copy_word_size = 4;
  137. /*
  138. * The pref's used here are using "streaming" hints, which cause the
  139. * copied data to be kicked out of the cache sooner. A page copy often
  140. * ends up copying a lot more data than is commonly used, so this seems
  141. * to make sense in terms of reducing cache pollution, but I've no real
  142. * performance data to back this up.
  143. */
  144. if (cpu_has_prefetch) {
  145. /*
  146. * XXX: Most prefetch bias values in here are based on
  147. * guesswork.
  148. */
  149. cache_line_size = cpu_dcache_line_size();
  150. switch (current_cpu_type()) {
  151. case CPU_R5500:
  152. case CPU_TX49XX:
  153. /* These processors only support the Pref_Load. */
  154. pref_bias_copy_load = 256;
  155. break;
  156. case CPU_RM9000:
  157. /*
  158. * As a workaround for erratum G105 which make the
  159. * PrepareForStore hint unusable we fall back to
  160. * StoreRetained on the RM9000. Once it is known which
  161. * versions of the RM9000 we'll be able to condition-
  162. * alize this.
  163. */
  164. case CPU_R10000:
  165. case CPU_R12000:
  166. case CPU_R14000:
  167. /*
  168. * Those values have been experimentally tuned for an
  169. * Origin 200.
  170. */
  171. pref_bias_clear_store = 512;
  172. pref_bias_copy_load = 256;
  173. pref_bias_copy_store = 256;
  174. pref_src_mode = Pref_LoadStreamed;
  175. pref_dst_mode = Pref_StoreStreamed;
  176. break;
  177. case CPU_SB1:
  178. case CPU_SB1A:
  179. pref_bias_clear_store = 128;
  180. pref_bias_copy_load = 128;
  181. pref_bias_copy_store = 128;
  182. /*
  183. * SB1 pass1 Pref_LoadStreamed/Pref_StoreStreamed
  184. * hints are broken.
  185. */
  186. if (current_cpu_type() == CPU_SB1 &&
  187. (current_cpu_data.processor_id & 0xff) < 0x02) {
  188. pref_src_mode = Pref_Load;
  189. pref_dst_mode = Pref_Store;
  190. } else {
  191. pref_src_mode = Pref_LoadStreamed;
  192. pref_dst_mode = Pref_StoreStreamed;
  193. }
  194. break;
  195. default:
  196. pref_bias_clear_store = 128;
  197. pref_bias_copy_load = 256;
  198. pref_bias_copy_store = 128;
  199. pref_src_mode = Pref_LoadStreamed;
  200. pref_dst_mode = Pref_PrepareForStore;
  201. break;
  202. }
  203. } else {
  204. if (cpu_has_cache_cdex_s)
  205. cache_line_size = cpu_scache_line_size();
  206. else if (cpu_has_cache_cdex_p)
  207. cache_line_size = cpu_dcache_line_size();
  208. }
  209. /*
  210. * Too much unrolling will overflow the available space in
  211. * clear_space_array / copy_page_array.
  212. */
  213. half_clear_loop_size = min(16 * clear_word_size,
  214. max(cache_line_size >> 1,
  215. 4 * clear_word_size));
  216. half_copy_loop_size = min(16 * copy_word_size,
  217. max(cache_line_size >> 1,
  218. 4 * copy_word_size));
  219. }
  220. static void __cpuinit build_clear_store(u32 **buf, int off)
  221. {
  222. if (cpu_has_64bit_gp_regs || cpu_has_64bit_zero_reg) {
  223. uasm_i_sd(buf, ZERO, off, A0);
  224. } else {
  225. uasm_i_sw(buf, ZERO, off, A0);
  226. }
  227. }
  228. static inline void __cpuinit build_clear_pref(u32 **buf, int off)
  229. {
  230. if (off & cache_line_mask())
  231. return;
  232. if (pref_bias_clear_store) {
  233. uasm_i_pref(buf, pref_dst_mode, pref_bias_clear_store + off,
  234. A0);
  235. } else if (cache_line_size == (half_clear_loop_size << 1)) {
  236. if (cpu_has_cache_cdex_s) {
  237. uasm_i_cache(buf, Create_Dirty_Excl_SD, off, A0);
  238. } else if (cpu_has_cache_cdex_p) {
  239. if (R4600_V1_HIT_CACHEOP_WAR && cpu_is_r4600_v1_x()) {
  240. uasm_i_nop(buf);
  241. uasm_i_nop(buf);
  242. uasm_i_nop(buf);
  243. uasm_i_nop(buf);
  244. }
  245. if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x())
  246. uasm_i_lw(buf, ZERO, ZERO, AT);
  247. uasm_i_cache(buf, Create_Dirty_Excl_D, off, A0);
  248. }
  249. }
  250. }
  251. void __cpuinit build_clear_page(void)
  252. {
  253. int off;
  254. u32 *buf = (u32 *)&clear_page_array;
  255. struct uasm_label *l = labels;
  256. struct uasm_reloc *r = relocs;
  257. int i;
  258. memset(labels, 0, sizeof(labels));
  259. memset(relocs, 0, sizeof(relocs));
  260. set_prefetch_parameters();
  261. /*
  262. * This algorithm makes the following assumptions:
  263. * - The prefetch bias is a multiple of 2 words.
  264. * - The prefetch bias is less than one page.
  265. */
  266. BUG_ON(pref_bias_clear_store % (2 * clear_word_size));
  267. BUG_ON(PAGE_SIZE < pref_bias_clear_store);
  268. off = PAGE_SIZE - pref_bias_clear_store;
  269. if (off > 0xffff || !pref_bias_clear_store)
  270. pg_addiu(&buf, A2, A0, off);
  271. else
  272. uasm_i_ori(&buf, A2, A0, off);
  273. if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x())
  274. uasm_i_lui(&buf, AT, 0xa000);
  275. off = cache_line_size ? min(8, pref_bias_clear_store / cache_line_size)
  276. * cache_line_size : 0;
  277. while (off) {
  278. build_clear_pref(&buf, -off);
  279. off -= cache_line_size;
  280. }
  281. uasm_l_clear_pref(&l, buf);
  282. do {
  283. build_clear_pref(&buf, off);
  284. build_clear_store(&buf, off);
  285. off += clear_word_size;
  286. } while (off < half_clear_loop_size);
  287. pg_addiu(&buf, A0, A0, 2 * off);
  288. off = -off;
  289. do {
  290. build_clear_pref(&buf, off);
  291. if (off == -clear_word_size)
  292. uasm_il_bne(&buf, &r, A0, A2, label_clear_pref);
  293. build_clear_store(&buf, off);
  294. off += clear_word_size;
  295. } while (off < 0);
  296. if (pref_bias_clear_store) {
  297. pg_addiu(&buf, A2, A0, pref_bias_clear_store);
  298. uasm_l_clear_nopref(&l, buf);
  299. off = 0;
  300. do {
  301. build_clear_store(&buf, off);
  302. off += clear_word_size;
  303. } while (off < half_clear_loop_size);
  304. pg_addiu(&buf, A0, A0, 2 * off);
  305. off = -off;
  306. do {
  307. if (off == -clear_word_size)
  308. uasm_il_bne(&buf, &r, A0, A2,
  309. label_clear_nopref);
  310. build_clear_store(&buf, off);
  311. off += clear_word_size;
  312. } while (off < 0);
  313. }
  314. uasm_i_jr(&buf, RA);
  315. uasm_i_nop(&buf);
  316. BUG_ON(buf > clear_page_array + ARRAY_SIZE(clear_page_array));
  317. uasm_resolve_relocs(relocs, labels);
  318. pr_debug("Synthesized clear page handler (%u instructions).\n",
  319. (u32)(buf - clear_page_array));
  320. pr_debug("\t.set push\n");
  321. pr_debug("\t.set noreorder\n");
  322. for (i = 0; i < (buf - clear_page_array); i++)
  323. pr_debug("\t.word 0x%08x\n", clear_page_array[i]);
  324. pr_debug("\t.set pop\n");
  325. }
  326. static void __cpuinit build_copy_load(u32 **buf, int reg, int off)
  327. {
  328. if (cpu_has_64bit_gp_regs) {
  329. uasm_i_ld(buf, reg, off, A1);
  330. } else {
  331. uasm_i_lw(buf, reg, off, A1);
  332. }
  333. }
  334. static void __cpuinit build_copy_store(u32 **buf, int reg, int off)
  335. {
  336. if (cpu_has_64bit_gp_regs) {
  337. uasm_i_sd(buf, reg, off, A0);
  338. } else {
  339. uasm_i_sw(buf, reg, off, A0);
  340. }
  341. }
  342. static inline void build_copy_load_pref(u32 **buf, int off)
  343. {
  344. if (off & cache_line_mask())
  345. return;
  346. if (pref_bias_copy_load)
  347. uasm_i_pref(buf, pref_src_mode, pref_bias_copy_load + off, A1);
  348. }
  349. static inline void build_copy_store_pref(u32 **buf, int off)
  350. {
  351. if (off & cache_line_mask())
  352. return;
  353. if (pref_bias_copy_store) {
  354. uasm_i_pref(buf, pref_dst_mode, pref_bias_copy_store + off,
  355. A0);
  356. } else if (cache_line_size == (half_copy_loop_size << 1)) {
  357. if (cpu_has_cache_cdex_s) {
  358. uasm_i_cache(buf, Create_Dirty_Excl_SD, off, A0);
  359. } else if (cpu_has_cache_cdex_p) {
  360. if (R4600_V1_HIT_CACHEOP_WAR && cpu_is_r4600_v1_x()) {
  361. uasm_i_nop(buf);
  362. uasm_i_nop(buf);
  363. uasm_i_nop(buf);
  364. uasm_i_nop(buf);
  365. }
  366. if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x())
  367. uasm_i_lw(buf, ZERO, ZERO, AT);
  368. uasm_i_cache(buf, Create_Dirty_Excl_D, off, A0);
  369. }
  370. }
  371. }
  372. void __cpuinit build_copy_page(void)
  373. {
  374. int off;
  375. u32 *buf = (u32 *)&copy_page_array;
  376. struct uasm_label *l = labels;
  377. struct uasm_reloc *r = relocs;
  378. int i;
  379. memset(labels, 0, sizeof(labels));
  380. memset(relocs, 0, sizeof(relocs));
  381. set_prefetch_parameters();
  382. /*
  383. * This algorithm makes the following assumptions:
  384. * - All prefetch biases are multiples of 8 words.
  385. * - The prefetch biases are less than one page.
  386. * - The store prefetch bias isn't greater than the load
  387. * prefetch bias.
  388. */
  389. BUG_ON(pref_bias_copy_load % (8 * copy_word_size));
  390. BUG_ON(pref_bias_copy_store % (8 * copy_word_size));
  391. BUG_ON(PAGE_SIZE < pref_bias_copy_load);
  392. BUG_ON(pref_bias_copy_store > pref_bias_copy_load);
  393. off = PAGE_SIZE - pref_bias_copy_load;
  394. if (off > 0xffff || !pref_bias_copy_load)
  395. pg_addiu(&buf, A2, A0, off);
  396. else
  397. uasm_i_ori(&buf, A2, A0, off);
  398. if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x())
  399. uasm_i_lui(&buf, AT, 0xa000);
  400. off = cache_line_size ? min(8, pref_bias_copy_load / cache_line_size) *
  401. cache_line_size : 0;
  402. while (off) {
  403. build_copy_load_pref(&buf, -off);
  404. off -= cache_line_size;
  405. }
  406. off = cache_line_size ? min(8, pref_bias_copy_store / cache_line_size) *
  407. cache_line_size : 0;
  408. while (off) {
  409. build_copy_store_pref(&buf, -off);
  410. off -= cache_line_size;
  411. }
  412. uasm_l_copy_pref_both(&l, buf);
  413. do {
  414. build_copy_load_pref(&buf, off);
  415. build_copy_load(&buf, T0, off);
  416. build_copy_load_pref(&buf, off + copy_word_size);
  417. build_copy_load(&buf, T1, off + copy_word_size);
  418. build_copy_load_pref(&buf, off + 2 * copy_word_size);
  419. build_copy_load(&buf, T2, off + 2 * copy_word_size);
  420. build_copy_load_pref(&buf, off + 3 * copy_word_size);
  421. build_copy_load(&buf, T3, off + 3 * copy_word_size);
  422. build_copy_store_pref(&buf, off);
  423. build_copy_store(&buf, T0, off);
  424. build_copy_store_pref(&buf, off + copy_word_size);
  425. build_copy_store(&buf, T1, off + copy_word_size);
  426. build_copy_store_pref(&buf, off + 2 * copy_word_size);
  427. build_copy_store(&buf, T2, off + 2 * copy_word_size);
  428. build_copy_store_pref(&buf, off + 3 * copy_word_size);
  429. build_copy_store(&buf, T3, off + 3 * copy_word_size);
  430. off += 4 * copy_word_size;
  431. } while (off < half_copy_loop_size);
  432. pg_addiu(&buf, A1, A1, 2 * off);
  433. pg_addiu(&buf, A0, A0, 2 * off);
  434. off = -off;
  435. do {
  436. build_copy_load_pref(&buf, off);
  437. build_copy_load(&buf, T0, off);
  438. build_copy_load_pref(&buf, off + copy_word_size);
  439. build_copy_load(&buf, T1, off + copy_word_size);
  440. build_copy_load_pref(&buf, off + 2 * copy_word_size);
  441. build_copy_load(&buf, T2, off + 2 * copy_word_size);
  442. build_copy_load_pref(&buf, off + 3 * copy_word_size);
  443. build_copy_load(&buf, T3, off + 3 * copy_word_size);
  444. build_copy_store_pref(&buf, off);
  445. build_copy_store(&buf, T0, off);
  446. build_copy_store_pref(&buf, off + copy_word_size);
  447. build_copy_store(&buf, T1, off + copy_word_size);
  448. build_copy_store_pref(&buf, off + 2 * copy_word_size);
  449. build_copy_store(&buf, T2, off + 2 * copy_word_size);
  450. build_copy_store_pref(&buf, off + 3 * copy_word_size);
  451. if (off == -(4 * copy_word_size))
  452. uasm_il_bne(&buf, &r, A2, A0, label_copy_pref_both);
  453. build_copy_store(&buf, T3, off + 3 * copy_word_size);
  454. off += 4 * copy_word_size;
  455. } while (off < 0);
  456. if (pref_bias_copy_load - pref_bias_copy_store) {
  457. pg_addiu(&buf, A2, A0,
  458. pref_bias_copy_load - pref_bias_copy_store);
  459. uasm_l_copy_pref_store(&l, buf);
  460. off = 0;
  461. do {
  462. build_copy_load(&buf, T0, off);
  463. build_copy_load(&buf, T1, off + copy_word_size);
  464. build_copy_load(&buf, T2, off + 2 * copy_word_size);
  465. build_copy_load(&buf, T3, off + 3 * copy_word_size);
  466. build_copy_store_pref(&buf, off);
  467. build_copy_store(&buf, T0, off);
  468. build_copy_store_pref(&buf, off + copy_word_size);
  469. build_copy_store(&buf, T1, off + copy_word_size);
  470. build_copy_store_pref(&buf, off + 2 * copy_word_size);
  471. build_copy_store(&buf, T2, off + 2 * copy_word_size);
  472. build_copy_store_pref(&buf, off + 3 * copy_word_size);
  473. build_copy_store(&buf, T3, off + 3 * copy_word_size);
  474. off += 4 * copy_word_size;
  475. } while (off < half_copy_loop_size);
  476. pg_addiu(&buf, A1, A1, 2 * off);
  477. pg_addiu(&buf, A0, A0, 2 * off);
  478. off = -off;
  479. do {
  480. build_copy_load(&buf, T0, off);
  481. build_copy_load(&buf, T1, off + copy_word_size);
  482. build_copy_load(&buf, T2, off + 2 * copy_word_size);
  483. build_copy_load(&buf, T3, off + 3 * copy_word_size);
  484. build_copy_store_pref(&buf, off);
  485. build_copy_store(&buf, T0, off);
  486. build_copy_store_pref(&buf, off + copy_word_size);
  487. build_copy_store(&buf, T1, off + copy_word_size);
  488. build_copy_store_pref(&buf, off + 2 * copy_word_size);
  489. build_copy_store(&buf, T2, off + 2 * copy_word_size);
  490. build_copy_store_pref(&buf, off + 3 * copy_word_size);
  491. if (off == -(4 * copy_word_size))
  492. uasm_il_bne(&buf, &r, A2, A0,
  493. label_copy_pref_store);
  494. build_copy_store(&buf, T3, off + 3 * copy_word_size);
  495. off += 4 * copy_word_size;
  496. } while (off < 0);
  497. }
  498. if (pref_bias_copy_store) {
  499. pg_addiu(&buf, A2, A0, pref_bias_copy_store);
  500. uasm_l_copy_nopref(&l, buf);
  501. off = 0;
  502. do {
  503. build_copy_load(&buf, T0, off);
  504. build_copy_load(&buf, T1, off + copy_word_size);
  505. build_copy_load(&buf, T2, off + 2 * copy_word_size);
  506. build_copy_load(&buf, T3, off + 3 * copy_word_size);
  507. build_copy_store(&buf, T0, off);
  508. build_copy_store(&buf, T1, off + copy_word_size);
  509. build_copy_store(&buf, T2, off + 2 * copy_word_size);
  510. build_copy_store(&buf, T3, off + 3 * copy_word_size);
  511. off += 4 * copy_word_size;
  512. } while (off < half_copy_loop_size);
  513. pg_addiu(&buf, A1, A1, 2 * off);
  514. pg_addiu(&buf, A0, A0, 2 * off);
  515. off = -off;
  516. do {
  517. build_copy_load(&buf, T0, off);
  518. build_copy_load(&buf, T1, off + copy_word_size);
  519. build_copy_load(&buf, T2, off + 2 * copy_word_size);
  520. build_copy_load(&buf, T3, off + 3 * copy_word_size);
  521. build_copy_store(&buf, T0, off);
  522. build_copy_store(&buf, T1, off + copy_word_size);
  523. build_copy_store(&buf, T2, off + 2 * copy_word_size);
  524. if (off == -(4 * copy_word_size))
  525. uasm_il_bne(&buf, &r, A2, A0,
  526. label_copy_nopref);
  527. build_copy_store(&buf, T3, off + 3 * copy_word_size);
  528. off += 4 * copy_word_size;
  529. } while (off < 0);
  530. }
  531. uasm_i_jr(&buf, RA);
  532. uasm_i_nop(&buf);
  533. BUG_ON(buf > copy_page_array + ARRAY_SIZE(copy_page_array));
  534. uasm_resolve_relocs(relocs, labels);
  535. pr_debug("Synthesized copy page handler (%u instructions).\n",
  536. (u32)(buf - copy_page_array));
  537. pr_debug("\t.set push\n");
  538. pr_debug("\t.set noreorder\n");
  539. for (i = 0; i < (buf - copy_page_array); i++)
  540. pr_debug("\t.word 0x%08x\n", copy_page_array[i]);
  541. pr_debug("\t.set pop\n");
  542. }
  543. #ifdef CONFIG_SIBYTE_DMA_PAGEOPS
  544. /*
  545. * Pad descriptors to cacheline, since each is exclusively owned by a
  546. * particular CPU.
  547. */
  548. struct dmadscr {
  549. u64 dscr_a;
  550. u64 dscr_b;
  551. u64 pad_a;
  552. u64 pad_b;
  553. } ____cacheline_aligned_in_smp page_descr[DM_NUM_CHANNELS];
  554. void sb1_dma_init(void)
  555. {
  556. int i;
  557. for (i = 0; i < DM_NUM_CHANNELS; i++) {
  558. const u64 base_val = CPHYSADDR((unsigned long)&page_descr[i]) |
  559. V_DM_DSCR_BASE_RINGSZ(1);
  560. void *base_reg = IOADDR(A_DM_REGISTER(i, R_DM_DSCR_BASE));
  561. __raw_writeq(base_val, base_reg);
  562. __raw_writeq(base_val | M_DM_DSCR_BASE_RESET, base_reg);
  563. __raw_writeq(base_val | M_DM_DSCR_BASE_ENABL, base_reg);
  564. }
  565. }
  566. void clear_page(void *page)
  567. {
  568. u64 to_phys = CPHYSADDR((unsigned long)page);
  569. unsigned int cpu = smp_processor_id();
  570. /* if the page is not in KSEG0, use old way */
  571. if ((long)KSEGX((unsigned long)page) != (long)CKSEG0)
  572. return clear_page_cpu(page);
  573. page_descr[cpu].dscr_a = to_phys | M_DM_DSCRA_ZERO_MEM |
  574. M_DM_DSCRA_L2C_DEST | M_DM_DSCRA_INTERRUPT;
  575. page_descr[cpu].dscr_b = V_DM_DSCRB_SRC_LENGTH(PAGE_SIZE);
  576. __raw_writeq(1, IOADDR(A_DM_REGISTER(cpu, R_DM_DSCR_COUNT)));
  577. /*
  578. * Don't really want to do it this way, but there's no
  579. * reliable way to delay completion detection.
  580. */
  581. while (!(__raw_readq(IOADDR(A_DM_REGISTER(cpu, R_DM_DSCR_BASE_DEBUG)))
  582. & M_DM_DSCR_BASE_INTERRUPT))
  583. ;
  584. __raw_readq(IOADDR(A_DM_REGISTER(cpu, R_DM_DSCR_BASE)));
  585. }
  586. void copy_page(void *to, void *from)
  587. {
  588. u64 from_phys = CPHYSADDR((unsigned long)from);
  589. u64 to_phys = CPHYSADDR((unsigned long)to);
  590. unsigned int cpu = smp_processor_id();
  591. /* if any page is not in KSEG0, use old way */
  592. if ((long)KSEGX((unsigned long)to) != (long)CKSEG0
  593. || (long)KSEGX((unsigned long)from) != (long)CKSEG0)
  594. return copy_page_cpu(to, from);
  595. page_descr[cpu].dscr_a = to_phys | M_DM_DSCRA_L2C_DEST |
  596. M_DM_DSCRA_INTERRUPT;
  597. page_descr[cpu].dscr_b = from_phys | V_DM_DSCRB_SRC_LENGTH(PAGE_SIZE);
  598. __raw_writeq(1, IOADDR(A_DM_REGISTER(cpu, R_DM_DSCR_COUNT)));
  599. /*
  600. * Don't really want to do it this way, but there's no
  601. * reliable way to delay completion detection.
  602. */
  603. while (!(__raw_readq(IOADDR(A_DM_REGISTER(cpu, R_DM_DSCR_BASE_DEBUG)))
  604. & M_DM_DSCR_BASE_INTERRUPT))
  605. ;
  606. __raw_readq(IOADDR(A_DM_REGISTER(cpu, R_DM_DSCR_BASE)));
  607. }
  608. #endif /* CONFIG_SIBYTE_DMA_PAGEOPS */