irq_txx9.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190
  1. /*
  2. * Based on linux/arch/mips/jmr3927/rbhma3100/irq.c,
  3. * linux/arch/mips/tx4927/common/tx4927_irq.c,
  4. * linux/arch/mips/tx4938/common/irq.c
  5. *
  6. * Copyright 2001, 2003-2005 MontaVista Software Inc.
  7. * Author: MontaVista Software, Inc.
  8. * ahennessy@mvista.com
  9. * source@mvista.com
  10. * Copyright (C) 2000-2001 Toshiba Corporation
  11. *
  12. * This file is subject to the terms and conditions of the GNU General Public
  13. * License. See the file "COPYING" in the main directory of this archive
  14. * for more details.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/types.h>
  19. #include <asm/txx9irq.h>
  20. struct txx9_irc_reg {
  21. u32 cer;
  22. u32 cr[2];
  23. u32 unused0;
  24. u32 ilr[8];
  25. u32 unused1[4];
  26. u32 imr;
  27. u32 unused2[7];
  28. u32 scr;
  29. u32 unused3[7];
  30. u32 ssr;
  31. u32 unused4[7];
  32. u32 csr;
  33. };
  34. /* IRCER : Int. Control Enable */
  35. #define TXx9_IRCER_ICE 0x00000001
  36. /* IRCR : Int. Control */
  37. #define TXx9_IRCR_LOW 0x00000000
  38. #define TXx9_IRCR_HIGH 0x00000001
  39. #define TXx9_IRCR_DOWN 0x00000002
  40. #define TXx9_IRCR_UP 0x00000003
  41. #define TXx9_IRCR_EDGE(cr) ((cr) & 0x00000002)
  42. /* IRSCR : Int. Status Control */
  43. #define TXx9_IRSCR_EIClrE 0x00000100
  44. #define TXx9_IRSCR_EIClr_MASK 0x0000000f
  45. /* IRCSR : Int. Current Status */
  46. #define TXx9_IRCSR_IF 0x00010000
  47. #define TXx9_IRCSR_ILV_MASK 0x00000700
  48. #define TXx9_IRCSR_IVL_MASK 0x0000001f
  49. #define irc_dlevel 0
  50. #define irc_elevel 1
  51. static struct txx9_irc_reg __iomem *txx9_ircptr __read_mostly;
  52. static struct {
  53. unsigned char level;
  54. unsigned char mode;
  55. } txx9irq[TXx9_MAX_IR] __read_mostly;
  56. static void txx9_irq_unmask(unsigned int irq)
  57. {
  58. unsigned int irq_nr = irq - TXX9_IRQ_BASE;
  59. u32 __iomem *ilrp = &txx9_ircptr->ilr[(irq_nr % 16 ) / 2];
  60. int ofs = irq_nr / 16 * 16 + (irq_nr & 1) * 8;
  61. __raw_writel((__raw_readl(ilrp) & ~(0xff << ofs))
  62. | (txx9irq[irq_nr].level << ofs),
  63. ilrp);
  64. #ifdef CONFIG_CPU_TX39XX
  65. /* update IRCSR */
  66. __raw_writel(0, &txx9_ircptr->imr);
  67. __raw_writel(irc_elevel, &txx9_ircptr->imr);
  68. #endif
  69. }
  70. static inline void txx9_irq_mask(unsigned int irq)
  71. {
  72. unsigned int irq_nr = irq - TXX9_IRQ_BASE;
  73. u32 __iomem *ilrp = &txx9_ircptr->ilr[(irq_nr % 16) / 2];
  74. int ofs = irq_nr / 16 * 16 + (irq_nr & 1) * 8;
  75. __raw_writel((__raw_readl(ilrp) & ~(0xff << ofs))
  76. | (irc_dlevel << ofs),
  77. ilrp);
  78. #ifdef CONFIG_CPU_TX39XX
  79. /* update IRCSR */
  80. __raw_writel(0, &txx9_ircptr->imr);
  81. __raw_writel(irc_elevel, &txx9_ircptr->imr);
  82. /* flush write buffer */
  83. __raw_readl(&txx9_ircptr->ssr);
  84. #else
  85. mmiowb();
  86. #endif
  87. }
  88. static void txx9_irq_mask_ack(unsigned int irq)
  89. {
  90. unsigned int irq_nr = irq - TXX9_IRQ_BASE;
  91. txx9_irq_mask(irq);
  92. /* clear edge detection */
  93. if (unlikely(TXx9_IRCR_EDGE(txx9irq[irq_nr].mode)))
  94. __raw_writel(TXx9_IRSCR_EIClrE | irq_nr, &txx9_ircptr->scr);
  95. }
  96. static int txx9_irq_set_type(unsigned int irq, unsigned int flow_type)
  97. {
  98. unsigned int irq_nr = irq - TXX9_IRQ_BASE;
  99. u32 cr;
  100. u32 __iomem *crp;
  101. int ofs;
  102. int mode;
  103. if (flow_type & IRQF_TRIGGER_PROBE)
  104. return 0;
  105. switch (flow_type & IRQF_TRIGGER_MASK) {
  106. case IRQF_TRIGGER_RISING: mode = TXx9_IRCR_UP; break;
  107. case IRQF_TRIGGER_FALLING: mode = TXx9_IRCR_DOWN; break;
  108. case IRQF_TRIGGER_HIGH: mode = TXx9_IRCR_HIGH; break;
  109. case IRQF_TRIGGER_LOW: mode = TXx9_IRCR_LOW; break;
  110. default:
  111. return -EINVAL;
  112. }
  113. crp = &txx9_ircptr->cr[(unsigned int)irq_nr / 8];
  114. cr = __raw_readl(crp);
  115. ofs = (irq_nr & (8 - 1)) * 2;
  116. cr &= ~(0x3 << ofs);
  117. cr |= (mode & 0x3) << ofs;
  118. __raw_writel(cr, crp);
  119. txx9irq[irq_nr].mode = mode;
  120. return 0;
  121. }
  122. static struct irq_chip txx9_irq_chip = {
  123. .name = "TXX9",
  124. .ack = txx9_irq_mask_ack,
  125. .mask = txx9_irq_mask,
  126. .mask_ack = txx9_irq_mask_ack,
  127. .unmask = txx9_irq_unmask,
  128. .set_type = txx9_irq_set_type,
  129. };
  130. void __init txx9_irq_init(unsigned long baseaddr)
  131. {
  132. int i;
  133. txx9_ircptr = ioremap(baseaddr, sizeof(struct txx9_irc_reg));
  134. for (i = 0; i < TXx9_MAX_IR; i++) {
  135. txx9irq[i].level = 4; /* middle level */
  136. txx9irq[i].mode = TXx9_IRCR_LOW;
  137. set_irq_chip_and_handler(TXX9_IRQ_BASE + i,
  138. &txx9_irq_chip, handle_level_irq);
  139. }
  140. /* mask all IRC interrupts */
  141. __raw_writel(0, &txx9_ircptr->imr);
  142. for (i = 0; i < 8; i++)
  143. __raw_writel(0, &txx9_ircptr->ilr[i]);
  144. /* setup IRC interrupt mode (Low Active) */
  145. for (i = 0; i < 2; i++)
  146. __raw_writel(0, &txx9_ircptr->cr[i]);
  147. /* enable interrupt control */
  148. __raw_writel(TXx9_IRCER_ICE, &txx9_ircptr->cer);
  149. __raw_writel(irc_elevel, &txx9_ircptr->imr);
  150. }
  151. int __init txx9_irq_set_pri(int irc_irq, int new_pri)
  152. {
  153. int old_pri;
  154. if ((unsigned int)irc_irq >= TXx9_MAX_IR)
  155. return 0;
  156. old_pri = txx9irq[irc_irq].level;
  157. txx9irq[irc_irq].level = new_pri;
  158. return old_pri;
  159. }
  160. int txx9_irq(void)
  161. {
  162. u32 csr = __raw_readl(&txx9_ircptr->csr);
  163. if (likely(!(csr & TXx9_IRCSR_IF)))
  164. return TXX9_IRQ_BASE + (csr & (TXx9_MAX_IR - 1));
  165. return -1;
  166. }