tx3927.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2000 Toshiba Corporation
  7. */
  8. #ifndef __ASM_TXX9_TX3927_H
  9. #define __ASM_TXX9_TX3927_H
  10. #define TX3927_REG_BASE 0xfffe0000UL
  11. #define TX3927_REG_SIZE 0x00010000
  12. #define TX3927_SDRAMC_REG (TX3927_REG_BASE + 0x8000)
  13. #define TX3927_ROMC_REG (TX3927_REG_BASE + 0x9000)
  14. #define TX3927_DMA_REG (TX3927_REG_BASE + 0xb000)
  15. #define TX3927_IRC_REG (TX3927_REG_BASE + 0xc000)
  16. #define TX3927_PCIC_REG (TX3927_REG_BASE + 0xd000)
  17. #define TX3927_CCFG_REG (TX3927_REG_BASE + 0xe000)
  18. #define TX3927_NR_TMR 3
  19. #define TX3927_TMR_REG(ch) (TX3927_REG_BASE + 0xf000 + (ch) * 0x100)
  20. #define TX3927_NR_SIO 2
  21. #define TX3927_SIO_REG(ch) (TX3927_REG_BASE + 0xf300 + (ch) * 0x100)
  22. #define TX3927_PIO_REG (TX3927_REG_BASE + 0xf500)
  23. struct tx3927_sdramc_reg {
  24. volatile unsigned long cr[8];
  25. volatile unsigned long tr[3];
  26. volatile unsigned long cmd;
  27. volatile unsigned long smrs[2];
  28. };
  29. struct tx3927_romc_reg {
  30. volatile unsigned long cr[8];
  31. };
  32. struct tx3927_dma_reg {
  33. struct tx3927_dma_ch_reg {
  34. volatile unsigned long cha;
  35. volatile unsigned long sar;
  36. volatile unsigned long dar;
  37. volatile unsigned long cntr;
  38. volatile unsigned long sair;
  39. volatile unsigned long dair;
  40. volatile unsigned long ccr;
  41. volatile unsigned long csr;
  42. } ch[4];
  43. volatile unsigned long dbr[8];
  44. volatile unsigned long tdhr;
  45. volatile unsigned long mcr;
  46. volatile unsigned long unused0;
  47. };
  48. #include <asm/byteorder.h>
  49. #ifdef __BIG_ENDIAN
  50. #define endian_def_s2(e1, e2) \
  51. volatile unsigned short e1, e2
  52. #define endian_def_sb2(e1, e2, e3) \
  53. volatile unsigned short e1;volatile unsigned char e2, e3
  54. #define endian_def_b2s(e1, e2, e3) \
  55. volatile unsigned char e1, e2;volatile unsigned short e3
  56. #define endian_def_b4(e1, e2, e3, e4) \
  57. volatile unsigned char e1, e2, e3, e4
  58. #else
  59. #define endian_def_s2(e1, e2) \
  60. volatile unsigned short e2, e1
  61. #define endian_def_sb2(e1, e2, e3) \
  62. volatile unsigned char e3, e2;volatile unsigned short e1
  63. #define endian_def_b2s(e1, e2, e3) \
  64. volatile unsigned short e3;volatile unsigned char e2, e1
  65. #define endian_def_b4(e1, e2, e3, e4) \
  66. volatile unsigned char e4, e3, e2, e1
  67. #endif
  68. struct tx3927_pcic_reg {
  69. endian_def_s2(did, vid);
  70. endian_def_s2(pcistat, pcicmd);
  71. endian_def_b4(cc, scc, rpli, rid);
  72. endian_def_b4(unused0, ht, mlt, cls);
  73. volatile unsigned long ioba; /* +10 */
  74. volatile unsigned long mba;
  75. volatile unsigned long unused1[5];
  76. endian_def_s2(svid, ssvid);
  77. volatile unsigned long unused2; /* +30 */
  78. endian_def_sb2(unused3, unused4, capptr);
  79. volatile unsigned long unused5;
  80. endian_def_b4(ml, mg, ip, il);
  81. volatile unsigned long unused6; /* +40 */
  82. volatile unsigned long istat;
  83. volatile unsigned long iim;
  84. volatile unsigned long rrt;
  85. volatile unsigned long unused7[3]; /* +50 */
  86. volatile unsigned long ipbmma;
  87. volatile unsigned long ipbioma; /* +60 */
  88. volatile unsigned long ilbmma;
  89. volatile unsigned long ilbioma;
  90. volatile unsigned long unused8[9];
  91. volatile unsigned long tc; /* +90 */
  92. volatile unsigned long tstat;
  93. volatile unsigned long tim;
  94. volatile unsigned long tccmd;
  95. volatile unsigned long pcirrt; /* +a0 */
  96. volatile unsigned long pcirrt_cmd;
  97. volatile unsigned long pcirrdt;
  98. volatile unsigned long unused9[3];
  99. volatile unsigned long tlboap;
  100. volatile unsigned long tlbiap;
  101. volatile unsigned long tlbmma; /* +c0 */
  102. volatile unsigned long tlbioma;
  103. volatile unsigned long sc_msg;
  104. volatile unsigned long sc_be;
  105. volatile unsigned long tbl; /* +d0 */
  106. volatile unsigned long unused10[3];
  107. volatile unsigned long pwmng; /* +e0 */
  108. volatile unsigned long pwmngs;
  109. volatile unsigned long unused11[6];
  110. volatile unsigned long req_trace; /* +100 */
  111. volatile unsigned long pbapmc;
  112. volatile unsigned long pbapms;
  113. volatile unsigned long pbapmim;
  114. volatile unsigned long bm; /* +110 */
  115. volatile unsigned long cpcibrs;
  116. volatile unsigned long cpcibgs;
  117. volatile unsigned long pbacs;
  118. volatile unsigned long iobas; /* +120 */
  119. volatile unsigned long mbas;
  120. volatile unsigned long lbc;
  121. volatile unsigned long lbstat;
  122. volatile unsigned long lbim; /* +130 */
  123. volatile unsigned long pcistatim;
  124. volatile unsigned long ica;
  125. volatile unsigned long icd;
  126. volatile unsigned long iiadp; /* +140 */
  127. volatile unsigned long iscdp;
  128. volatile unsigned long mmas;
  129. volatile unsigned long iomas;
  130. volatile unsigned long ipciaddr; /* +150 */
  131. volatile unsigned long ipcidata;
  132. volatile unsigned long ipcibe;
  133. };
  134. struct tx3927_ccfg_reg {
  135. volatile unsigned long ccfg;
  136. volatile unsigned long crir;
  137. volatile unsigned long pcfg;
  138. volatile unsigned long tear;
  139. volatile unsigned long pdcr;
  140. };
  141. /*
  142. * SDRAMC
  143. */
  144. /*
  145. * ROMC
  146. */
  147. /*
  148. * DMA
  149. */
  150. /* bits for MCR */
  151. #define TX3927_DMA_MCR_EIS(ch) (0x10000000<<(ch))
  152. #define TX3927_DMA_MCR_DIS(ch) (0x01000000<<(ch))
  153. #define TX3927_DMA_MCR_RSFIF 0x00000080
  154. #define TX3927_DMA_MCR_FIFUM(ch) (0x00000008<<(ch))
  155. #define TX3927_DMA_MCR_LE 0x00000004
  156. #define TX3927_DMA_MCR_RPRT 0x00000002
  157. #define TX3927_DMA_MCR_MSTEN 0x00000001
  158. /* bits for CCRn */
  159. #define TX3927_DMA_CCR_DBINH 0x04000000
  160. #define TX3927_DMA_CCR_SBINH 0x02000000
  161. #define TX3927_DMA_CCR_CHRST 0x01000000
  162. #define TX3927_DMA_CCR_RVBYTE 0x00800000
  163. #define TX3927_DMA_CCR_ACKPOL 0x00400000
  164. #define TX3927_DMA_CCR_REQPL 0x00200000
  165. #define TX3927_DMA_CCR_EGREQ 0x00100000
  166. #define TX3927_DMA_CCR_CHDN 0x00080000
  167. #define TX3927_DMA_CCR_DNCTL 0x00060000
  168. #define TX3927_DMA_CCR_EXTRQ 0x00010000
  169. #define TX3927_DMA_CCR_INTRQD 0x0000e000
  170. #define TX3927_DMA_CCR_INTENE 0x00001000
  171. #define TX3927_DMA_CCR_INTENC 0x00000800
  172. #define TX3927_DMA_CCR_INTENT 0x00000400
  173. #define TX3927_DMA_CCR_CHNEN 0x00000200
  174. #define TX3927_DMA_CCR_XFACT 0x00000100
  175. #define TX3927_DMA_CCR_SNOP 0x00000080
  176. #define TX3927_DMA_CCR_DSTINC 0x00000040
  177. #define TX3927_DMA_CCR_SRCINC 0x00000020
  178. #define TX3927_DMA_CCR_XFSZ(order) (((order) << 2) & 0x0000001c)
  179. #define TX3927_DMA_CCR_XFSZ_1W TX3927_DMA_CCR_XFSZ(2)
  180. #define TX3927_DMA_CCR_XFSZ_4W TX3927_DMA_CCR_XFSZ(4)
  181. #define TX3927_DMA_CCR_XFSZ_8W TX3927_DMA_CCR_XFSZ(5)
  182. #define TX3927_DMA_CCR_XFSZ_16W TX3927_DMA_CCR_XFSZ(6)
  183. #define TX3927_DMA_CCR_XFSZ_32W TX3927_DMA_CCR_XFSZ(7)
  184. #define TX3927_DMA_CCR_MEMIO 0x00000002
  185. #define TX3927_DMA_CCR_ONEAD 0x00000001
  186. /* bits for CSRn */
  187. #define TX3927_DMA_CSR_CHNACT 0x00000100
  188. #define TX3927_DMA_CSR_ABCHC 0x00000080
  189. #define TX3927_DMA_CSR_NCHNC 0x00000040
  190. #define TX3927_DMA_CSR_NTRNFC 0x00000020
  191. #define TX3927_DMA_CSR_EXTDN 0x00000010
  192. #define TX3927_DMA_CSR_CFERR 0x00000008
  193. #define TX3927_DMA_CSR_CHERR 0x00000004
  194. #define TX3927_DMA_CSR_DESERR 0x00000002
  195. #define TX3927_DMA_CSR_SORERR 0x00000001
  196. /*
  197. * IRC
  198. */
  199. #define TX3927_IR_INT0 0
  200. #define TX3927_IR_INT1 1
  201. #define TX3927_IR_INT2 2
  202. #define TX3927_IR_INT3 3
  203. #define TX3927_IR_INT4 4
  204. #define TX3927_IR_INT5 5
  205. #define TX3927_IR_SIO0 6
  206. #define TX3927_IR_SIO1 7
  207. #define TX3927_IR_SIO(ch) (6 + (ch))
  208. #define TX3927_IR_DMA 8
  209. #define TX3927_IR_PIO 9
  210. #define TX3927_IR_PCI 10
  211. #define TX3927_IR_TMR(ch) (13 + (ch))
  212. #define TX3927_NUM_IR 16
  213. /*
  214. * PCIC
  215. */
  216. /* bits for PCICMD */
  217. /* see PCI_COMMAND_XXX in linux/pci.h */
  218. /* bits for PCISTAT */
  219. /* see PCI_STATUS_XXX in linux/pci.h */
  220. #define PCI_STATUS_NEW_CAP 0x0010
  221. /* bits for ISTAT/IIM */
  222. #define TX3927_PCIC_IIM_ALL 0x00001600
  223. /* bits for TC */
  224. #define TX3927_PCIC_TC_OF16E 0x00000020
  225. #define TX3927_PCIC_TC_IF8E 0x00000010
  226. #define TX3927_PCIC_TC_OF8E 0x00000008
  227. /* bits for TSTAT/TIM */
  228. #define TX3927_PCIC_TIM_ALL 0x0003ffff
  229. /* bits for IOBA/MBA */
  230. /* see PCI_BASE_ADDRESS_XXX in linux/pci.h */
  231. /* bits for PBAPMC */
  232. #define TX3927_PCIC_PBAPMC_RPBA 0x00000004
  233. #define TX3927_PCIC_PBAPMC_PBAEN 0x00000002
  234. #define TX3927_PCIC_PBAPMC_BMCEN 0x00000001
  235. /* bits for LBSTAT/LBIM */
  236. #define TX3927_PCIC_LBIM_ALL 0x0000003e
  237. /* bits for PCISTATIM (see also PCI_STATUS_XXX in linux/pci.h */
  238. #define TX3927_PCIC_PCISTATIM_ALL 0x0000f900
  239. /* bits for LBC */
  240. #define TX3927_PCIC_LBC_IBSE 0x00004000
  241. #define TX3927_PCIC_LBC_TIBSE 0x00002000
  242. #define TX3927_PCIC_LBC_TMFBSE 0x00001000
  243. #define TX3927_PCIC_LBC_HRST 0x00000800
  244. #define TX3927_PCIC_LBC_SRST 0x00000400
  245. #define TX3927_PCIC_LBC_EPCAD 0x00000200
  246. #define TX3927_PCIC_LBC_MSDSE 0x00000100
  247. #define TX3927_PCIC_LBC_CRR 0x00000080
  248. #define TX3927_PCIC_LBC_ILMDE 0x00000040
  249. #define TX3927_PCIC_LBC_ILIDE 0x00000020
  250. #define TX3927_PCIC_IDSEL_AD_TO_SLOT(ad) ((ad) - 11)
  251. #define TX3927_PCIC_MAX_DEVNU TX3927_PCIC_IDSEL_AD_TO_SLOT(32)
  252. /*
  253. * CCFG
  254. */
  255. /* CCFG : Chip Configuration */
  256. #define TX3927_CCFG_TLBOFF 0x00020000
  257. #define TX3927_CCFG_BEOW 0x00010000
  258. #define TX3927_CCFG_WR 0x00008000
  259. #define TX3927_CCFG_TOE 0x00004000
  260. #define TX3927_CCFG_PCIXARB 0x00002000
  261. #define TX3927_CCFG_PCI3 0x00001000
  262. #define TX3927_CCFG_PSNP 0x00000800
  263. #define TX3927_CCFG_PPRI 0x00000400
  264. #define TX3927_CCFG_PLLM 0x00000030
  265. #define TX3927_CCFG_ENDIAN 0x00000004
  266. #define TX3927_CCFG_HALT 0x00000002
  267. #define TX3927_CCFG_ACEHOLD 0x00000001
  268. /* PCFG : Pin Configuration */
  269. #define TX3927_PCFG_SYSCLKEN 0x08000000
  270. #define TX3927_PCFG_SDRCLKEN_ALL 0x07c00000
  271. #define TX3927_PCFG_SDRCLKEN(ch) (0x00400000<<(ch))
  272. #define TX3927_PCFG_PCICLKEN_ALL 0x003c0000
  273. #define TX3927_PCFG_PCICLKEN(ch) (0x00040000<<(ch))
  274. #define TX3927_PCFG_SELALL 0x0003ffff
  275. #define TX3927_PCFG_SELCS 0x00020000
  276. #define TX3927_PCFG_SELDSF 0x00010000
  277. #define TX3927_PCFG_SELSIOC_ALL 0x0000c000
  278. #define TX3927_PCFG_SELSIOC(ch) (0x00004000<<(ch))
  279. #define TX3927_PCFG_SELSIO_ALL 0x00003000
  280. #define TX3927_PCFG_SELSIO(ch) (0x00001000<<(ch))
  281. #define TX3927_PCFG_SELTMR_ALL 0x00000e00
  282. #define TX3927_PCFG_SELTMR(ch) (0x00000200<<(ch))
  283. #define TX3927_PCFG_SELDONE 0x00000100
  284. #define TX3927_PCFG_INTDMA_ALL 0x000000f0
  285. #define TX3927_PCFG_INTDMA(ch) (0x00000010<<(ch))
  286. #define TX3927_PCFG_SELDMA_ALL 0x0000000f
  287. #define TX3927_PCFG_SELDMA(ch) (0x00000001<<(ch))
  288. #define tx3927_sdramcptr ((struct tx3927_sdramc_reg *)TX3927_SDRAMC_REG)
  289. #define tx3927_romcptr ((struct tx3927_romc_reg *)TX3927_ROMC_REG)
  290. #define tx3927_dmaptr ((struct tx3927_dma_reg *)TX3927_DMA_REG)
  291. #define tx3927_pcicptr ((struct tx3927_pcic_reg *)TX3927_PCIC_REG)
  292. #define tx3927_ccfgptr ((struct tx3927_ccfg_reg *)TX3927_CCFG_REG)
  293. #define tx3927_sioptr(ch) ((struct txx927_sio_reg *)TX3927_SIO_REG(ch))
  294. #define tx3927_pioptr ((struct txx9_pio_reg __iomem *)TX3927_PIO_REG)
  295. #define TX3927_REV_PCODE() (tx3927_ccfgptr->crir >> 16)
  296. #define TX3927_ROMC_BA(ch) (tx3927_romcptr->cr[(ch)] & 0xfff00000)
  297. #define TX3927_ROMC_SIZE(ch) \
  298. (0x00100000 << ((tx3927_romcptr->cr[(ch)] >> 8) & 0xf))
  299. #define TX3927_ROMC_WIDTH(ch) (32 >> ((tx3927_romcptr->cr[(ch)] >> 7) & 0x1))
  300. void tx3927_wdt_init(void);
  301. void tx3927_setup(void);
  302. void tx3927_time_init(unsigned int evt_tmrnr, unsigned int src_tmrnr);
  303. void tx3927_sio_init(unsigned int sclk, unsigned int cts_mask);
  304. struct pci_controller;
  305. void tx3927_pcic_setup(struct pci_controller *channel,
  306. unsigned long sdram_size, int extarb);
  307. void tx3927_setup_pcierr_irq(void);
  308. void tx3927_irq_init(void);
  309. void tx3927_mtd_init(int ch);
  310. #endif /* __ASM_TXX9_TX3927_H */