cvmx-npi-defs.h 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2008 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_NPI_DEFS_H__
  28. #define __CVMX_NPI_DEFS_H__
  29. #define CVMX_NPI_BASE_ADDR_INPUT0 \
  30. CVMX_ADD_IO_SEG(0x00011F0000000070ull)
  31. #define CVMX_NPI_BASE_ADDR_INPUT1 \
  32. CVMX_ADD_IO_SEG(0x00011F0000000080ull)
  33. #define CVMX_NPI_BASE_ADDR_INPUT2 \
  34. CVMX_ADD_IO_SEG(0x00011F0000000090ull)
  35. #define CVMX_NPI_BASE_ADDR_INPUT3 \
  36. CVMX_ADD_IO_SEG(0x00011F00000000A0ull)
  37. #define CVMX_NPI_BASE_ADDR_INPUTX(offset) \
  38. CVMX_ADD_IO_SEG(0x00011F0000000070ull + (((offset) & 3) * 16))
  39. #define CVMX_NPI_BASE_ADDR_OUTPUT0 \
  40. CVMX_ADD_IO_SEG(0x00011F00000000B8ull)
  41. #define CVMX_NPI_BASE_ADDR_OUTPUT1 \
  42. CVMX_ADD_IO_SEG(0x00011F00000000C0ull)
  43. #define CVMX_NPI_BASE_ADDR_OUTPUT2 \
  44. CVMX_ADD_IO_SEG(0x00011F00000000C8ull)
  45. #define CVMX_NPI_BASE_ADDR_OUTPUT3 \
  46. CVMX_ADD_IO_SEG(0x00011F00000000D0ull)
  47. #define CVMX_NPI_BASE_ADDR_OUTPUTX(offset) \
  48. CVMX_ADD_IO_SEG(0x00011F00000000B8ull + (((offset) & 3) * 8))
  49. #define CVMX_NPI_BIST_STATUS \
  50. CVMX_ADD_IO_SEG(0x00011F00000003F8ull)
  51. #define CVMX_NPI_BUFF_SIZE_OUTPUT0 \
  52. CVMX_ADD_IO_SEG(0x00011F00000000E0ull)
  53. #define CVMX_NPI_BUFF_SIZE_OUTPUT1 \
  54. CVMX_ADD_IO_SEG(0x00011F00000000E8ull)
  55. #define CVMX_NPI_BUFF_SIZE_OUTPUT2 \
  56. CVMX_ADD_IO_SEG(0x00011F00000000F0ull)
  57. #define CVMX_NPI_BUFF_SIZE_OUTPUT3 \
  58. CVMX_ADD_IO_SEG(0x00011F00000000F8ull)
  59. #define CVMX_NPI_BUFF_SIZE_OUTPUTX(offset) \
  60. CVMX_ADD_IO_SEG(0x00011F00000000E0ull + (((offset) & 3) * 8))
  61. #define CVMX_NPI_COMP_CTL \
  62. CVMX_ADD_IO_SEG(0x00011F0000000218ull)
  63. #define CVMX_NPI_CTL_STATUS \
  64. CVMX_ADD_IO_SEG(0x00011F0000000010ull)
  65. #define CVMX_NPI_DBG_SELECT \
  66. CVMX_ADD_IO_SEG(0x00011F0000000008ull)
  67. #define CVMX_NPI_DMA_CONTROL \
  68. CVMX_ADD_IO_SEG(0x00011F0000000128ull)
  69. #define CVMX_NPI_DMA_HIGHP_COUNTS \
  70. CVMX_ADD_IO_SEG(0x00011F0000000148ull)
  71. #define CVMX_NPI_DMA_HIGHP_NADDR \
  72. CVMX_ADD_IO_SEG(0x00011F0000000158ull)
  73. #define CVMX_NPI_DMA_LOWP_COUNTS \
  74. CVMX_ADD_IO_SEG(0x00011F0000000140ull)
  75. #define CVMX_NPI_DMA_LOWP_NADDR \
  76. CVMX_ADD_IO_SEG(0x00011F0000000150ull)
  77. #define CVMX_NPI_HIGHP_DBELL \
  78. CVMX_ADD_IO_SEG(0x00011F0000000120ull)
  79. #define CVMX_NPI_HIGHP_IBUFF_SADDR \
  80. CVMX_ADD_IO_SEG(0x00011F0000000110ull)
  81. #define CVMX_NPI_INPUT_CONTROL \
  82. CVMX_ADD_IO_SEG(0x00011F0000000138ull)
  83. #define CVMX_NPI_INT_ENB \
  84. CVMX_ADD_IO_SEG(0x00011F0000000020ull)
  85. #define CVMX_NPI_INT_SUM \
  86. CVMX_ADD_IO_SEG(0x00011F0000000018ull)
  87. #define CVMX_NPI_LOWP_DBELL \
  88. CVMX_ADD_IO_SEG(0x00011F0000000118ull)
  89. #define CVMX_NPI_LOWP_IBUFF_SADDR \
  90. CVMX_ADD_IO_SEG(0x00011F0000000108ull)
  91. #define CVMX_NPI_MEM_ACCESS_SUBID3 \
  92. CVMX_ADD_IO_SEG(0x00011F0000000028ull)
  93. #define CVMX_NPI_MEM_ACCESS_SUBID4 \
  94. CVMX_ADD_IO_SEG(0x00011F0000000030ull)
  95. #define CVMX_NPI_MEM_ACCESS_SUBID5 \
  96. CVMX_ADD_IO_SEG(0x00011F0000000038ull)
  97. #define CVMX_NPI_MEM_ACCESS_SUBID6 \
  98. CVMX_ADD_IO_SEG(0x00011F0000000040ull)
  99. #define CVMX_NPI_MEM_ACCESS_SUBIDX(offset) \
  100. CVMX_ADD_IO_SEG(0x00011F0000000028ull + (((offset) & 7) * 8) - 8 * 3)
  101. #define CVMX_NPI_MSI_RCV \
  102. (0x0000000000000190ull)
  103. #define CVMX_NPI_NPI_MSI_RCV \
  104. CVMX_ADD_IO_SEG(0x00011F0000001190ull)
  105. #define CVMX_NPI_NUM_DESC_OUTPUT0 \
  106. CVMX_ADD_IO_SEG(0x00011F0000000050ull)
  107. #define CVMX_NPI_NUM_DESC_OUTPUT1 \
  108. CVMX_ADD_IO_SEG(0x00011F0000000058ull)
  109. #define CVMX_NPI_NUM_DESC_OUTPUT2 \
  110. CVMX_ADD_IO_SEG(0x00011F0000000060ull)
  111. #define CVMX_NPI_NUM_DESC_OUTPUT3 \
  112. CVMX_ADD_IO_SEG(0x00011F0000000068ull)
  113. #define CVMX_NPI_NUM_DESC_OUTPUTX(offset) \
  114. CVMX_ADD_IO_SEG(0x00011F0000000050ull + (((offset) & 3) * 8))
  115. #define CVMX_NPI_OUTPUT_CONTROL \
  116. CVMX_ADD_IO_SEG(0x00011F0000000100ull)
  117. #define CVMX_NPI_P0_DBPAIR_ADDR \
  118. CVMX_ADD_IO_SEG(0x00011F0000000180ull)
  119. #define CVMX_NPI_P0_INSTR_ADDR \
  120. CVMX_ADD_IO_SEG(0x00011F00000001C0ull)
  121. #define CVMX_NPI_P0_INSTR_CNTS \
  122. CVMX_ADD_IO_SEG(0x00011F00000001A0ull)
  123. #define CVMX_NPI_P0_PAIR_CNTS \
  124. CVMX_ADD_IO_SEG(0x00011F0000000160ull)
  125. #define CVMX_NPI_P1_DBPAIR_ADDR \
  126. CVMX_ADD_IO_SEG(0x00011F0000000188ull)
  127. #define CVMX_NPI_P1_INSTR_ADDR \
  128. CVMX_ADD_IO_SEG(0x00011F00000001C8ull)
  129. #define CVMX_NPI_P1_INSTR_CNTS \
  130. CVMX_ADD_IO_SEG(0x00011F00000001A8ull)
  131. #define CVMX_NPI_P1_PAIR_CNTS \
  132. CVMX_ADD_IO_SEG(0x00011F0000000168ull)
  133. #define CVMX_NPI_P2_DBPAIR_ADDR \
  134. CVMX_ADD_IO_SEG(0x00011F0000000190ull)
  135. #define CVMX_NPI_P2_INSTR_ADDR \
  136. CVMX_ADD_IO_SEG(0x00011F00000001D0ull)
  137. #define CVMX_NPI_P2_INSTR_CNTS \
  138. CVMX_ADD_IO_SEG(0x00011F00000001B0ull)
  139. #define CVMX_NPI_P2_PAIR_CNTS \
  140. CVMX_ADD_IO_SEG(0x00011F0000000170ull)
  141. #define CVMX_NPI_P3_DBPAIR_ADDR \
  142. CVMX_ADD_IO_SEG(0x00011F0000000198ull)
  143. #define CVMX_NPI_P3_INSTR_ADDR \
  144. CVMX_ADD_IO_SEG(0x00011F00000001D8ull)
  145. #define CVMX_NPI_P3_INSTR_CNTS \
  146. CVMX_ADD_IO_SEG(0x00011F00000001B8ull)
  147. #define CVMX_NPI_P3_PAIR_CNTS \
  148. CVMX_ADD_IO_SEG(0x00011F0000000178ull)
  149. #define CVMX_NPI_PCI_BAR1_INDEXX(offset) \
  150. CVMX_ADD_IO_SEG(0x00011F0000001100ull + (((offset) & 31) * 4))
  151. #define CVMX_NPI_PCI_BIST_REG \
  152. CVMX_ADD_IO_SEG(0x00011F00000011C0ull)
  153. #define CVMX_NPI_PCI_BURST_SIZE \
  154. CVMX_ADD_IO_SEG(0x00011F00000000D8ull)
  155. #define CVMX_NPI_PCI_CFG00 \
  156. CVMX_ADD_IO_SEG(0x00011F0000001800ull)
  157. #define CVMX_NPI_PCI_CFG01 \
  158. CVMX_ADD_IO_SEG(0x00011F0000001804ull)
  159. #define CVMX_NPI_PCI_CFG02 \
  160. CVMX_ADD_IO_SEG(0x00011F0000001808ull)
  161. #define CVMX_NPI_PCI_CFG03 \
  162. CVMX_ADD_IO_SEG(0x00011F000000180Cull)
  163. #define CVMX_NPI_PCI_CFG04 \
  164. CVMX_ADD_IO_SEG(0x00011F0000001810ull)
  165. #define CVMX_NPI_PCI_CFG05 \
  166. CVMX_ADD_IO_SEG(0x00011F0000001814ull)
  167. #define CVMX_NPI_PCI_CFG06 \
  168. CVMX_ADD_IO_SEG(0x00011F0000001818ull)
  169. #define CVMX_NPI_PCI_CFG07 \
  170. CVMX_ADD_IO_SEG(0x00011F000000181Cull)
  171. #define CVMX_NPI_PCI_CFG08 \
  172. CVMX_ADD_IO_SEG(0x00011F0000001820ull)
  173. #define CVMX_NPI_PCI_CFG09 \
  174. CVMX_ADD_IO_SEG(0x00011F0000001824ull)
  175. #define CVMX_NPI_PCI_CFG10 \
  176. CVMX_ADD_IO_SEG(0x00011F0000001828ull)
  177. #define CVMX_NPI_PCI_CFG11 \
  178. CVMX_ADD_IO_SEG(0x00011F000000182Cull)
  179. #define CVMX_NPI_PCI_CFG12 \
  180. CVMX_ADD_IO_SEG(0x00011F0000001830ull)
  181. #define CVMX_NPI_PCI_CFG13 \
  182. CVMX_ADD_IO_SEG(0x00011F0000001834ull)
  183. #define CVMX_NPI_PCI_CFG15 \
  184. CVMX_ADD_IO_SEG(0x00011F000000183Cull)
  185. #define CVMX_NPI_PCI_CFG16 \
  186. CVMX_ADD_IO_SEG(0x00011F0000001840ull)
  187. #define CVMX_NPI_PCI_CFG17 \
  188. CVMX_ADD_IO_SEG(0x00011F0000001844ull)
  189. #define CVMX_NPI_PCI_CFG18 \
  190. CVMX_ADD_IO_SEG(0x00011F0000001848ull)
  191. #define CVMX_NPI_PCI_CFG19 \
  192. CVMX_ADD_IO_SEG(0x00011F000000184Cull)
  193. #define CVMX_NPI_PCI_CFG20 \
  194. CVMX_ADD_IO_SEG(0x00011F0000001850ull)
  195. #define CVMX_NPI_PCI_CFG21 \
  196. CVMX_ADD_IO_SEG(0x00011F0000001854ull)
  197. #define CVMX_NPI_PCI_CFG22 \
  198. CVMX_ADD_IO_SEG(0x00011F0000001858ull)
  199. #define CVMX_NPI_PCI_CFG56 \
  200. CVMX_ADD_IO_SEG(0x00011F00000018E0ull)
  201. #define CVMX_NPI_PCI_CFG57 \
  202. CVMX_ADD_IO_SEG(0x00011F00000018E4ull)
  203. #define CVMX_NPI_PCI_CFG58 \
  204. CVMX_ADD_IO_SEG(0x00011F00000018E8ull)
  205. #define CVMX_NPI_PCI_CFG59 \
  206. CVMX_ADD_IO_SEG(0x00011F00000018ECull)
  207. #define CVMX_NPI_PCI_CFG60 \
  208. CVMX_ADD_IO_SEG(0x00011F00000018F0ull)
  209. #define CVMX_NPI_PCI_CFG61 \
  210. CVMX_ADD_IO_SEG(0x00011F00000018F4ull)
  211. #define CVMX_NPI_PCI_CFG62 \
  212. CVMX_ADD_IO_SEG(0x00011F00000018F8ull)
  213. #define CVMX_NPI_PCI_CFG63 \
  214. CVMX_ADD_IO_SEG(0x00011F00000018FCull)
  215. #define CVMX_NPI_PCI_CNT_REG \
  216. CVMX_ADD_IO_SEG(0x00011F00000011B8ull)
  217. #define CVMX_NPI_PCI_CTL_STATUS_2 \
  218. CVMX_ADD_IO_SEG(0x00011F000000118Cull)
  219. #define CVMX_NPI_PCI_INT_ARB_CFG \
  220. CVMX_ADD_IO_SEG(0x00011F0000000130ull)
  221. #define CVMX_NPI_PCI_INT_ENB2 \
  222. CVMX_ADD_IO_SEG(0x00011F00000011A0ull)
  223. #define CVMX_NPI_PCI_INT_SUM2 \
  224. CVMX_ADD_IO_SEG(0x00011F0000001198ull)
  225. #define CVMX_NPI_PCI_READ_CMD \
  226. CVMX_ADD_IO_SEG(0x00011F0000000048ull)
  227. #define CVMX_NPI_PCI_READ_CMD_6 \
  228. CVMX_ADD_IO_SEG(0x00011F0000001180ull)
  229. #define CVMX_NPI_PCI_READ_CMD_C \
  230. CVMX_ADD_IO_SEG(0x00011F0000001184ull)
  231. #define CVMX_NPI_PCI_READ_CMD_E \
  232. CVMX_ADD_IO_SEG(0x00011F0000001188ull)
  233. #define CVMX_NPI_PCI_SCM_REG \
  234. CVMX_ADD_IO_SEG(0x00011F00000011A8ull)
  235. #define CVMX_NPI_PCI_TSR_REG \
  236. CVMX_ADD_IO_SEG(0x00011F00000011B0ull)
  237. #define CVMX_NPI_PORT32_INSTR_HDR \
  238. CVMX_ADD_IO_SEG(0x00011F00000001F8ull)
  239. #define CVMX_NPI_PORT33_INSTR_HDR \
  240. CVMX_ADD_IO_SEG(0x00011F0000000200ull)
  241. #define CVMX_NPI_PORT34_INSTR_HDR \
  242. CVMX_ADD_IO_SEG(0x00011F0000000208ull)
  243. #define CVMX_NPI_PORT35_INSTR_HDR \
  244. CVMX_ADD_IO_SEG(0x00011F0000000210ull)
  245. #define CVMX_NPI_PORT_BP_CONTROL \
  246. CVMX_ADD_IO_SEG(0x00011F00000001F0ull)
  247. #define CVMX_NPI_PX_DBPAIR_ADDR(offset) \
  248. CVMX_ADD_IO_SEG(0x00011F0000000180ull + (((offset) & 3) * 8))
  249. #define CVMX_NPI_PX_INSTR_ADDR(offset) \
  250. CVMX_ADD_IO_SEG(0x00011F00000001C0ull + (((offset) & 3) * 8))
  251. #define CVMX_NPI_PX_INSTR_CNTS(offset) \
  252. CVMX_ADD_IO_SEG(0x00011F00000001A0ull + (((offset) & 3) * 8))
  253. #define CVMX_NPI_PX_PAIR_CNTS(offset) \
  254. CVMX_ADD_IO_SEG(0x00011F0000000160ull + (((offset) & 3) * 8))
  255. #define CVMX_NPI_RSL_INT_BLOCKS \
  256. CVMX_ADD_IO_SEG(0x00011F0000000000ull)
  257. #define CVMX_NPI_SIZE_INPUT0 \
  258. CVMX_ADD_IO_SEG(0x00011F0000000078ull)
  259. #define CVMX_NPI_SIZE_INPUT1 \
  260. CVMX_ADD_IO_SEG(0x00011F0000000088ull)
  261. #define CVMX_NPI_SIZE_INPUT2 \
  262. CVMX_ADD_IO_SEG(0x00011F0000000098ull)
  263. #define CVMX_NPI_SIZE_INPUT3 \
  264. CVMX_ADD_IO_SEG(0x00011F00000000A8ull)
  265. #define CVMX_NPI_SIZE_INPUTX(offset) \
  266. CVMX_ADD_IO_SEG(0x00011F0000000078ull + (((offset) & 3) * 16))
  267. #define CVMX_NPI_WIN_READ_TO \
  268. CVMX_ADD_IO_SEG(0x00011F00000001E0ull)
  269. union cvmx_npi_base_addr_inputx {
  270. uint64_t u64;
  271. struct cvmx_npi_base_addr_inputx_s {
  272. uint64_t baddr:61;
  273. uint64_t reserved_0_2:3;
  274. } s;
  275. struct cvmx_npi_base_addr_inputx_s cn30xx;
  276. struct cvmx_npi_base_addr_inputx_s cn31xx;
  277. struct cvmx_npi_base_addr_inputx_s cn38xx;
  278. struct cvmx_npi_base_addr_inputx_s cn38xxp2;
  279. struct cvmx_npi_base_addr_inputx_s cn50xx;
  280. struct cvmx_npi_base_addr_inputx_s cn58xx;
  281. struct cvmx_npi_base_addr_inputx_s cn58xxp1;
  282. };
  283. union cvmx_npi_base_addr_outputx {
  284. uint64_t u64;
  285. struct cvmx_npi_base_addr_outputx_s {
  286. uint64_t baddr:61;
  287. uint64_t reserved_0_2:3;
  288. } s;
  289. struct cvmx_npi_base_addr_outputx_s cn30xx;
  290. struct cvmx_npi_base_addr_outputx_s cn31xx;
  291. struct cvmx_npi_base_addr_outputx_s cn38xx;
  292. struct cvmx_npi_base_addr_outputx_s cn38xxp2;
  293. struct cvmx_npi_base_addr_outputx_s cn50xx;
  294. struct cvmx_npi_base_addr_outputx_s cn58xx;
  295. struct cvmx_npi_base_addr_outputx_s cn58xxp1;
  296. };
  297. union cvmx_npi_bist_status {
  298. uint64_t u64;
  299. struct cvmx_npi_bist_status_s {
  300. uint64_t reserved_20_63:44;
  301. uint64_t csr_bs:1;
  302. uint64_t dif_bs:1;
  303. uint64_t rdp_bs:1;
  304. uint64_t pcnc_bs:1;
  305. uint64_t pcn_bs:1;
  306. uint64_t rdn_bs:1;
  307. uint64_t pcac_bs:1;
  308. uint64_t pcad_bs:1;
  309. uint64_t rdnl_bs:1;
  310. uint64_t pgf_bs:1;
  311. uint64_t pig_bs:1;
  312. uint64_t pof0_bs:1;
  313. uint64_t pof1_bs:1;
  314. uint64_t pof2_bs:1;
  315. uint64_t pof3_bs:1;
  316. uint64_t pos_bs:1;
  317. uint64_t nus_bs:1;
  318. uint64_t dob_bs:1;
  319. uint64_t pdf_bs:1;
  320. uint64_t dpi_bs:1;
  321. } s;
  322. struct cvmx_npi_bist_status_cn30xx {
  323. uint64_t reserved_20_63:44;
  324. uint64_t csr_bs:1;
  325. uint64_t dif_bs:1;
  326. uint64_t rdp_bs:1;
  327. uint64_t pcnc_bs:1;
  328. uint64_t pcn_bs:1;
  329. uint64_t rdn_bs:1;
  330. uint64_t pcac_bs:1;
  331. uint64_t pcad_bs:1;
  332. uint64_t rdnl_bs:1;
  333. uint64_t pgf_bs:1;
  334. uint64_t pig_bs:1;
  335. uint64_t pof0_bs:1;
  336. uint64_t reserved_5_7:3;
  337. uint64_t pos_bs:1;
  338. uint64_t nus_bs:1;
  339. uint64_t dob_bs:1;
  340. uint64_t pdf_bs:1;
  341. uint64_t dpi_bs:1;
  342. } cn30xx;
  343. struct cvmx_npi_bist_status_s cn31xx;
  344. struct cvmx_npi_bist_status_s cn38xx;
  345. struct cvmx_npi_bist_status_s cn38xxp2;
  346. struct cvmx_npi_bist_status_cn50xx {
  347. uint64_t reserved_20_63:44;
  348. uint64_t csr_bs:1;
  349. uint64_t dif_bs:1;
  350. uint64_t rdp_bs:1;
  351. uint64_t pcnc_bs:1;
  352. uint64_t pcn_bs:1;
  353. uint64_t rdn_bs:1;
  354. uint64_t pcac_bs:1;
  355. uint64_t pcad_bs:1;
  356. uint64_t rdnl_bs:1;
  357. uint64_t pgf_bs:1;
  358. uint64_t pig_bs:1;
  359. uint64_t pof0_bs:1;
  360. uint64_t pof1_bs:1;
  361. uint64_t reserved_5_6:2;
  362. uint64_t pos_bs:1;
  363. uint64_t nus_bs:1;
  364. uint64_t dob_bs:1;
  365. uint64_t pdf_bs:1;
  366. uint64_t dpi_bs:1;
  367. } cn50xx;
  368. struct cvmx_npi_bist_status_s cn58xx;
  369. struct cvmx_npi_bist_status_s cn58xxp1;
  370. };
  371. union cvmx_npi_buff_size_outputx {
  372. uint64_t u64;
  373. struct cvmx_npi_buff_size_outputx_s {
  374. uint64_t reserved_23_63:41;
  375. uint64_t isize:7;
  376. uint64_t bsize:16;
  377. } s;
  378. struct cvmx_npi_buff_size_outputx_s cn30xx;
  379. struct cvmx_npi_buff_size_outputx_s cn31xx;
  380. struct cvmx_npi_buff_size_outputx_s cn38xx;
  381. struct cvmx_npi_buff_size_outputx_s cn38xxp2;
  382. struct cvmx_npi_buff_size_outputx_s cn50xx;
  383. struct cvmx_npi_buff_size_outputx_s cn58xx;
  384. struct cvmx_npi_buff_size_outputx_s cn58xxp1;
  385. };
  386. union cvmx_npi_comp_ctl {
  387. uint64_t u64;
  388. struct cvmx_npi_comp_ctl_s {
  389. uint64_t reserved_10_63:54;
  390. uint64_t pctl:5;
  391. uint64_t nctl:5;
  392. } s;
  393. struct cvmx_npi_comp_ctl_s cn50xx;
  394. struct cvmx_npi_comp_ctl_s cn58xx;
  395. struct cvmx_npi_comp_ctl_s cn58xxp1;
  396. };
  397. union cvmx_npi_ctl_status {
  398. uint64_t u64;
  399. struct cvmx_npi_ctl_status_s {
  400. uint64_t reserved_63_63:1;
  401. uint64_t chip_rev:8;
  402. uint64_t dis_pniw:1;
  403. uint64_t out3_enb:1;
  404. uint64_t out2_enb:1;
  405. uint64_t out1_enb:1;
  406. uint64_t out0_enb:1;
  407. uint64_t ins3_enb:1;
  408. uint64_t ins2_enb:1;
  409. uint64_t ins1_enb:1;
  410. uint64_t ins0_enb:1;
  411. uint64_t ins3_64b:1;
  412. uint64_t ins2_64b:1;
  413. uint64_t ins1_64b:1;
  414. uint64_t ins0_64b:1;
  415. uint64_t pci_wdis:1;
  416. uint64_t wait_com:1;
  417. uint64_t reserved_37_39:3;
  418. uint64_t max_word:5;
  419. uint64_t reserved_10_31:22;
  420. uint64_t timer:10;
  421. } s;
  422. struct cvmx_npi_ctl_status_cn30xx {
  423. uint64_t reserved_63_63:1;
  424. uint64_t chip_rev:8;
  425. uint64_t dis_pniw:1;
  426. uint64_t reserved_51_53:3;
  427. uint64_t out0_enb:1;
  428. uint64_t reserved_47_49:3;
  429. uint64_t ins0_enb:1;
  430. uint64_t reserved_43_45:3;
  431. uint64_t ins0_64b:1;
  432. uint64_t pci_wdis:1;
  433. uint64_t wait_com:1;
  434. uint64_t reserved_37_39:3;
  435. uint64_t max_word:5;
  436. uint64_t reserved_10_31:22;
  437. uint64_t timer:10;
  438. } cn30xx;
  439. struct cvmx_npi_ctl_status_cn31xx {
  440. uint64_t reserved_63_63:1;
  441. uint64_t chip_rev:8;
  442. uint64_t dis_pniw:1;
  443. uint64_t reserved_52_53:2;
  444. uint64_t out1_enb:1;
  445. uint64_t out0_enb:1;
  446. uint64_t reserved_48_49:2;
  447. uint64_t ins1_enb:1;
  448. uint64_t ins0_enb:1;
  449. uint64_t reserved_44_45:2;
  450. uint64_t ins1_64b:1;
  451. uint64_t ins0_64b:1;
  452. uint64_t pci_wdis:1;
  453. uint64_t wait_com:1;
  454. uint64_t reserved_37_39:3;
  455. uint64_t max_word:5;
  456. uint64_t reserved_10_31:22;
  457. uint64_t timer:10;
  458. } cn31xx;
  459. struct cvmx_npi_ctl_status_s cn38xx;
  460. struct cvmx_npi_ctl_status_s cn38xxp2;
  461. struct cvmx_npi_ctl_status_cn31xx cn50xx;
  462. struct cvmx_npi_ctl_status_s cn58xx;
  463. struct cvmx_npi_ctl_status_s cn58xxp1;
  464. };
  465. union cvmx_npi_dbg_select {
  466. uint64_t u64;
  467. struct cvmx_npi_dbg_select_s {
  468. uint64_t reserved_16_63:48;
  469. uint64_t dbg_sel:16;
  470. } s;
  471. struct cvmx_npi_dbg_select_s cn30xx;
  472. struct cvmx_npi_dbg_select_s cn31xx;
  473. struct cvmx_npi_dbg_select_s cn38xx;
  474. struct cvmx_npi_dbg_select_s cn38xxp2;
  475. struct cvmx_npi_dbg_select_s cn50xx;
  476. struct cvmx_npi_dbg_select_s cn58xx;
  477. struct cvmx_npi_dbg_select_s cn58xxp1;
  478. };
  479. union cvmx_npi_dma_control {
  480. uint64_t u64;
  481. struct cvmx_npi_dma_control_s {
  482. uint64_t reserved_36_63:28;
  483. uint64_t b0_lend:1;
  484. uint64_t dwb_denb:1;
  485. uint64_t dwb_ichk:9;
  486. uint64_t fpa_que:3;
  487. uint64_t o_add1:1;
  488. uint64_t o_ro:1;
  489. uint64_t o_ns:1;
  490. uint64_t o_es:2;
  491. uint64_t o_mode:1;
  492. uint64_t hp_enb:1;
  493. uint64_t lp_enb:1;
  494. uint64_t csize:14;
  495. } s;
  496. struct cvmx_npi_dma_control_s cn30xx;
  497. struct cvmx_npi_dma_control_s cn31xx;
  498. struct cvmx_npi_dma_control_s cn38xx;
  499. struct cvmx_npi_dma_control_s cn38xxp2;
  500. struct cvmx_npi_dma_control_s cn50xx;
  501. struct cvmx_npi_dma_control_s cn58xx;
  502. struct cvmx_npi_dma_control_s cn58xxp1;
  503. };
  504. union cvmx_npi_dma_highp_counts {
  505. uint64_t u64;
  506. struct cvmx_npi_dma_highp_counts_s {
  507. uint64_t reserved_39_63:25;
  508. uint64_t fcnt:7;
  509. uint64_t dbell:32;
  510. } s;
  511. struct cvmx_npi_dma_highp_counts_s cn30xx;
  512. struct cvmx_npi_dma_highp_counts_s cn31xx;
  513. struct cvmx_npi_dma_highp_counts_s cn38xx;
  514. struct cvmx_npi_dma_highp_counts_s cn38xxp2;
  515. struct cvmx_npi_dma_highp_counts_s cn50xx;
  516. struct cvmx_npi_dma_highp_counts_s cn58xx;
  517. struct cvmx_npi_dma_highp_counts_s cn58xxp1;
  518. };
  519. union cvmx_npi_dma_highp_naddr {
  520. uint64_t u64;
  521. struct cvmx_npi_dma_highp_naddr_s {
  522. uint64_t reserved_40_63:24;
  523. uint64_t state:4;
  524. uint64_t addr:36;
  525. } s;
  526. struct cvmx_npi_dma_highp_naddr_s cn30xx;
  527. struct cvmx_npi_dma_highp_naddr_s cn31xx;
  528. struct cvmx_npi_dma_highp_naddr_s cn38xx;
  529. struct cvmx_npi_dma_highp_naddr_s cn38xxp2;
  530. struct cvmx_npi_dma_highp_naddr_s cn50xx;
  531. struct cvmx_npi_dma_highp_naddr_s cn58xx;
  532. struct cvmx_npi_dma_highp_naddr_s cn58xxp1;
  533. };
  534. union cvmx_npi_dma_lowp_counts {
  535. uint64_t u64;
  536. struct cvmx_npi_dma_lowp_counts_s {
  537. uint64_t reserved_39_63:25;
  538. uint64_t fcnt:7;
  539. uint64_t dbell:32;
  540. } s;
  541. struct cvmx_npi_dma_lowp_counts_s cn30xx;
  542. struct cvmx_npi_dma_lowp_counts_s cn31xx;
  543. struct cvmx_npi_dma_lowp_counts_s cn38xx;
  544. struct cvmx_npi_dma_lowp_counts_s cn38xxp2;
  545. struct cvmx_npi_dma_lowp_counts_s cn50xx;
  546. struct cvmx_npi_dma_lowp_counts_s cn58xx;
  547. struct cvmx_npi_dma_lowp_counts_s cn58xxp1;
  548. };
  549. union cvmx_npi_dma_lowp_naddr {
  550. uint64_t u64;
  551. struct cvmx_npi_dma_lowp_naddr_s {
  552. uint64_t reserved_40_63:24;
  553. uint64_t state:4;
  554. uint64_t addr:36;
  555. } s;
  556. struct cvmx_npi_dma_lowp_naddr_s cn30xx;
  557. struct cvmx_npi_dma_lowp_naddr_s cn31xx;
  558. struct cvmx_npi_dma_lowp_naddr_s cn38xx;
  559. struct cvmx_npi_dma_lowp_naddr_s cn38xxp2;
  560. struct cvmx_npi_dma_lowp_naddr_s cn50xx;
  561. struct cvmx_npi_dma_lowp_naddr_s cn58xx;
  562. struct cvmx_npi_dma_lowp_naddr_s cn58xxp1;
  563. };
  564. union cvmx_npi_highp_dbell {
  565. uint64_t u64;
  566. struct cvmx_npi_highp_dbell_s {
  567. uint64_t reserved_16_63:48;
  568. uint64_t dbell:16;
  569. } s;
  570. struct cvmx_npi_highp_dbell_s cn30xx;
  571. struct cvmx_npi_highp_dbell_s cn31xx;
  572. struct cvmx_npi_highp_dbell_s cn38xx;
  573. struct cvmx_npi_highp_dbell_s cn38xxp2;
  574. struct cvmx_npi_highp_dbell_s cn50xx;
  575. struct cvmx_npi_highp_dbell_s cn58xx;
  576. struct cvmx_npi_highp_dbell_s cn58xxp1;
  577. };
  578. union cvmx_npi_highp_ibuff_saddr {
  579. uint64_t u64;
  580. struct cvmx_npi_highp_ibuff_saddr_s {
  581. uint64_t reserved_36_63:28;
  582. uint64_t saddr:36;
  583. } s;
  584. struct cvmx_npi_highp_ibuff_saddr_s cn30xx;
  585. struct cvmx_npi_highp_ibuff_saddr_s cn31xx;
  586. struct cvmx_npi_highp_ibuff_saddr_s cn38xx;
  587. struct cvmx_npi_highp_ibuff_saddr_s cn38xxp2;
  588. struct cvmx_npi_highp_ibuff_saddr_s cn50xx;
  589. struct cvmx_npi_highp_ibuff_saddr_s cn58xx;
  590. struct cvmx_npi_highp_ibuff_saddr_s cn58xxp1;
  591. };
  592. union cvmx_npi_input_control {
  593. uint64_t u64;
  594. struct cvmx_npi_input_control_s {
  595. uint64_t reserved_23_63:41;
  596. uint64_t pkt_rr:1;
  597. uint64_t pbp_dhi:13;
  598. uint64_t d_nsr:1;
  599. uint64_t d_esr:2;
  600. uint64_t d_ror:1;
  601. uint64_t use_csr:1;
  602. uint64_t nsr:1;
  603. uint64_t esr:2;
  604. uint64_t ror:1;
  605. } s;
  606. struct cvmx_npi_input_control_cn30xx {
  607. uint64_t reserved_22_63:42;
  608. uint64_t pbp_dhi:13;
  609. uint64_t d_nsr:1;
  610. uint64_t d_esr:2;
  611. uint64_t d_ror:1;
  612. uint64_t use_csr:1;
  613. uint64_t nsr:1;
  614. uint64_t esr:2;
  615. uint64_t ror:1;
  616. } cn30xx;
  617. struct cvmx_npi_input_control_cn30xx cn31xx;
  618. struct cvmx_npi_input_control_s cn38xx;
  619. struct cvmx_npi_input_control_cn30xx cn38xxp2;
  620. struct cvmx_npi_input_control_s cn50xx;
  621. struct cvmx_npi_input_control_s cn58xx;
  622. struct cvmx_npi_input_control_s cn58xxp1;
  623. };
  624. union cvmx_npi_int_enb {
  625. uint64_t u64;
  626. struct cvmx_npi_int_enb_s {
  627. uint64_t reserved_62_63:2;
  628. uint64_t q1_a_f:1;
  629. uint64_t q1_s_e:1;
  630. uint64_t pdf_p_f:1;
  631. uint64_t pdf_p_e:1;
  632. uint64_t pcf_p_f:1;
  633. uint64_t pcf_p_e:1;
  634. uint64_t rdx_s_e:1;
  635. uint64_t rwx_s_e:1;
  636. uint64_t pnc_a_f:1;
  637. uint64_t pnc_s_e:1;
  638. uint64_t com_a_f:1;
  639. uint64_t com_s_e:1;
  640. uint64_t q3_a_f:1;
  641. uint64_t q3_s_e:1;
  642. uint64_t q2_a_f:1;
  643. uint64_t q2_s_e:1;
  644. uint64_t pcr_a_f:1;
  645. uint64_t pcr_s_e:1;
  646. uint64_t fcr_a_f:1;
  647. uint64_t fcr_s_e:1;
  648. uint64_t iobdma:1;
  649. uint64_t p_dperr:1;
  650. uint64_t win_rto:1;
  651. uint64_t i3_pperr:1;
  652. uint64_t i2_pperr:1;
  653. uint64_t i1_pperr:1;
  654. uint64_t i0_pperr:1;
  655. uint64_t p3_ptout:1;
  656. uint64_t p2_ptout:1;
  657. uint64_t p1_ptout:1;
  658. uint64_t p0_ptout:1;
  659. uint64_t p3_pperr:1;
  660. uint64_t p2_pperr:1;
  661. uint64_t p1_pperr:1;
  662. uint64_t p0_pperr:1;
  663. uint64_t g3_rtout:1;
  664. uint64_t g2_rtout:1;
  665. uint64_t g1_rtout:1;
  666. uint64_t g0_rtout:1;
  667. uint64_t p3_perr:1;
  668. uint64_t p2_perr:1;
  669. uint64_t p1_perr:1;
  670. uint64_t p0_perr:1;
  671. uint64_t p3_rtout:1;
  672. uint64_t p2_rtout:1;
  673. uint64_t p1_rtout:1;
  674. uint64_t p0_rtout:1;
  675. uint64_t i3_overf:1;
  676. uint64_t i2_overf:1;
  677. uint64_t i1_overf:1;
  678. uint64_t i0_overf:1;
  679. uint64_t i3_rtout:1;
  680. uint64_t i2_rtout:1;
  681. uint64_t i1_rtout:1;
  682. uint64_t i0_rtout:1;
  683. uint64_t po3_2sml:1;
  684. uint64_t po2_2sml:1;
  685. uint64_t po1_2sml:1;
  686. uint64_t po0_2sml:1;
  687. uint64_t pci_rsl:1;
  688. uint64_t rml_wto:1;
  689. uint64_t rml_rto:1;
  690. } s;
  691. struct cvmx_npi_int_enb_cn30xx {
  692. uint64_t reserved_62_63:2;
  693. uint64_t q1_a_f:1;
  694. uint64_t q1_s_e:1;
  695. uint64_t pdf_p_f:1;
  696. uint64_t pdf_p_e:1;
  697. uint64_t pcf_p_f:1;
  698. uint64_t pcf_p_e:1;
  699. uint64_t rdx_s_e:1;
  700. uint64_t rwx_s_e:1;
  701. uint64_t pnc_a_f:1;
  702. uint64_t pnc_s_e:1;
  703. uint64_t com_a_f:1;
  704. uint64_t com_s_e:1;
  705. uint64_t q3_a_f:1;
  706. uint64_t q3_s_e:1;
  707. uint64_t q2_a_f:1;
  708. uint64_t q2_s_e:1;
  709. uint64_t pcr_a_f:1;
  710. uint64_t pcr_s_e:1;
  711. uint64_t fcr_a_f:1;
  712. uint64_t fcr_s_e:1;
  713. uint64_t iobdma:1;
  714. uint64_t p_dperr:1;
  715. uint64_t win_rto:1;
  716. uint64_t reserved_36_38:3;
  717. uint64_t i0_pperr:1;
  718. uint64_t reserved_32_34:3;
  719. uint64_t p0_ptout:1;
  720. uint64_t reserved_28_30:3;
  721. uint64_t p0_pperr:1;
  722. uint64_t reserved_24_26:3;
  723. uint64_t g0_rtout:1;
  724. uint64_t reserved_20_22:3;
  725. uint64_t p0_perr:1;
  726. uint64_t reserved_16_18:3;
  727. uint64_t p0_rtout:1;
  728. uint64_t reserved_12_14:3;
  729. uint64_t i0_overf:1;
  730. uint64_t reserved_8_10:3;
  731. uint64_t i0_rtout:1;
  732. uint64_t reserved_4_6:3;
  733. uint64_t po0_2sml:1;
  734. uint64_t pci_rsl:1;
  735. uint64_t rml_wto:1;
  736. uint64_t rml_rto:1;
  737. } cn30xx;
  738. struct cvmx_npi_int_enb_cn31xx {
  739. uint64_t reserved_62_63:2;
  740. uint64_t q1_a_f:1;
  741. uint64_t q1_s_e:1;
  742. uint64_t pdf_p_f:1;
  743. uint64_t pdf_p_e:1;
  744. uint64_t pcf_p_f:1;
  745. uint64_t pcf_p_e:1;
  746. uint64_t rdx_s_e:1;
  747. uint64_t rwx_s_e:1;
  748. uint64_t pnc_a_f:1;
  749. uint64_t pnc_s_e:1;
  750. uint64_t com_a_f:1;
  751. uint64_t com_s_e:1;
  752. uint64_t q3_a_f:1;
  753. uint64_t q3_s_e:1;
  754. uint64_t q2_a_f:1;
  755. uint64_t q2_s_e:1;
  756. uint64_t pcr_a_f:1;
  757. uint64_t pcr_s_e:1;
  758. uint64_t fcr_a_f:1;
  759. uint64_t fcr_s_e:1;
  760. uint64_t iobdma:1;
  761. uint64_t p_dperr:1;
  762. uint64_t win_rto:1;
  763. uint64_t reserved_37_38:2;
  764. uint64_t i1_pperr:1;
  765. uint64_t i0_pperr:1;
  766. uint64_t reserved_33_34:2;
  767. uint64_t p1_ptout:1;
  768. uint64_t p0_ptout:1;
  769. uint64_t reserved_29_30:2;
  770. uint64_t p1_pperr:1;
  771. uint64_t p0_pperr:1;
  772. uint64_t reserved_25_26:2;
  773. uint64_t g1_rtout:1;
  774. uint64_t g0_rtout:1;
  775. uint64_t reserved_21_22:2;
  776. uint64_t p1_perr:1;
  777. uint64_t p0_perr:1;
  778. uint64_t reserved_17_18:2;
  779. uint64_t p1_rtout:1;
  780. uint64_t p0_rtout:1;
  781. uint64_t reserved_13_14:2;
  782. uint64_t i1_overf:1;
  783. uint64_t i0_overf:1;
  784. uint64_t reserved_9_10:2;
  785. uint64_t i1_rtout:1;
  786. uint64_t i0_rtout:1;
  787. uint64_t reserved_5_6:2;
  788. uint64_t po1_2sml:1;
  789. uint64_t po0_2sml:1;
  790. uint64_t pci_rsl:1;
  791. uint64_t rml_wto:1;
  792. uint64_t rml_rto:1;
  793. } cn31xx;
  794. struct cvmx_npi_int_enb_s cn38xx;
  795. struct cvmx_npi_int_enb_cn38xxp2 {
  796. uint64_t reserved_42_63:22;
  797. uint64_t iobdma:1;
  798. uint64_t p_dperr:1;
  799. uint64_t win_rto:1;
  800. uint64_t i3_pperr:1;
  801. uint64_t i2_pperr:1;
  802. uint64_t i1_pperr:1;
  803. uint64_t i0_pperr:1;
  804. uint64_t p3_ptout:1;
  805. uint64_t p2_ptout:1;
  806. uint64_t p1_ptout:1;
  807. uint64_t p0_ptout:1;
  808. uint64_t p3_pperr:1;
  809. uint64_t p2_pperr:1;
  810. uint64_t p1_pperr:1;
  811. uint64_t p0_pperr:1;
  812. uint64_t g3_rtout:1;
  813. uint64_t g2_rtout:1;
  814. uint64_t g1_rtout:1;
  815. uint64_t g0_rtout:1;
  816. uint64_t p3_perr:1;
  817. uint64_t p2_perr:1;
  818. uint64_t p1_perr:1;
  819. uint64_t p0_perr:1;
  820. uint64_t p3_rtout:1;
  821. uint64_t p2_rtout:1;
  822. uint64_t p1_rtout:1;
  823. uint64_t p0_rtout:1;
  824. uint64_t i3_overf:1;
  825. uint64_t i2_overf:1;
  826. uint64_t i1_overf:1;
  827. uint64_t i0_overf:1;
  828. uint64_t i3_rtout:1;
  829. uint64_t i2_rtout:1;
  830. uint64_t i1_rtout:1;
  831. uint64_t i0_rtout:1;
  832. uint64_t po3_2sml:1;
  833. uint64_t po2_2sml:1;
  834. uint64_t po1_2sml:1;
  835. uint64_t po0_2sml:1;
  836. uint64_t pci_rsl:1;
  837. uint64_t rml_wto:1;
  838. uint64_t rml_rto:1;
  839. } cn38xxp2;
  840. struct cvmx_npi_int_enb_cn31xx cn50xx;
  841. struct cvmx_npi_int_enb_s cn58xx;
  842. struct cvmx_npi_int_enb_s cn58xxp1;
  843. };
  844. union cvmx_npi_int_sum {
  845. uint64_t u64;
  846. struct cvmx_npi_int_sum_s {
  847. uint64_t reserved_62_63:2;
  848. uint64_t q1_a_f:1;
  849. uint64_t q1_s_e:1;
  850. uint64_t pdf_p_f:1;
  851. uint64_t pdf_p_e:1;
  852. uint64_t pcf_p_f:1;
  853. uint64_t pcf_p_e:1;
  854. uint64_t rdx_s_e:1;
  855. uint64_t rwx_s_e:1;
  856. uint64_t pnc_a_f:1;
  857. uint64_t pnc_s_e:1;
  858. uint64_t com_a_f:1;
  859. uint64_t com_s_e:1;
  860. uint64_t q3_a_f:1;
  861. uint64_t q3_s_e:1;
  862. uint64_t q2_a_f:1;
  863. uint64_t q2_s_e:1;
  864. uint64_t pcr_a_f:1;
  865. uint64_t pcr_s_e:1;
  866. uint64_t fcr_a_f:1;
  867. uint64_t fcr_s_e:1;
  868. uint64_t iobdma:1;
  869. uint64_t p_dperr:1;
  870. uint64_t win_rto:1;
  871. uint64_t i3_pperr:1;
  872. uint64_t i2_pperr:1;
  873. uint64_t i1_pperr:1;
  874. uint64_t i0_pperr:1;
  875. uint64_t p3_ptout:1;
  876. uint64_t p2_ptout:1;
  877. uint64_t p1_ptout:1;
  878. uint64_t p0_ptout:1;
  879. uint64_t p3_pperr:1;
  880. uint64_t p2_pperr:1;
  881. uint64_t p1_pperr:1;
  882. uint64_t p0_pperr:1;
  883. uint64_t g3_rtout:1;
  884. uint64_t g2_rtout:1;
  885. uint64_t g1_rtout:1;
  886. uint64_t g0_rtout:1;
  887. uint64_t p3_perr:1;
  888. uint64_t p2_perr:1;
  889. uint64_t p1_perr:1;
  890. uint64_t p0_perr:1;
  891. uint64_t p3_rtout:1;
  892. uint64_t p2_rtout:1;
  893. uint64_t p1_rtout:1;
  894. uint64_t p0_rtout:1;
  895. uint64_t i3_overf:1;
  896. uint64_t i2_overf:1;
  897. uint64_t i1_overf:1;
  898. uint64_t i0_overf:1;
  899. uint64_t i3_rtout:1;
  900. uint64_t i2_rtout:1;
  901. uint64_t i1_rtout:1;
  902. uint64_t i0_rtout:1;
  903. uint64_t po3_2sml:1;
  904. uint64_t po2_2sml:1;
  905. uint64_t po1_2sml:1;
  906. uint64_t po0_2sml:1;
  907. uint64_t pci_rsl:1;
  908. uint64_t rml_wto:1;
  909. uint64_t rml_rto:1;
  910. } s;
  911. struct cvmx_npi_int_sum_cn30xx {
  912. uint64_t reserved_62_63:2;
  913. uint64_t q1_a_f:1;
  914. uint64_t q1_s_e:1;
  915. uint64_t pdf_p_f:1;
  916. uint64_t pdf_p_e:1;
  917. uint64_t pcf_p_f:1;
  918. uint64_t pcf_p_e:1;
  919. uint64_t rdx_s_e:1;
  920. uint64_t rwx_s_e:1;
  921. uint64_t pnc_a_f:1;
  922. uint64_t pnc_s_e:1;
  923. uint64_t com_a_f:1;
  924. uint64_t com_s_e:1;
  925. uint64_t q3_a_f:1;
  926. uint64_t q3_s_e:1;
  927. uint64_t q2_a_f:1;
  928. uint64_t q2_s_e:1;
  929. uint64_t pcr_a_f:1;
  930. uint64_t pcr_s_e:1;
  931. uint64_t fcr_a_f:1;
  932. uint64_t fcr_s_e:1;
  933. uint64_t iobdma:1;
  934. uint64_t p_dperr:1;
  935. uint64_t win_rto:1;
  936. uint64_t reserved_36_38:3;
  937. uint64_t i0_pperr:1;
  938. uint64_t reserved_32_34:3;
  939. uint64_t p0_ptout:1;
  940. uint64_t reserved_28_30:3;
  941. uint64_t p0_pperr:1;
  942. uint64_t reserved_24_26:3;
  943. uint64_t g0_rtout:1;
  944. uint64_t reserved_20_22:3;
  945. uint64_t p0_perr:1;
  946. uint64_t reserved_16_18:3;
  947. uint64_t p0_rtout:1;
  948. uint64_t reserved_12_14:3;
  949. uint64_t i0_overf:1;
  950. uint64_t reserved_8_10:3;
  951. uint64_t i0_rtout:1;
  952. uint64_t reserved_4_6:3;
  953. uint64_t po0_2sml:1;
  954. uint64_t pci_rsl:1;
  955. uint64_t rml_wto:1;
  956. uint64_t rml_rto:1;
  957. } cn30xx;
  958. struct cvmx_npi_int_sum_cn31xx {
  959. uint64_t reserved_62_63:2;
  960. uint64_t q1_a_f:1;
  961. uint64_t q1_s_e:1;
  962. uint64_t pdf_p_f:1;
  963. uint64_t pdf_p_e:1;
  964. uint64_t pcf_p_f:1;
  965. uint64_t pcf_p_e:1;
  966. uint64_t rdx_s_e:1;
  967. uint64_t rwx_s_e:1;
  968. uint64_t pnc_a_f:1;
  969. uint64_t pnc_s_e:1;
  970. uint64_t com_a_f:1;
  971. uint64_t com_s_e:1;
  972. uint64_t q3_a_f:1;
  973. uint64_t q3_s_e:1;
  974. uint64_t q2_a_f:1;
  975. uint64_t q2_s_e:1;
  976. uint64_t pcr_a_f:1;
  977. uint64_t pcr_s_e:1;
  978. uint64_t fcr_a_f:1;
  979. uint64_t fcr_s_e:1;
  980. uint64_t iobdma:1;
  981. uint64_t p_dperr:1;
  982. uint64_t win_rto:1;
  983. uint64_t reserved_37_38:2;
  984. uint64_t i1_pperr:1;
  985. uint64_t i0_pperr:1;
  986. uint64_t reserved_33_34:2;
  987. uint64_t p1_ptout:1;
  988. uint64_t p0_ptout:1;
  989. uint64_t reserved_29_30:2;
  990. uint64_t p1_pperr:1;
  991. uint64_t p0_pperr:1;
  992. uint64_t reserved_25_26:2;
  993. uint64_t g1_rtout:1;
  994. uint64_t g0_rtout:1;
  995. uint64_t reserved_21_22:2;
  996. uint64_t p1_perr:1;
  997. uint64_t p0_perr:1;
  998. uint64_t reserved_17_18:2;
  999. uint64_t p1_rtout:1;
  1000. uint64_t p0_rtout:1;
  1001. uint64_t reserved_13_14:2;
  1002. uint64_t i1_overf:1;
  1003. uint64_t i0_overf:1;
  1004. uint64_t reserved_9_10:2;
  1005. uint64_t i1_rtout:1;
  1006. uint64_t i0_rtout:1;
  1007. uint64_t reserved_5_6:2;
  1008. uint64_t po1_2sml:1;
  1009. uint64_t po0_2sml:1;
  1010. uint64_t pci_rsl:1;
  1011. uint64_t rml_wto:1;
  1012. uint64_t rml_rto:1;
  1013. } cn31xx;
  1014. struct cvmx_npi_int_sum_s cn38xx;
  1015. struct cvmx_npi_int_sum_cn38xxp2 {
  1016. uint64_t reserved_42_63:22;
  1017. uint64_t iobdma:1;
  1018. uint64_t p_dperr:1;
  1019. uint64_t win_rto:1;
  1020. uint64_t i3_pperr:1;
  1021. uint64_t i2_pperr:1;
  1022. uint64_t i1_pperr:1;
  1023. uint64_t i0_pperr:1;
  1024. uint64_t p3_ptout:1;
  1025. uint64_t p2_ptout:1;
  1026. uint64_t p1_ptout:1;
  1027. uint64_t p0_ptout:1;
  1028. uint64_t p3_pperr:1;
  1029. uint64_t p2_pperr:1;
  1030. uint64_t p1_pperr:1;
  1031. uint64_t p0_pperr:1;
  1032. uint64_t g3_rtout:1;
  1033. uint64_t g2_rtout:1;
  1034. uint64_t g1_rtout:1;
  1035. uint64_t g0_rtout:1;
  1036. uint64_t p3_perr:1;
  1037. uint64_t p2_perr:1;
  1038. uint64_t p1_perr:1;
  1039. uint64_t p0_perr:1;
  1040. uint64_t p3_rtout:1;
  1041. uint64_t p2_rtout:1;
  1042. uint64_t p1_rtout:1;
  1043. uint64_t p0_rtout:1;
  1044. uint64_t i3_overf:1;
  1045. uint64_t i2_overf:1;
  1046. uint64_t i1_overf:1;
  1047. uint64_t i0_overf:1;
  1048. uint64_t i3_rtout:1;
  1049. uint64_t i2_rtout:1;
  1050. uint64_t i1_rtout:1;
  1051. uint64_t i0_rtout:1;
  1052. uint64_t po3_2sml:1;
  1053. uint64_t po2_2sml:1;
  1054. uint64_t po1_2sml:1;
  1055. uint64_t po0_2sml:1;
  1056. uint64_t pci_rsl:1;
  1057. uint64_t rml_wto:1;
  1058. uint64_t rml_rto:1;
  1059. } cn38xxp2;
  1060. struct cvmx_npi_int_sum_cn31xx cn50xx;
  1061. struct cvmx_npi_int_sum_s cn58xx;
  1062. struct cvmx_npi_int_sum_s cn58xxp1;
  1063. };
  1064. union cvmx_npi_lowp_dbell {
  1065. uint64_t u64;
  1066. struct cvmx_npi_lowp_dbell_s {
  1067. uint64_t reserved_16_63:48;
  1068. uint64_t dbell:16;
  1069. } s;
  1070. struct cvmx_npi_lowp_dbell_s cn30xx;
  1071. struct cvmx_npi_lowp_dbell_s cn31xx;
  1072. struct cvmx_npi_lowp_dbell_s cn38xx;
  1073. struct cvmx_npi_lowp_dbell_s cn38xxp2;
  1074. struct cvmx_npi_lowp_dbell_s cn50xx;
  1075. struct cvmx_npi_lowp_dbell_s cn58xx;
  1076. struct cvmx_npi_lowp_dbell_s cn58xxp1;
  1077. };
  1078. union cvmx_npi_lowp_ibuff_saddr {
  1079. uint64_t u64;
  1080. struct cvmx_npi_lowp_ibuff_saddr_s {
  1081. uint64_t reserved_36_63:28;
  1082. uint64_t saddr:36;
  1083. } s;
  1084. struct cvmx_npi_lowp_ibuff_saddr_s cn30xx;
  1085. struct cvmx_npi_lowp_ibuff_saddr_s cn31xx;
  1086. struct cvmx_npi_lowp_ibuff_saddr_s cn38xx;
  1087. struct cvmx_npi_lowp_ibuff_saddr_s cn38xxp2;
  1088. struct cvmx_npi_lowp_ibuff_saddr_s cn50xx;
  1089. struct cvmx_npi_lowp_ibuff_saddr_s cn58xx;
  1090. struct cvmx_npi_lowp_ibuff_saddr_s cn58xxp1;
  1091. };
  1092. union cvmx_npi_mem_access_subidx {
  1093. uint64_t u64;
  1094. struct cvmx_npi_mem_access_subidx_s {
  1095. uint64_t reserved_38_63:26;
  1096. uint64_t shortl:1;
  1097. uint64_t nmerge:1;
  1098. uint64_t esr:2;
  1099. uint64_t esw:2;
  1100. uint64_t nsr:1;
  1101. uint64_t nsw:1;
  1102. uint64_t ror:1;
  1103. uint64_t row:1;
  1104. uint64_t ba:28;
  1105. } s;
  1106. struct cvmx_npi_mem_access_subidx_s cn30xx;
  1107. struct cvmx_npi_mem_access_subidx_cn31xx {
  1108. uint64_t reserved_36_63:28;
  1109. uint64_t esr:2;
  1110. uint64_t esw:2;
  1111. uint64_t nsr:1;
  1112. uint64_t nsw:1;
  1113. uint64_t ror:1;
  1114. uint64_t row:1;
  1115. uint64_t ba:28;
  1116. } cn31xx;
  1117. struct cvmx_npi_mem_access_subidx_s cn38xx;
  1118. struct cvmx_npi_mem_access_subidx_cn31xx cn38xxp2;
  1119. struct cvmx_npi_mem_access_subidx_s cn50xx;
  1120. struct cvmx_npi_mem_access_subidx_s cn58xx;
  1121. struct cvmx_npi_mem_access_subidx_s cn58xxp1;
  1122. };
  1123. union cvmx_npi_msi_rcv {
  1124. uint64_t u64;
  1125. struct cvmx_npi_msi_rcv_s {
  1126. uint64_t int_vec:64;
  1127. } s;
  1128. struct cvmx_npi_msi_rcv_s cn30xx;
  1129. struct cvmx_npi_msi_rcv_s cn31xx;
  1130. struct cvmx_npi_msi_rcv_s cn38xx;
  1131. struct cvmx_npi_msi_rcv_s cn38xxp2;
  1132. struct cvmx_npi_msi_rcv_s cn50xx;
  1133. struct cvmx_npi_msi_rcv_s cn58xx;
  1134. struct cvmx_npi_msi_rcv_s cn58xxp1;
  1135. };
  1136. union cvmx_npi_num_desc_outputx {
  1137. uint64_t u64;
  1138. struct cvmx_npi_num_desc_outputx_s {
  1139. uint64_t reserved_32_63:32;
  1140. uint64_t size:32;
  1141. } s;
  1142. struct cvmx_npi_num_desc_outputx_s cn30xx;
  1143. struct cvmx_npi_num_desc_outputx_s cn31xx;
  1144. struct cvmx_npi_num_desc_outputx_s cn38xx;
  1145. struct cvmx_npi_num_desc_outputx_s cn38xxp2;
  1146. struct cvmx_npi_num_desc_outputx_s cn50xx;
  1147. struct cvmx_npi_num_desc_outputx_s cn58xx;
  1148. struct cvmx_npi_num_desc_outputx_s cn58xxp1;
  1149. };
  1150. union cvmx_npi_output_control {
  1151. uint64_t u64;
  1152. struct cvmx_npi_output_control_s {
  1153. uint64_t reserved_49_63:15;
  1154. uint64_t pkt_rr:1;
  1155. uint64_t p3_bmode:1;
  1156. uint64_t p2_bmode:1;
  1157. uint64_t p1_bmode:1;
  1158. uint64_t p0_bmode:1;
  1159. uint64_t o3_es:2;
  1160. uint64_t o3_ns:1;
  1161. uint64_t o3_ro:1;
  1162. uint64_t o2_es:2;
  1163. uint64_t o2_ns:1;
  1164. uint64_t o2_ro:1;
  1165. uint64_t o1_es:2;
  1166. uint64_t o1_ns:1;
  1167. uint64_t o1_ro:1;
  1168. uint64_t o0_es:2;
  1169. uint64_t o0_ns:1;
  1170. uint64_t o0_ro:1;
  1171. uint64_t o3_csrm:1;
  1172. uint64_t o2_csrm:1;
  1173. uint64_t o1_csrm:1;
  1174. uint64_t o0_csrm:1;
  1175. uint64_t reserved_20_23:4;
  1176. uint64_t iptr_o3:1;
  1177. uint64_t iptr_o2:1;
  1178. uint64_t iptr_o1:1;
  1179. uint64_t iptr_o0:1;
  1180. uint64_t esr_sl3:2;
  1181. uint64_t nsr_sl3:1;
  1182. uint64_t ror_sl3:1;
  1183. uint64_t esr_sl2:2;
  1184. uint64_t nsr_sl2:1;
  1185. uint64_t ror_sl2:1;
  1186. uint64_t esr_sl1:2;
  1187. uint64_t nsr_sl1:1;
  1188. uint64_t ror_sl1:1;
  1189. uint64_t esr_sl0:2;
  1190. uint64_t nsr_sl0:1;
  1191. uint64_t ror_sl0:1;
  1192. } s;
  1193. struct cvmx_npi_output_control_cn30xx {
  1194. uint64_t reserved_45_63:19;
  1195. uint64_t p0_bmode:1;
  1196. uint64_t reserved_32_43:12;
  1197. uint64_t o0_es:2;
  1198. uint64_t o0_ns:1;
  1199. uint64_t o0_ro:1;
  1200. uint64_t reserved_25_27:3;
  1201. uint64_t o0_csrm:1;
  1202. uint64_t reserved_17_23:7;
  1203. uint64_t iptr_o0:1;
  1204. uint64_t reserved_4_15:12;
  1205. uint64_t esr_sl0:2;
  1206. uint64_t nsr_sl0:1;
  1207. uint64_t ror_sl0:1;
  1208. } cn30xx;
  1209. struct cvmx_npi_output_control_cn31xx {
  1210. uint64_t reserved_46_63:18;
  1211. uint64_t p1_bmode:1;
  1212. uint64_t p0_bmode:1;
  1213. uint64_t reserved_36_43:8;
  1214. uint64_t o1_es:2;
  1215. uint64_t o1_ns:1;
  1216. uint64_t o1_ro:1;
  1217. uint64_t o0_es:2;
  1218. uint64_t o0_ns:1;
  1219. uint64_t o0_ro:1;
  1220. uint64_t reserved_26_27:2;
  1221. uint64_t o1_csrm:1;
  1222. uint64_t o0_csrm:1;
  1223. uint64_t reserved_18_23:6;
  1224. uint64_t iptr_o1:1;
  1225. uint64_t iptr_o0:1;
  1226. uint64_t reserved_8_15:8;
  1227. uint64_t esr_sl1:2;
  1228. uint64_t nsr_sl1:1;
  1229. uint64_t ror_sl1:1;
  1230. uint64_t esr_sl0:2;
  1231. uint64_t nsr_sl0:1;
  1232. uint64_t ror_sl0:1;
  1233. } cn31xx;
  1234. struct cvmx_npi_output_control_s cn38xx;
  1235. struct cvmx_npi_output_control_cn38xxp2 {
  1236. uint64_t reserved_48_63:16;
  1237. uint64_t p3_bmode:1;
  1238. uint64_t p2_bmode:1;
  1239. uint64_t p1_bmode:1;
  1240. uint64_t p0_bmode:1;
  1241. uint64_t o3_es:2;
  1242. uint64_t o3_ns:1;
  1243. uint64_t o3_ro:1;
  1244. uint64_t o2_es:2;
  1245. uint64_t o2_ns:1;
  1246. uint64_t o2_ro:1;
  1247. uint64_t o1_es:2;
  1248. uint64_t o1_ns:1;
  1249. uint64_t o1_ro:1;
  1250. uint64_t o0_es:2;
  1251. uint64_t o0_ns:1;
  1252. uint64_t o0_ro:1;
  1253. uint64_t o3_csrm:1;
  1254. uint64_t o2_csrm:1;
  1255. uint64_t o1_csrm:1;
  1256. uint64_t o0_csrm:1;
  1257. uint64_t reserved_20_23:4;
  1258. uint64_t iptr_o3:1;
  1259. uint64_t iptr_o2:1;
  1260. uint64_t iptr_o1:1;
  1261. uint64_t iptr_o0:1;
  1262. uint64_t esr_sl3:2;
  1263. uint64_t nsr_sl3:1;
  1264. uint64_t ror_sl3:1;
  1265. uint64_t esr_sl2:2;
  1266. uint64_t nsr_sl2:1;
  1267. uint64_t ror_sl2:1;
  1268. uint64_t esr_sl1:2;
  1269. uint64_t nsr_sl1:1;
  1270. uint64_t ror_sl1:1;
  1271. uint64_t esr_sl0:2;
  1272. uint64_t nsr_sl0:1;
  1273. uint64_t ror_sl0:1;
  1274. } cn38xxp2;
  1275. struct cvmx_npi_output_control_cn50xx {
  1276. uint64_t reserved_49_63:15;
  1277. uint64_t pkt_rr:1;
  1278. uint64_t reserved_46_47:2;
  1279. uint64_t p1_bmode:1;
  1280. uint64_t p0_bmode:1;
  1281. uint64_t reserved_36_43:8;
  1282. uint64_t o1_es:2;
  1283. uint64_t o1_ns:1;
  1284. uint64_t o1_ro:1;
  1285. uint64_t o0_es:2;
  1286. uint64_t o0_ns:1;
  1287. uint64_t o0_ro:1;
  1288. uint64_t reserved_26_27:2;
  1289. uint64_t o1_csrm:1;
  1290. uint64_t o0_csrm:1;
  1291. uint64_t reserved_18_23:6;
  1292. uint64_t iptr_o1:1;
  1293. uint64_t iptr_o0:1;
  1294. uint64_t reserved_8_15:8;
  1295. uint64_t esr_sl1:2;
  1296. uint64_t nsr_sl1:1;
  1297. uint64_t ror_sl1:1;
  1298. uint64_t esr_sl0:2;
  1299. uint64_t nsr_sl0:1;
  1300. uint64_t ror_sl0:1;
  1301. } cn50xx;
  1302. struct cvmx_npi_output_control_s cn58xx;
  1303. struct cvmx_npi_output_control_s cn58xxp1;
  1304. };
  1305. union cvmx_npi_px_dbpair_addr {
  1306. uint64_t u64;
  1307. struct cvmx_npi_px_dbpair_addr_s {
  1308. uint64_t reserved_63_63:1;
  1309. uint64_t state:2;
  1310. uint64_t naddr:61;
  1311. } s;
  1312. struct cvmx_npi_px_dbpair_addr_s cn30xx;
  1313. struct cvmx_npi_px_dbpair_addr_s cn31xx;
  1314. struct cvmx_npi_px_dbpair_addr_s cn38xx;
  1315. struct cvmx_npi_px_dbpair_addr_s cn38xxp2;
  1316. struct cvmx_npi_px_dbpair_addr_s cn50xx;
  1317. struct cvmx_npi_px_dbpair_addr_s cn58xx;
  1318. struct cvmx_npi_px_dbpair_addr_s cn58xxp1;
  1319. };
  1320. union cvmx_npi_px_instr_addr {
  1321. uint64_t u64;
  1322. struct cvmx_npi_px_instr_addr_s {
  1323. uint64_t state:3;
  1324. uint64_t naddr:61;
  1325. } s;
  1326. struct cvmx_npi_px_instr_addr_s cn30xx;
  1327. struct cvmx_npi_px_instr_addr_s cn31xx;
  1328. struct cvmx_npi_px_instr_addr_s cn38xx;
  1329. struct cvmx_npi_px_instr_addr_s cn38xxp2;
  1330. struct cvmx_npi_px_instr_addr_s cn50xx;
  1331. struct cvmx_npi_px_instr_addr_s cn58xx;
  1332. struct cvmx_npi_px_instr_addr_s cn58xxp1;
  1333. };
  1334. union cvmx_npi_px_instr_cnts {
  1335. uint64_t u64;
  1336. struct cvmx_npi_px_instr_cnts_s {
  1337. uint64_t reserved_38_63:26;
  1338. uint64_t fcnt:6;
  1339. uint64_t avail:32;
  1340. } s;
  1341. struct cvmx_npi_px_instr_cnts_s cn30xx;
  1342. struct cvmx_npi_px_instr_cnts_s cn31xx;
  1343. struct cvmx_npi_px_instr_cnts_s cn38xx;
  1344. struct cvmx_npi_px_instr_cnts_s cn38xxp2;
  1345. struct cvmx_npi_px_instr_cnts_s cn50xx;
  1346. struct cvmx_npi_px_instr_cnts_s cn58xx;
  1347. struct cvmx_npi_px_instr_cnts_s cn58xxp1;
  1348. };
  1349. union cvmx_npi_px_pair_cnts {
  1350. uint64_t u64;
  1351. struct cvmx_npi_px_pair_cnts_s {
  1352. uint64_t reserved_37_63:27;
  1353. uint64_t fcnt:5;
  1354. uint64_t avail:32;
  1355. } s;
  1356. struct cvmx_npi_px_pair_cnts_s cn30xx;
  1357. struct cvmx_npi_px_pair_cnts_s cn31xx;
  1358. struct cvmx_npi_px_pair_cnts_s cn38xx;
  1359. struct cvmx_npi_px_pair_cnts_s cn38xxp2;
  1360. struct cvmx_npi_px_pair_cnts_s cn50xx;
  1361. struct cvmx_npi_px_pair_cnts_s cn58xx;
  1362. struct cvmx_npi_px_pair_cnts_s cn58xxp1;
  1363. };
  1364. union cvmx_npi_pci_burst_size {
  1365. uint64_t u64;
  1366. struct cvmx_npi_pci_burst_size_s {
  1367. uint64_t reserved_14_63:50;
  1368. uint64_t wr_brst:7;
  1369. uint64_t rd_brst:7;
  1370. } s;
  1371. struct cvmx_npi_pci_burst_size_s cn30xx;
  1372. struct cvmx_npi_pci_burst_size_s cn31xx;
  1373. struct cvmx_npi_pci_burst_size_s cn38xx;
  1374. struct cvmx_npi_pci_burst_size_s cn38xxp2;
  1375. struct cvmx_npi_pci_burst_size_s cn50xx;
  1376. struct cvmx_npi_pci_burst_size_s cn58xx;
  1377. struct cvmx_npi_pci_burst_size_s cn58xxp1;
  1378. };
  1379. union cvmx_npi_pci_int_arb_cfg {
  1380. uint64_t u64;
  1381. struct cvmx_npi_pci_int_arb_cfg_s {
  1382. uint64_t reserved_13_63:51;
  1383. uint64_t hostmode:1;
  1384. uint64_t pci_ovr:4;
  1385. uint64_t reserved_5_7:3;
  1386. uint64_t en:1;
  1387. uint64_t park_mod:1;
  1388. uint64_t park_dev:3;
  1389. } s;
  1390. struct cvmx_npi_pci_int_arb_cfg_cn30xx {
  1391. uint64_t reserved_5_63:59;
  1392. uint64_t en:1;
  1393. uint64_t park_mod:1;
  1394. uint64_t park_dev:3;
  1395. } cn30xx;
  1396. struct cvmx_npi_pci_int_arb_cfg_cn30xx cn31xx;
  1397. struct cvmx_npi_pci_int_arb_cfg_cn30xx cn38xx;
  1398. struct cvmx_npi_pci_int_arb_cfg_cn30xx cn38xxp2;
  1399. struct cvmx_npi_pci_int_arb_cfg_s cn50xx;
  1400. struct cvmx_npi_pci_int_arb_cfg_s cn58xx;
  1401. struct cvmx_npi_pci_int_arb_cfg_s cn58xxp1;
  1402. };
  1403. union cvmx_npi_pci_read_cmd {
  1404. uint64_t u64;
  1405. struct cvmx_npi_pci_read_cmd_s {
  1406. uint64_t reserved_11_63:53;
  1407. uint64_t cmd_size:11;
  1408. } s;
  1409. struct cvmx_npi_pci_read_cmd_s cn30xx;
  1410. struct cvmx_npi_pci_read_cmd_s cn31xx;
  1411. struct cvmx_npi_pci_read_cmd_s cn38xx;
  1412. struct cvmx_npi_pci_read_cmd_s cn38xxp2;
  1413. struct cvmx_npi_pci_read_cmd_s cn50xx;
  1414. struct cvmx_npi_pci_read_cmd_s cn58xx;
  1415. struct cvmx_npi_pci_read_cmd_s cn58xxp1;
  1416. };
  1417. union cvmx_npi_port32_instr_hdr {
  1418. uint64_t u64;
  1419. struct cvmx_npi_port32_instr_hdr_s {
  1420. uint64_t reserved_44_63:20;
  1421. uint64_t pbp:1;
  1422. uint64_t rsv_f:5;
  1423. uint64_t rparmode:2;
  1424. uint64_t rsv_e:1;
  1425. uint64_t rskp_len:7;
  1426. uint64_t rsv_d:6;
  1427. uint64_t use_ihdr:1;
  1428. uint64_t rsv_c:5;
  1429. uint64_t par_mode:2;
  1430. uint64_t rsv_b:1;
  1431. uint64_t skp_len:7;
  1432. uint64_t rsv_a:6;
  1433. } s;
  1434. struct cvmx_npi_port32_instr_hdr_s cn30xx;
  1435. struct cvmx_npi_port32_instr_hdr_s cn31xx;
  1436. struct cvmx_npi_port32_instr_hdr_s cn38xx;
  1437. struct cvmx_npi_port32_instr_hdr_s cn38xxp2;
  1438. struct cvmx_npi_port32_instr_hdr_s cn50xx;
  1439. struct cvmx_npi_port32_instr_hdr_s cn58xx;
  1440. struct cvmx_npi_port32_instr_hdr_s cn58xxp1;
  1441. };
  1442. union cvmx_npi_port33_instr_hdr {
  1443. uint64_t u64;
  1444. struct cvmx_npi_port33_instr_hdr_s {
  1445. uint64_t reserved_44_63:20;
  1446. uint64_t pbp:1;
  1447. uint64_t rsv_f:5;
  1448. uint64_t rparmode:2;
  1449. uint64_t rsv_e:1;
  1450. uint64_t rskp_len:7;
  1451. uint64_t rsv_d:6;
  1452. uint64_t use_ihdr:1;
  1453. uint64_t rsv_c:5;
  1454. uint64_t par_mode:2;
  1455. uint64_t rsv_b:1;
  1456. uint64_t skp_len:7;
  1457. uint64_t rsv_a:6;
  1458. } s;
  1459. struct cvmx_npi_port33_instr_hdr_s cn31xx;
  1460. struct cvmx_npi_port33_instr_hdr_s cn38xx;
  1461. struct cvmx_npi_port33_instr_hdr_s cn38xxp2;
  1462. struct cvmx_npi_port33_instr_hdr_s cn50xx;
  1463. struct cvmx_npi_port33_instr_hdr_s cn58xx;
  1464. struct cvmx_npi_port33_instr_hdr_s cn58xxp1;
  1465. };
  1466. union cvmx_npi_port34_instr_hdr {
  1467. uint64_t u64;
  1468. struct cvmx_npi_port34_instr_hdr_s {
  1469. uint64_t reserved_44_63:20;
  1470. uint64_t pbp:1;
  1471. uint64_t rsv_f:5;
  1472. uint64_t rparmode:2;
  1473. uint64_t rsv_e:1;
  1474. uint64_t rskp_len:7;
  1475. uint64_t rsv_d:6;
  1476. uint64_t use_ihdr:1;
  1477. uint64_t rsv_c:5;
  1478. uint64_t par_mode:2;
  1479. uint64_t rsv_b:1;
  1480. uint64_t skp_len:7;
  1481. uint64_t rsv_a:6;
  1482. } s;
  1483. struct cvmx_npi_port34_instr_hdr_s cn38xx;
  1484. struct cvmx_npi_port34_instr_hdr_s cn38xxp2;
  1485. struct cvmx_npi_port34_instr_hdr_s cn58xx;
  1486. struct cvmx_npi_port34_instr_hdr_s cn58xxp1;
  1487. };
  1488. union cvmx_npi_port35_instr_hdr {
  1489. uint64_t u64;
  1490. struct cvmx_npi_port35_instr_hdr_s {
  1491. uint64_t reserved_44_63:20;
  1492. uint64_t pbp:1;
  1493. uint64_t rsv_f:5;
  1494. uint64_t rparmode:2;
  1495. uint64_t rsv_e:1;
  1496. uint64_t rskp_len:7;
  1497. uint64_t rsv_d:6;
  1498. uint64_t use_ihdr:1;
  1499. uint64_t rsv_c:5;
  1500. uint64_t par_mode:2;
  1501. uint64_t rsv_b:1;
  1502. uint64_t skp_len:7;
  1503. uint64_t rsv_a:6;
  1504. } s;
  1505. struct cvmx_npi_port35_instr_hdr_s cn38xx;
  1506. struct cvmx_npi_port35_instr_hdr_s cn38xxp2;
  1507. struct cvmx_npi_port35_instr_hdr_s cn58xx;
  1508. struct cvmx_npi_port35_instr_hdr_s cn58xxp1;
  1509. };
  1510. union cvmx_npi_port_bp_control {
  1511. uint64_t u64;
  1512. struct cvmx_npi_port_bp_control_s {
  1513. uint64_t reserved_8_63:56;
  1514. uint64_t bp_on:4;
  1515. uint64_t enb:4;
  1516. } s;
  1517. struct cvmx_npi_port_bp_control_s cn30xx;
  1518. struct cvmx_npi_port_bp_control_s cn31xx;
  1519. struct cvmx_npi_port_bp_control_s cn38xx;
  1520. struct cvmx_npi_port_bp_control_s cn38xxp2;
  1521. struct cvmx_npi_port_bp_control_s cn50xx;
  1522. struct cvmx_npi_port_bp_control_s cn58xx;
  1523. struct cvmx_npi_port_bp_control_s cn58xxp1;
  1524. };
  1525. union cvmx_npi_rsl_int_blocks {
  1526. uint64_t u64;
  1527. struct cvmx_npi_rsl_int_blocks_s {
  1528. uint64_t reserved_32_63:32;
  1529. uint64_t rint_31:1;
  1530. uint64_t iob:1;
  1531. uint64_t reserved_28_29:2;
  1532. uint64_t rint_27:1;
  1533. uint64_t rint_26:1;
  1534. uint64_t rint_25:1;
  1535. uint64_t rint_24:1;
  1536. uint64_t asx1:1;
  1537. uint64_t asx0:1;
  1538. uint64_t rint_21:1;
  1539. uint64_t pip:1;
  1540. uint64_t spx1:1;
  1541. uint64_t spx0:1;
  1542. uint64_t lmc:1;
  1543. uint64_t l2c:1;
  1544. uint64_t rint_15:1;
  1545. uint64_t reserved_13_14:2;
  1546. uint64_t pow:1;
  1547. uint64_t tim:1;
  1548. uint64_t pko:1;
  1549. uint64_t ipd:1;
  1550. uint64_t rint_8:1;
  1551. uint64_t zip:1;
  1552. uint64_t dfa:1;
  1553. uint64_t fpa:1;
  1554. uint64_t key:1;
  1555. uint64_t npi:1;
  1556. uint64_t gmx1:1;
  1557. uint64_t gmx0:1;
  1558. uint64_t mio:1;
  1559. } s;
  1560. struct cvmx_npi_rsl_int_blocks_cn30xx {
  1561. uint64_t reserved_32_63:32;
  1562. uint64_t rint_31:1;
  1563. uint64_t iob:1;
  1564. uint64_t rint_29:1;
  1565. uint64_t rint_28:1;
  1566. uint64_t rint_27:1;
  1567. uint64_t rint_26:1;
  1568. uint64_t rint_25:1;
  1569. uint64_t rint_24:1;
  1570. uint64_t asx1:1;
  1571. uint64_t asx0:1;
  1572. uint64_t rint_21:1;
  1573. uint64_t pip:1;
  1574. uint64_t spx1:1;
  1575. uint64_t spx0:1;
  1576. uint64_t lmc:1;
  1577. uint64_t l2c:1;
  1578. uint64_t rint_15:1;
  1579. uint64_t rint_14:1;
  1580. uint64_t usb:1;
  1581. uint64_t pow:1;
  1582. uint64_t tim:1;
  1583. uint64_t pko:1;
  1584. uint64_t ipd:1;
  1585. uint64_t rint_8:1;
  1586. uint64_t zip:1;
  1587. uint64_t dfa:1;
  1588. uint64_t fpa:1;
  1589. uint64_t key:1;
  1590. uint64_t npi:1;
  1591. uint64_t gmx1:1;
  1592. uint64_t gmx0:1;
  1593. uint64_t mio:1;
  1594. } cn30xx;
  1595. struct cvmx_npi_rsl_int_blocks_cn30xx cn31xx;
  1596. struct cvmx_npi_rsl_int_blocks_cn38xx {
  1597. uint64_t reserved_32_63:32;
  1598. uint64_t rint_31:1;
  1599. uint64_t iob:1;
  1600. uint64_t rint_29:1;
  1601. uint64_t rint_28:1;
  1602. uint64_t rint_27:1;
  1603. uint64_t rint_26:1;
  1604. uint64_t rint_25:1;
  1605. uint64_t rint_24:1;
  1606. uint64_t asx1:1;
  1607. uint64_t asx0:1;
  1608. uint64_t rint_21:1;
  1609. uint64_t pip:1;
  1610. uint64_t spx1:1;
  1611. uint64_t spx0:1;
  1612. uint64_t lmc:1;
  1613. uint64_t l2c:1;
  1614. uint64_t rint_15:1;
  1615. uint64_t rint_14:1;
  1616. uint64_t rint_13:1;
  1617. uint64_t pow:1;
  1618. uint64_t tim:1;
  1619. uint64_t pko:1;
  1620. uint64_t ipd:1;
  1621. uint64_t rint_8:1;
  1622. uint64_t zip:1;
  1623. uint64_t dfa:1;
  1624. uint64_t fpa:1;
  1625. uint64_t key:1;
  1626. uint64_t npi:1;
  1627. uint64_t gmx1:1;
  1628. uint64_t gmx0:1;
  1629. uint64_t mio:1;
  1630. } cn38xx;
  1631. struct cvmx_npi_rsl_int_blocks_cn38xx cn38xxp2;
  1632. struct cvmx_npi_rsl_int_blocks_cn50xx {
  1633. uint64_t reserved_31_63:33;
  1634. uint64_t iob:1;
  1635. uint64_t lmc1:1;
  1636. uint64_t agl:1;
  1637. uint64_t reserved_24_27:4;
  1638. uint64_t asx1:1;
  1639. uint64_t asx0:1;
  1640. uint64_t reserved_21_21:1;
  1641. uint64_t pip:1;
  1642. uint64_t spx1:1;
  1643. uint64_t spx0:1;
  1644. uint64_t lmc:1;
  1645. uint64_t l2c:1;
  1646. uint64_t reserved_15_15:1;
  1647. uint64_t rad:1;
  1648. uint64_t usb:1;
  1649. uint64_t pow:1;
  1650. uint64_t tim:1;
  1651. uint64_t pko:1;
  1652. uint64_t ipd:1;
  1653. uint64_t reserved_8_8:1;
  1654. uint64_t zip:1;
  1655. uint64_t dfa:1;
  1656. uint64_t fpa:1;
  1657. uint64_t key:1;
  1658. uint64_t npi:1;
  1659. uint64_t gmx1:1;
  1660. uint64_t gmx0:1;
  1661. uint64_t mio:1;
  1662. } cn50xx;
  1663. struct cvmx_npi_rsl_int_blocks_cn38xx cn58xx;
  1664. struct cvmx_npi_rsl_int_blocks_cn38xx cn58xxp1;
  1665. };
  1666. union cvmx_npi_size_inputx {
  1667. uint64_t u64;
  1668. struct cvmx_npi_size_inputx_s {
  1669. uint64_t reserved_32_63:32;
  1670. uint64_t size:32;
  1671. } s;
  1672. struct cvmx_npi_size_inputx_s cn30xx;
  1673. struct cvmx_npi_size_inputx_s cn31xx;
  1674. struct cvmx_npi_size_inputx_s cn38xx;
  1675. struct cvmx_npi_size_inputx_s cn38xxp2;
  1676. struct cvmx_npi_size_inputx_s cn50xx;
  1677. struct cvmx_npi_size_inputx_s cn58xx;
  1678. struct cvmx_npi_size_inputx_s cn58xxp1;
  1679. };
  1680. union cvmx_npi_win_read_to {
  1681. uint64_t u64;
  1682. struct cvmx_npi_win_read_to_s {
  1683. uint64_t reserved_32_63:32;
  1684. uint64_t time:32;
  1685. } s;
  1686. struct cvmx_npi_win_read_to_s cn30xx;
  1687. struct cvmx_npi_win_read_to_s cn31xx;
  1688. struct cvmx_npi_win_read_to_s cn38xx;
  1689. struct cvmx_npi_win_read_to_s cn38xxp2;
  1690. struct cvmx_npi_win_read_to_s cn50xx;
  1691. struct cvmx_npi_win_read_to_s cn58xx;
  1692. struct cvmx_npi_win_read_to_s cn58xxp1;
  1693. };
  1694. #endif