nand.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121
  1. #ifndef __PNX8550_NAND_H
  2. #define __PNX8550_NAND_H
  3. #define PNX8550_NAND_BASE_ADDR 0x10000000
  4. #define PNX8550_PCIXIO_BASE 0xBBE40000
  5. #define PNX8550_DMA_EXT_ADDR *(volatile unsigned long *)(PNX8550_PCIXIO_BASE + 0x800)
  6. #define PNX8550_DMA_INT_ADDR *(volatile unsigned long *)(PNX8550_PCIXIO_BASE + 0x804)
  7. #define PNX8550_DMA_TRANS_SIZE *(volatile unsigned long *)(PNX8550_PCIXIO_BASE + 0x808)
  8. #define PNX8550_DMA_CTRL *(volatile unsigned long *)(PNX8550_PCIXIO_BASE + 0x80c)
  9. #define PNX8550_XIO_SEL0 *(volatile unsigned long *)(PNX8550_PCIXIO_BASE + 0x814)
  10. #define PNX8550_GPXIO_ADDR *(volatile unsigned long *)(PNX8550_PCIXIO_BASE + 0x820)
  11. #define PNX8550_GPXIO_WR *(volatile unsigned long *)(PNX8550_PCIXIO_BASE + 0x824)
  12. #define PNX8550_GPXIO_RD *(volatile unsigned long *)(PNX8550_PCIXIO_BASE + 0x828)
  13. #define PNX8550_GPXIO_CTRL *(volatile unsigned long *)(PNX8550_PCIXIO_BASE + 0x82C)
  14. #define PNX8550_XIO_FLASH_CTRL *(volatile unsigned long *)(PNX8550_PCIXIO_BASE + 0x830)
  15. #define PNX8550_GPXIO_INT_STATUS *(volatile unsigned long *)(PNX8550_PCIXIO_BASE + 0xfb0)
  16. #define PNX8550_GPXIO_INT_ENABLE *(volatile unsigned long *)(PNX8550_PCIXIO_BASE + 0xfb4)
  17. #define PNX8550_GPXIO_INT_CLEAR *(volatile unsigned long *)(PNX8550_PCIXIO_BASE + 0xfb8)
  18. #define PNX8550_DMA_INT_STATUS *(volatile unsigned long *)(PNX8550_PCIXIO_BASE + 0xfd0)
  19. #define PNX8550_DMA_INT_ENABLE *(volatile unsigned long *)(PNX8550_PCIXIO_BASE + 0xfd4)
  20. #define PNX8550_DMA_INT_CLEAR *(volatile unsigned long *)(PNX8550_PCIXIO_BASE + 0xfd8)
  21. #define PNX8550_XIO_SEL0_EN_16BIT 0x00800000
  22. #define PNX8550_XIO_SEL0_USE_ACK 0x00400000
  23. #define PNX8550_XIO_SEL0_REN_HIGH 0x00100000
  24. #define PNX8550_XIO_SEL0_REN_LOW 0x00040000
  25. #define PNX8550_XIO_SEL0_WEN_HIGH 0x00010000
  26. #define PNX8550_XIO_SEL0_WEN_LOW 0x00004000
  27. #define PNX8550_XIO_SEL0_WAIT 0x00000200
  28. #define PNX8550_XIO_SEL0_OFFSET 0x00000020
  29. #define PNX8550_XIO_SEL0_TYPE_68360 0x00000000
  30. #define PNX8550_XIO_SEL0_TYPE_NOR 0x00000008
  31. #define PNX8550_XIO_SEL0_TYPE_NAND 0x00000010
  32. #define PNX8550_XIO_SEL0_TYPE_IDE 0x00000018
  33. #define PNX8550_XIO_SEL0_SIZE_8MB 0x00000000
  34. #define PNX8550_XIO_SEL0_SIZE_16MB 0x00000002
  35. #define PNX8550_XIO_SEL0_SIZE_32MB 0x00000004
  36. #define PNX8550_XIO_SEL0_SIZE_64MB 0x00000006
  37. #define PNX8550_XIO_SEL0_ENAB 0x00000001
  38. #define PNX8550_SEL0_DEFAULT ((PNX8550_XIO_SEL0_EN_16BIT) | \
  39. (PNX8550_XIO_SEL0_REN_HIGH*0)| \
  40. (PNX8550_XIO_SEL0_REN_LOW*2) | \
  41. (PNX8550_XIO_SEL0_WEN_HIGH*0)| \
  42. (PNX8550_XIO_SEL0_WEN_LOW*2) | \
  43. (PNX8550_XIO_SEL0_WAIT*4) | \
  44. (PNX8550_XIO_SEL0_OFFSET*0) | \
  45. (PNX8550_XIO_SEL0_TYPE_NAND) | \
  46. (PNX8550_XIO_SEL0_SIZE_32MB) | \
  47. (PNX8550_XIO_SEL0_ENAB))
  48. #define PNX8550_GPXIO_PENDING 0x00000200
  49. #define PNX8550_GPXIO_DONE 0x00000100
  50. #define PNX8550_GPXIO_CLR_DONE 0x00000080
  51. #define PNX8550_GPXIO_INIT 0x00000040
  52. #define PNX8550_GPXIO_READ_CMD 0x00000010
  53. #define PNX8550_GPXIO_BEN 0x0000000F
  54. #define PNX8550_XIO_FLASH_64MB 0x00200000
  55. #define PNX8550_XIO_FLASH_INC_DATA 0x00100000
  56. #define PNX8550_XIO_FLASH_CMD_PH 0x000C0000
  57. #define PNX8550_XIO_FLASH_CMD_PH2 0x00080000
  58. #define PNX8550_XIO_FLASH_CMD_PH1 0x00040000
  59. #define PNX8550_XIO_FLASH_CMD_PH0 0x00000000
  60. #define PNX8550_XIO_FLASH_ADR_PH 0x00030000
  61. #define PNX8550_XIO_FLASH_ADR_PH3 0x00030000
  62. #define PNX8550_XIO_FLASH_ADR_PH2 0x00020000
  63. #define PNX8550_XIO_FLASH_ADR_PH1 0x00010000
  64. #define PNX8550_XIO_FLASH_ADR_PH0 0x00000000
  65. #define PNX8550_XIO_FLASH_CMD_B(x) ((x<<8) & 0x0000FF00)
  66. #define PNX8550_XIO_FLASH_CMD_A(x) (x & 0x000000FF)
  67. #define PNX8550_XIO_INT_ACK 0x00004000
  68. #define PNX8550_XIO_INT_COMPL 0x00002000
  69. #define PNX8550_XIO_INT_NONSUP 0x00000200
  70. #define PNX8550_XIO_INT_ABORT 0x00000004
  71. #define PNX8550_DMA_CTRL_SINGLE_DATA 0x00000400
  72. #define PNX8550_DMA_CTRL_SND2XIO 0x00000200
  73. #define PNX8550_DMA_CTRL_FIX_ADDR 0x00000100
  74. #define PNX8550_DMA_CTRL_BURST_8 0x00000000
  75. #define PNX8550_DMA_CTRL_BURST_16 0x00000020
  76. #define PNX8550_DMA_CTRL_BURST_32 0x00000040
  77. #define PNX8550_DMA_CTRL_BURST_64 0x00000060
  78. #define PNX8550_DMA_CTRL_BURST_128 0x00000080
  79. #define PNX8550_DMA_CTRL_BURST_256 0x000000A0
  80. #define PNX8550_DMA_CTRL_BURST_512 0x000000C0
  81. #define PNX8550_DMA_CTRL_BURST_NORES 0x000000E0
  82. #define PNX8550_DMA_CTRL_INIT_DMA 0x00000010
  83. #define PNX8550_DMA_CTRL_CMD_TYPE 0x0000000F
  84. /* see PCI system arch, page 100 for the full list: */
  85. #define PNX8550_DMA_CTRL_PCI_CMD_READ 0x00000006
  86. #define PNX8550_DMA_CTRL_PCI_CMD_WRITE 0x00000007
  87. #define PNX8550_DMA_INT_STAT_ACK_DONE (1<<14)
  88. #define PNX8550_DMA_INT_STAT_DMA_DONE (1<<12)
  89. #define PNX8550_DMA_INT_STAT_DMA_ERR (1<<9)
  90. #define PNX8550_DMA_INT_STAT_PERR5 (1<<5)
  91. #define PNX8550_DMA_INT_STAT_PERR4 (1<<4)
  92. #define PNX8550_DMA_INT_STAT_M_ABORT (1<<2)
  93. #define PNX8550_DMA_INT_STAT_T_ABORT (1<<1)
  94. #define PNX8550_DMA_INT_EN_ACK_DONE (1<<14)
  95. #define PNX8550_DMA_INT_EN_DMA_DONE (1<<12)
  96. #define PNX8550_DMA_INT_EN_DMA_ERR (1<<9)
  97. #define PNX8550_DMA_INT_EN_PERR5 (1<<5)
  98. #define PNX8550_DMA_INT_EN_PERR4 (1<<4)
  99. #define PNX8550_DMA_INT_EN_M_ABORT (1<<2)
  100. #define PNX8550_DMA_INT_EN_T_ABORT (1<<1)
  101. #define PNX8550_DMA_INT_CLR_ACK_DONE (1<<14)
  102. #define PNX8550_DMA_INT_CLR_DMA_DONE (1<<12)
  103. #define PNX8550_DMA_INT_CLR_DMA_ERR (1<<9)
  104. #define PNX8550_DMA_INT_CLR_PERR5 (1<<5)
  105. #define PNX8550_DMA_INT_CLR_PERR4 (1<<4)
  106. #define PNX8550_DMA_INT_CLR_M_ABORT (1<<2)
  107. #define PNX8550_DMA_INT_CLR_T_ABORT (1<<1)
  108. #endif