irq.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. /*
  2. * Copyright (C) NEC Electronics Corporation 2004-2006
  3. *
  4. * This file is based on the arch/mips/ddb5xxx/ddb5477/irq.c
  5. *
  6. * Copyright 2001 MontaVista Software Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/init.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/types.h>
  26. #include <linux/ptrace.h>
  27. #include <linux/delay.h>
  28. #include <asm/irq_cpu.h>
  29. #include <asm/system.h>
  30. #include <asm/mipsregs.h>
  31. #include <asm/addrspace.h>
  32. #include <asm/bootinfo.h>
  33. #include <asm/emma/emma2rh.h>
  34. static void emma2rh_irq_enable(unsigned int irq)
  35. {
  36. u32 reg_value;
  37. u32 reg_bitmask;
  38. u32 reg_index;
  39. irq -= EMMA2RH_IRQ_BASE;
  40. reg_index = EMMA2RH_BHIF_INT_EN_0 +
  41. (EMMA2RH_BHIF_INT_EN_1 - EMMA2RH_BHIF_INT_EN_0) * (irq / 32);
  42. reg_value = emma2rh_in32(reg_index);
  43. reg_bitmask = 0x1 << (irq % 32);
  44. emma2rh_out32(reg_index, reg_value | reg_bitmask);
  45. }
  46. static void emma2rh_irq_disable(unsigned int irq)
  47. {
  48. u32 reg_value;
  49. u32 reg_bitmask;
  50. u32 reg_index;
  51. irq -= EMMA2RH_IRQ_BASE;
  52. reg_index = EMMA2RH_BHIF_INT_EN_0 +
  53. (EMMA2RH_BHIF_INT_EN_1 - EMMA2RH_BHIF_INT_EN_0) * (irq / 32);
  54. reg_value = emma2rh_in32(reg_index);
  55. reg_bitmask = 0x1 << (irq % 32);
  56. emma2rh_out32(reg_index, reg_value & ~reg_bitmask);
  57. }
  58. struct irq_chip emma2rh_irq_controller = {
  59. .name = "emma2rh_irq",
  60. .ack = emma2rh_irq_disable,
  61. .mask = emma2rh_irq_disable,
  62. .mask_ack = emma2rh_irq_disable,
  63. .unmask = emma2rh_irq_enable,
  64. };
  65. void emma2rh_irq_init(void)
  66. {
  67. u32 i;
  68. for (i = 0; i < NUM_EMMA2RH_IRQ; i++)
  69. set_irq_chip_and_handler_name(EMMA2RH_IRQ_BASE + i,
  70. &emma2rh_irq_controller,
  71. handle_level_irq, "level");
  72. }
  73. static void emma2rh_sw_irq_enable(unsigned int irq)
  74. {
  75. u32 reg;
  76. irq -= EMMA2RH_SW_IRQ_BASE;
  77. reg = emma2rh_in32(EMMA2RH_BHIF_SW_INT_EN);
  78. reg |= 1 << irq;
  79. emma2rh_out32(EMMA2RH_BHIF_SW_INT_EN, reg);
  80. }
  81. static void emma2rh_sw_irq_disable(unsigned int irq)
  82. {
  83. u32 reg;
  84. irq -= EMMA2RH_SW_IRQ_BASE;
  85. reg = emma2rh_in32(EMMA2RH_BHIF_SW_INT_EN);
  86. reg &= ~(1 << irq);
  87. emma2rh_out32(EMMA2RH_BHIF_SW_INT_EN, reg);
  88. }
  89. struct irq_chip emma2rh_sw_irq_controller = {
  90. .name = "emma2rh_sw_irq",
  91. .ack = emma2rh_sw_irq_disable,
  92. .mask = emma2rh_sw_irq_disable,
  93. .mask_ack = emma2rh_sw_irq_disable,
  94. .unmask = emma2rh_sw_irq_enable,
  95. };
  96. void emma2rh_sw_irq_init(void)
  97. {
  98. u32 i;
  99. for (i = 0; i < NUM_EMMA2RH_IRQ_SW; i++)
  100. set_irq_chip_and_handler_name(EMMA2RH_SW_IRQ_BASE + i,
  101. &emma2rh_sw_irq_controller,
  102. handle_level_irq, "level");
  103. }
  104. static void emma2rh_gpio_irq_enable(unsigned int irq)
  105. {
  106. u32 reg;
  107. irq -= EMMA2RH_GPIO_IRQ_BASE;
  108. reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
  109. reg |= 1 << irq;
  110. emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg);
  111. }
  112. static void emma2rh_gpio_irq_disable(unsigned int irq)
  113. {
  114. u32 reg;
  115. irq -= EMMA2RH_GPIO_IRQ_BASE;
  116. reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
  117. reg &= ~(1 << irq);
  118. emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg);
  119. }
  120. static void emma2rh_gpio_irq_ack(unsigned int irq)
  121. {
  122. irq -= EMMA2RH_GPIO_IRQ_BASE;
  123. emma2rh_out32(EMMA2RH_GPIO_INT_ST, ~(1 << irq));
  124. }
  125. static void emma2rh_gpio_irq_mask_ack(unsigned int irq)
  126. {
  127. u32 reg;
  128. irq -= EMMA2RH_GPIO_IRQ_BASE;
  129. emma2rh_out32(EMMA2RH_GPIO_INT_ST, ~(1 << irq));
  130. reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
  131. reg &= ~(1 << irq);
  132. emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg);
  133. }
  134. struct irq_chip emma2rh_gpio_irq_controller = {
  135. .name = "emma2rh_gpio_irq",
  136. .ack = emma2rh_gpio_irq_ack,
  137. .mask = emma2rh_gpio_irq_disable,
  138. .mask_ack = emma2rh_gpio_irq_mask_ack,
  139. .unmask = emma2rh_gpio_irq_enable,
  140. };
  141. void emma2rh_gpio_irq_init(void)
  142. {
  143. u32 i;
  144. for (i = 0; i < NUM_EMMA2RH_IRQ_GPIO; i++)
  145. set_irq_chip_and_handler_name(EMMA2RH_GPIO_IRQ_BASE + i,
  146. &emma2rh_gpio_irq_controller,
  147. handle_edge_irq, "edge");
  148. }
  149. static struct irqaction irq_cascade = {
  150. .handler = no_action,
  151. .flags = 0,
  152. .name = "cascade",
  153. .dev_id = NULL,
  154. .next = NULL,
  155. };
  156. /*
  157. * the first level int-handler will jump here if it is a emma2rh irq
  158. */
  159. void emma2rh_irq_dispatch(void)
  160. {
  161. u32 intStatus;
  162. u32 bitmask;
  163. u32 i;
  164. intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_0) &
  165. emma2rh_in32(EMMA2RH_BHIF_INT_EN_0);
  166. #ifdef EMMA2RH_SW_CASCADE
  167. if (intStatus & (1UL << EMMA2RH_SW_CASCADE)) {
  168. u32 swIntStatus;
  169. swIntStatus = emma2rh_in32(EMMA2RH_BHIF_SW_INT)
  170. & emma2rh_in32(EMMA2RH_BHIF_SW_INT_EN);
  171. for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
  172. if (swIntStatus & bitmask) {
  173. do_IRQ(EMMA2RH_SW_IRQ_BASE + i);
  174. return;
  175. }
  176. }
  177. }
  178. /* Skip S/W interrupt */
  179. intStatus &= ~(1UL << EMMA2RH_SW_CASCADE);
  180. #endif
  181. for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
  182. if (intStatus & bitmask) {
  183. do_IRQ(EMMA2RH_IRQ_BASE + i);
  184. return;
  185. }
  186. }
  187. intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_1) &
  188. emma2rh_in32(EMMA2RH_BHIF_INT_EN_1);
  189. #ifdef EMMA2RH_GPIO_CASCADE
  190. if (intStatus & (1UL << (EMMA2RH_GPIO_CASCADE % 32))) {
  191. u32 gpioIntStatus;
  192. gpioIntStatus = emma2rh_in32(EMMA2RH_GPIO_INT_ST)
  193. & emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
  194. for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
  195. if (gpioIntStatus & bitmask) {
  196. do_IRQ(EMMA2RH_GPIO_IRQ_BASE + i);
  197. return;
  198. }
  199. }
  200. }
  201. /* Skip GPIO interrupt */
  202. intStatus &= ~(1UL << (EMMA2RH_GPIO_CASCADE % 32));
  203. #endif
  204. for (i = 32, bitmask = 1; i < 64; i++, bitmask <<= 1) {
  205. if (intStatus & bitmask) {
  206. do_IRQ(EMMA2RH_IRQ_BASE + i);
  207. return;
  208. }
  209. }
  210. intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_2) &
  211. emma2rh_in32(EMMA2RH_BHIF_INT_EN_2);
  212. for (i = 64, bitmask = 1; i < 96; i++, bitmask <<= 1) {
  213. if (intStatus & bitmask) {
  214. do_IRQ(EMMA2RH_IRQ_BASE + i);
  215. return;
  216. }
  217. }
  218. }
  219. void __init arch_init_irq(void)
  220. {
  221. u32 reg;
  222. /* by default, interrupts are disabled. */
  223. emma2rh_out32(EMMA2RH_BHIF_INT_EN_0, 0);
  224. emma2rh_out32(EMMA2RH_BHIF_INT_EN_1, 0);
  225. emma2rh_out32(EMMA2RH_BHIF_INT_EN_2, 0);
  226. emma2rh_out32(EMMA2RH_BHIF_INT1_EN_0, 0);
  227. emma2rh_out32(EMMA2RH_BHIF_INT1_EN_1, 0);
  228. emma2rh_out32(EMMA2RH_BHIF_INT1_EN_2, 0);
  229. emma2rh_out32(EMMA2RH_BHIF_SW_INT_EN, 0);
  230. clear_c0_status(0xff00);
  231. set_c0_status(0x0400);
  232. #define GPIO_PCI (0xf<<15)
  233. /* setup GPIO interrupt for PCI interface */
  234. /* direction input */
  235. reg = emma2rh_in32(EMMA2RH_GPIO_DIR);
  236. emma2rh_out32(EMMA2RH_GPIO_DIR, reg & ~GPIO_PCI);
  237. /* disable interrupt */
  238. reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
  239. emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg & ~GPIO_PCI);
  240. /* level triggerd */
  241. reg = emma2rh_in32(EMMA2RH_GPIO_INT_MODE);
  242. emma2rh_out32(EMMA2RH_GPIO_INT_MODE, reg | GPIO_PCI);
  243. reg = emma2rh_in32(EMMA2RH_GPIO_INT_CND_A);
  244. emma2rh_out32(EMMA2RH_GPIO_INT_CND_A, reg & (~GPIO_PCI));
  245. /* interrupt clear */
  246. emma2rh_out32(EMMA2RH_GPIO_INT_ST, ~GPIO_PCI);
  247. /* init all controllers */
  248. emma2rh_irq_init();
  249. emma2rh_sw_irq_init();
  250. emma2rh_gpio_irq_init();
  251. mips_cpu_irq_init();
  252. /* setup cascade interrupts */
  253. setup_irq(EMMA2RH_IRQ_BASE + EMMA2RH_SW_CASCADE, &irq_cascade);
  254. setup_irq(EMMA2RH_IRQ_BASE + EMMA2RH_GPIO_CASCADE, &irq_cascade);
  255. setup_irq(CPU_IRQ_BASE + CPU_EMMA2RH_CASCADE, &irq_cascade);
  256. }
  257. asmlinkage void plat_irq_dispatch(void)
  258. {
  259. unsigned int pending = read_c0_status() & read_c0_cause() & ST0_IM;
  260. if (pending & STATUSF_IP7)
  261. do_IRQ(CPU_IRQ_BASE + 7);
  262. else if (pending & STATUSF_IP2)
  263. emma2rh_irq_dispatch();
  264. else if (pending & STATUSF_IP1)
  265. do_IRQ(CPU_IRQ_BASE + 1);
  266. else if (pending & STATUSF_IP0)
  267. do_IRQ(CPU_IRQ_BASE + 0);
  268. else
  269. spurious_interrupt();
  270. }