serial.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2004-2007 Cavium Networks
  7. */
  8. #include <linux/console.h>
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/serial_reg.h>
  15. #include <linux/tty.h>
  16. #include <asm/time.h>
  17. #include <asm/octeon/octeon.h>
  18. #ifdef CONFIG_GDB_CONSOLE
  19. #define DEBUG_UART 0
  20. #else
  21. #define DEBUG_UART 1
  22. #endif
  23. unsigned int octeon_serial_in(struct uart_port *up, int offset)
  24. {
  25. int rv = cvmx_read_csr((uint64_t)(up->membase + (offset << 3)));
  26. if (offset == UART_IIR && (rv & 0xf) == 7) {
  27. /* Busy interrupt, read the USR (39) and try again. */
  28. cvmx_read_csr((uint64_t)(up->membase + (39 << 3)));
  29. rv = cvmx_read_csr((uint64_t)(up->membase + (offset << 3)));
  30. }
  31. return rv;
  32. }
  33. void octeon_serial_out(struct uart_port *up, int offset, int value)
  34. {
  35. /*
  36. * If bits 6 or 7 of the OCTEON UART's LCR are set, it quits
  37. * working.
  38. */
  39. if (offset == UART_LCR)
  40. value &= 0x9f;
  41. cvmx_write_csr((uint64_t)(up->membase + (offset << 3)), (u8)value);
  42. }
  43. /*
  44. * Allocated in .bss, so it is all zeroed.
  45. */
  46. #define OCTEON_MAX_UARTS 3
  47. static struct plat_serial8250_port octeon_uart8250_data[OCTEON_MAX_UARTS + 1];
  48. static struct platform_device octeon_uart8250_device = {
  49. .name = "serial8250",
  50. .id = PLAT8250_DEV_PLATFORM,
  51. .dev = {
  52. .platform_data = octeon_uart8250_data,
  53. },
  54. };
  55. static void __init octeon_uart_set_common(struct plat_serial8250_port *p)
  56. {
  57. p->flags = ASYNC_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE;
  58. p->type = PORT_OCTEON;
  59. p->iotype = UPIO_MEM;
  60. p->regshift = 3; /* I/O addresses are every 8 bytes */
  61. p->uartclk = mips_hpt_frequency;
  62. p->serial_in = octeon_serial_in;
  63. p->serial_out = octeon_serial_out;
  64. }
  65. static int __init octeon_serial_init(void)
  66. {
  67. int enable_uart0;
  68. int enable_uart1;
  69. int enable_uart2;
  70. struct plat_serial8250_port *p;
  71. #ifdef CONFIG_CAVIUM_OCTEON_2ND_KERNEL
  72. /*
  73. * If we are configured to run as the second of two kernels,
  74. * disable uart0 and enable uart1. Uart0 is owned by the first
  75. * kernel
  76. */
  77. enable_uart0 = 0;
  78. enable_uart1 = 1;
  79. #else
  80. /*
  81. * We are configured for the first kernel. We'll enable uart0
  82. * if the bootloader told us to use 0, otherwise will enable
  83. * uart 1.
  84. */
  85. enable_uart0 = (octeon_get_boot_uart() == 0);
  86. enable_uart1 = (octeon_get_boot_uart() == 1);
  87. #ifdef CONFIG_KGDB
  88. enable_uart1 = 1;
  89. #endif
  90. #endif
  91. /* Right now CN52XX is the only chip with a third uart */
  92. enable_uart2 = OCTEON_IS_MODEL(OCTEON_CN52XX);
  93. p = octeon_uart8250_data;
  94. if (enable_uart0) {
  95. /* Add a ttyS device for hardware uart 0 */
  96. octeon_uart_set_common(p);
  97. p->membase = (void *) CVMX_MIO_UARTX_RBR(0);
  98. p->mapbase = CVMX_MIO_UARTX_RBR(0) & ((1ull << 49) - 1);
  99. p->irq = OCTEON_IRQ_UART0;
  100. p++;
  101. }
  102. if (enable_uart1) {
  103. /* Add a ttyS device for hardware uart 1 */
  104. octeon_uart_set_common(p);
  105. p->membase = (void *) CVMX_MIO_UARTX_RBR(1);
  106. p->mapbase = CVMX_MIO_UARTX_RBR(1) & ((1ull << 49) - 1);
  107. p->irq = OCTEON_IRQ_UART1;
  108. p++;
  109. }
  110. if (enable_uart2) {
  111. /* Add a ttyS device for hardware uart 2 */
  112. octeon_uart_set_common(p);
  113. p->membase = (void *) CVMX_MIO_UART2_RBR;
  114. p->mapbase = CVMX_MIO_UART2_RBR & ((1ull << 49) - 1);
  115. p->irq = OCTEON_IRQ_UART2;
  116. p++;
  117. }
  118. BUG_ON(p > &octeon_uart8250_data[OCTEON_MAX_UARTS]);
  119. return platform_device_register(&octeon_uart8250_device);
  120. }
  121. device_initcall(octeon_serial_init);