pvr.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209
  1. /*
  2. * Support for the MicroBlaze PVR (Processor Version Register)
  3. *
  4. * Copyright (C) 2009 Michal Simek <monstr@monstr.eu>
  5. * Copyright (C) 2007 John Williams <john.williams@petalogix.com>
  6. * Copyright (C) 2007 - 2009 PetaLogix
  7. *
  8. * This file is subject to the terms and conditions of the GNU General
  9. * Public License. See the file COPYING in the main directory of this
  10. * archive for more details.
  11. */
  12. #ifndef _ASM_MICROBLAZE_PVR_H
  13. #define _ASM_MICROBLAZE_PVR_H
  14. #define PVR_MSR_BIT 0x400
  15. struct pvr_s {
  16. unsigned pvr[16];
  17. };
  18. /* The following taken from Xilinx's standalone BSP pvr.h */
  19. /* Basic PVR mask */
  20. #define PVR0_PVR_FULL_MASK 0x80000000
  21. #define PVR0_USE_BARREL_MASK 0x40000000
  22. #define PVR0_USE_DIV_MASK 0x20000000
  23. #define PVR0_USE_HW_MUL_MASK 0x10000000
  24. #define PVR0_USE_FPU_MASK 0x08000000
  25. #define PVR0_USE_EXC_MASK 0x04000000
  26. #define PVR0_USE_ICACHE_MASK 0x02000000
  27. #define PVR0_USE_DCACHE_MASK 0x01000000
  28. #define PVR0_USE_MMU 0x00800000 /* new */
  29. #define PVR0_VERSION_MASK 0x0000FF00
  30. #define PVR0_USER1_MASK 0x000000FF
  31. /* User 2 PVR mask */
  32. #define PVR1_USER2_MASK 0xFFFFFFFF
  33. /* Configuration PVR masks */
  34. #define PVR2_D_OPB_MASK 0x80000000
  35. #define PVR2_D_LMB_MASK 0x40000000
  36. #define PVR2_I_OPB_MASK 0x20000000
  37. #define PVR2_I_LMB_MASK 0x10000000
  38. #define PVR2_INTERRUPT_IS_EDGE_MASK 0x08000000
  39. #define PVR2_EDGE_IS_POSITIVE_MASK 0x04000000
  40. #define PVR2_D_PLB_MASK 0x02000000 /* new */
  41. #define PVR2_I_PLB_MASK 0x01000000 /* new */
  42. #define PVR2_INTERCONNECT 0x00800000 /* new */
  43. #define PVR2_USE_EXTEND_FSL 0x00080000 /* new */
  44. #define PVR2_USE_FSL_EXC 0x00040000 /* new */
  45. #define PVR2_USE_MSR_INSTR 0x00020000
  46. #define PVR2_USE_PCMP_INSTR 0x00010000
  47. #define PVR2_AREA_OPTIMISED 0x00008000
  48. #define PVR2_USE_BARREL_MASK 0x00004000
  49. #define PVR2_USE_DIV_MASK 0x00002000
  50. #define PVR2_USE_HW_MUL_MASK 0x00001000
  51. #define PVR2_USE_FPU_MASK 0x00000800
  52. #define PVR2_USE_MUL64_MASK 0x00000400
  53. #define PVR2_USE_FPU2_MASK 0x00000200 /* new */
  54. #define PVR2_USE_IPLBEXC 0x00000100
  55. #define PVR2_USE_DPLBEXC 0x00000080
  56. #define PVR2_OPCODE_0x0_ILL_MASK 0x00000040
  57. #define PVR2_UNALIGNED_EXC_MASK 0x00000020
  58. #define PVR2_ILL_OPCODE_EXC_MASK 0x00000010
  59. #define PVR2_IOPB_BUS_EXC_MASK 0x00000008
  60. #define PVR2_DOPB_BUS_EXC_MASK 0x00000004
  61. #define PVR2_DIV_ZERO_EXC_MASK 0x00000002
  62. #define PVR2_FPU_EXC_MASK 0x00000001
  63. /* Debug and exception PVR masks */
  64. #define PVR3_DEBUG_ENABLED_MASK 0x80000000
  65. #define PVR3_NUMBER_OF_PC_BRK_MASK 0x1E000000
  66. #define PVR3_NUMBER_OF_RD_ADDR_BRK_MASK 0x00380000
  67. #define PVR3_NUMBER_OF_WR_ADDR_BRK_MASK 0x0000E000
  68. #define PVR3_FSL_LINKS_MASK 0x00000380
  69. /* ICache config PVR masks */
  70. #define PVR4_USE_ICACHE_MASK 0x80000000
  71. #define PVR4_ICACHE_ADDR_TAG_BITS_MASK 0x7C000000
  72. #define PVR4_ICACHE_USE_FSL_MASK 0x02000000
  73. #define PVR4_ICACHE_ALLOW_WR_MASK 0x01000000
  74. #define PVR4_ICACHE_LINE_LEN_MASK 0x00E00000
  75. #define PVR4_ICACHE_BYTE_SIZE_MASK 0x001F0000
  76. /* DCache config PVR masks */
  77. #define PVR5_USE_DCACHE_MASK 0x80000000
  78. #define PVR5_DCACHE_ADDR_TAG_BITS_MASK 0x7C000000
  79. #define PVR5_DCACHE_USE_FSL_MASK 0x02000000
  80. #define PVR5_DCACHE_ALLOW_WR_MASK 0x01000000
  81. #define PVR5_DCACHE_LINE_LEN_MASK 0x00E00000
  82. #define PVR5_DCACHE_BYTE_SIZE_MASK 0x001F0000
  83. /* ICache base address PVR mask */
  84. #define PVR6_ICACHE_BASEADDR_MASK 0xFFFFFFFF
  85. /* ICache high address PVR mask */
  86. #define PVR7_ICACHE_HIGHADDR_MASK 0xFFFFFFFF
  87. /* DCache base address PVR mask */
  88. #define PVR8_DCACHE_BASEADDR_MASK 0xFFFFFFFF
  89. /* DCache high address PVR mask */
  90. #define PVR9_DCACHE_HIGHADDR_MASK 0xFFFFFFFF
  91. /* Target family PVR mask */
  92. #define PVR10_TARGET_FAMILY_MASK 0xFF000000
  93. /* MMU descrtiption */
  94. #define PVR11_USE_MMU 0xC0000000
  95. #define PVR11_MMU_ITLB_SIZE 0x38000000
  96. #define PVR11_MMU_DTLB_SIZE 0x07000000
  97. #define PVR11_MMU_TLB_ACCESS 0x00C00000
  98. #define PVR11_MMU_ZONES 0x003C0000
  99. /* MSR Reset value PVR mask */
  100. #define PVR11_MSR_RESET_VALUE_MASK 0x000007FF
  101. /* PVR access macros */
  102. #define PVR_IS_FULL(pvr) (pvr.pvr[0] & PVR0_PVR_FULL_MASK)
  103. #define PVR_USE_BARREL(pvr) (pvr.pvr[0] & PVR0_USE_BARREL_MASK)
  104. #define PVR_USE_DIV(pvr) (pvr.pvr[0] & PVR0_USE_DIV_MASK)
  105. #define PVR_USE_HW_MUL(pvr) (pvr.pvr[0] & PVR0_USE_HW_MUL_MASK)
  106. #define PVR_USE_FPU(pvr) (pvr.pvr[0] & PVR0_USE_FPU_MASK)
  107. #define PVR_USE_FPU2(pvr) (pvr.pvr[2] & PVR2_USE_FPU2_MASK)
  108. #define PVR_USE_ICACHE(pvr) (pvr.pvr[0] & PVR0_USE_ICACHE_MASK)
  109. #define PVR_USE_DCACHE(pvr) (pvr.pvr[0] & PVR0_USE_DCACHE_MASK)
  110. #define PVR_VERSION(pvr) ((pvr.pvr[0] & PVR0_VERSION_MASK) >> 8)
  111. #define PVR_USER1(pvr) (pvr.pvr[0] & PVR0_USER1_MASK)
  112. #define PVR_USER2(pvr) (pvr.pvr[1] & PVR1_USER2_MASK)
  113. #define PVR_D_OPB(pvr) (pvr.pvr[2] & PVR2_D_OPB_MASK)
  114. #define PVR_D_LMB(pvr) (pvr.pvr[2] & PVR2_D_LMB_MASK)
  115. #define PVR_I_OPB(pvr) (pvr.pvr[2] & PVR2_I_OPB_MASK)
  116. #define PVR_I_LMB(pvr) (pvr.pvr[2] & PVR2_I_LMB_MASK)
  117. #define PVR_INTERRUPT_IS_EDGE(pvr) \
  118. (pvr.pvr[2] & PVR2_INTERRUPT_IS_EDGE_MASK)
  119. #define PVR_EDGE_IS_POSITIVE(pvr) \
  120. (pvr.pvr[2] & PVR2_EDGE_IS_POSITIVE_MASK)
  121. #define PVR_USE_MSR_INSTR(pvr) (pvr.pvr[2] & PVR2_USE_MSR_INSTR)
  122. #define PVR_USE_PCMP_INSTR(pvr) (pvr.pvr[2] & PVR2_USE_PCMP_INSTR)
  123. #define PVR_AREA_OPTIMISED(pvr) (pvr.pvr[2] & PVR2_AREA_OPTIMISED)
  124. #define PVR_USE_MUL64(pvr) (pvr.pvr[2] & PVR2_USE_MUL64_MASK)
  125. #define PVR_OPCODE_0x0_ILLEGAL(pvr) \
  126. (pvr.pvr[2] & PVR2_OPCODE_0x0_ILL_MASK)
  127. #define PVR_UNALIGNED_EXCEPTION(pvr) \
  128. (pvr.pvr[2] & PVR2_UNALIGNED_EXC_MASK)
  129. #define PVR_ILL_OPCODE_EXCEPTION(pvr) \
  130. (pvr.pvr[2] & PVR2_ILL_OPCODE_EXC_MASK)
  131. #define PVR_IOPB_BUS_EXCEPTION(pvr) \
  132. (pvr.pvr[2] & PVR2_IOPB_BUS_EXC_MASK)
  133. #define PVR_DOPB_BUS_EXCEPTION(pvr) \
  134. (pvr.pvr[2] & PVR2_DOPB_BUS_EXC_MASK)
  135. #define PVR_DIV_ZERO_EXCEPTION(pvr) \
  136. (pvr.pvr[2] & PVR2_DIV_ZERO_EXC_MASK)
  137. #define PVR_FPU_EXCEPTION(pvr) (pvr.pvr[2] & PVR2_FPU_EXC_MASK)
  138. #define PVR_FSL_EXCEPTION(pvr) (pvr.pvr[2] & PVR2_USE_EXTEND_FSL)
  139. #define PVR_DEBUG_ENABLED(pvr) (pvr.pvr[3] & PVR3_DEBUG_ENABLED_MASK)
  140. #define PVR_NUMBER_OF_PC_BRK(pvr) \
  141. ((pvr.pvr[3] & PVR3_NUMBER_OF_PC_BRK_MASK) >> 25)
  142. #define PVR_NUMBER_OF_RD_ADDR_BRK(pvr) \
  143. ((pvr.pvr[3] & PVR3_NUMBER_OF_RD_ADDR_BRK_MASK) >> 19)
  144. #define PVR_NUMBER_OF_WR_ADDR_BRK(pvr) \
  145. ((pvr.pvr[3] & PVR3_NUMBER_OF_WR_ADDR_BRK_MASK) >> 13)
  146. #define PVR_FSL_LINKS(pvr) ((pvr.pvr[3] & PVR3_FSL_LINKS_MASK) >> 7)
  147. #define PVR_ICACHE_ADDR_TAG_BITS(pvr) \
  148. ((pvr.pvr[4] & PVR4_ICACHE_ADDR_TAG_BITS_MASK) >> 26)
  149. #define PVR_ICACHE_USE_FSL(pvr) (pvr.pvr[4] & PVR4_ICACHE_USE_FSL_MASK)
  150. #define PVR_ICACHE_ALLOW_WR(pvr) (pvr.pvr[4] & PVR4_ICACHE_ALLOW_WR_MASK)
  151. #define PVR_ICACHE_LINE_LEN(pvr) \
  152. (1 << ((pvr.pvr[4] & PVR4_ICACHE_LINE_LEN_MASK) >> 21))
  153. #define PVR_ICACHE_BYTE_SIZE(pvr) \
  154. (1 << ((pvr.pvr[4] & PVR4_ICACHE_BYTE_SIZE_MASK) >> 16))
  155. #define PVR_DCACHE_ADDR_TAG_BITS(pvr) \
  156. ((pvr.pvr[5] & PVR5_DCACHE_ADDR_TAG_BITS_MASK) >> 26)
  157. #define PVR_DCACHE_USE_FSL(pvr) (pvr.pvr[5] & PVR5_DCACHE_USE_FSL_MASK)
  158. #define PVR_DCACHE_ALLOW_WR(pvr) (pvr.pvr[5] & PVR5_DCACHE_ALLOW_WR_MASK)
  159. #define PVR_DCACHE_LINE_LEN(pvr) \
  160. (1 << ((pvr.pvr[5] & PVR5_DCACHE_LINE_LEN_MASK) >> 21))
  161. #define PVR_DCACHE_BYTE_SIZE(pvr) \
  162. (1 << ((pvr.pvr[5] & PVR5_DCACHE_BYTE_SIZE_MASK) >> 16))
  163. #define PVR_ICACHE_BASEADDR(pvr) (pvr.pvr[6] & PVR6_ICACHE_BASEADDR_MASK)
  164. #define PVR_ICACHE_HIGHADDR(pvr) (pvr.pvr[7] & PVR7_ICACHE_HIGHADDR_MASK)
  165. #define PVR_DCACHE_BASEADDR(pvr) (pvr.pvr[8] & PVR8_DCACHE_BASEADDR_MASK)
  166. #define PVR_DCACHE_HIGHADDR(pvr) (pvr.pvr[9] & PVR9_DCACHE_HIGHADDR_MASK)
  167. #define PVR_TARGET_FAMILY(pvr) ((pvr.pvr[10] & PVR10_TARGET_FAMILY_MASK) >> 24)
  168. #define PVR_MSR_RESET_VALUE(pvr) \
  169. (pvr.pvr[11] & PVR11_MSR_RESET_VALUE_MASK)
  170. /* mmu */
  171. #define PVR_USE_MMU(pvr) ((pvr.pvr[11] & PVR11_USE_MMU) >> 30)
  172. #define PVR_MMU_ITLB_SIZE(pvr) (pvr.pvr[11] & PVR11_MMU_ITLB_SIZE)
  173. #define PVR_MMU_DTLB_SIZE(pvr) (pvr.pvr[11] & PVR11_MMU_DTLB_SIZE)
  174. #define PVR_MMU_TLB_ACCESS(pvr) (pvr.pvr[11] & PVR11_MMU_TLB_ACCESS)
  175. #define PVR_MMU_ZONES(pvr) (pvr.pvr[11] & PVR11_MMU_ZONES)
  176. int cpu_has_pvr(void);
  177. void get_pvr(struct pvr_s *pvr);
  178. #endif /* _ASM_MICROBLAZE_PVR_H */