irq.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. /*
  2. * Platform dependent support for SGI SN
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (c) 2000-2008 Silicon Graphics, Inc. All Rights Reserved.
  9. */
  10. #include <linux/irq.h>
  11. #include <linux/spinlock.h>
  12. #include <linux/init.h>
  13. #include <linux/rculist.h>
  14. #include <asm/sn/addrs.h>
  15. #include <asm/sn/arch.h>
  16. #include <asm/sn/intr.h>
  17. #include <asm/sn/pcibr_provider.h>
  18. #include <asm/sn/pcibus_provider_defs.h>
  19. #include <asm/sn/pcidev.h>
  20. #include <asm/sn/shub_mmr.h>
  21. #include <asm/sn/sn_sal.h>
  22. #include <asm/sn/sn_feature_sets.h>
  23. static void force_interrupt(int irq);
  24. static void register_intr_pda(struct sn_irq_info *sn_irq_info);
  25. static void unregister_intr_pda(struct sn_irq_info *sn_irq_info);
  26. int sn_force_interrupt_flag = 1;
  27. extern int sn_ioif_inited;
  28. struct list_head **sn_irq_lh;
  29. static DEFINE_SPINLOCK(sn_irq_info_lock); /* non-IRQ lock */
  30. u64 sn_intr_alloc(nasid_t local_nasid, int local_widget,
  31. struct sn_irq_info *sn_irq_info,
  32. int req_irq, nasid_t req_nasid,
  33. int req_slice)
  34. {
  35. struct ia64_sal_retval ret_stuff;
  36. ret_stuff.status = 0;
  37. ret_stuff.v0 = 0;
  38. SAL_CALL_NOLOCK(ret_stuff, (u64) SN_SAL_IOIF_INTERRUPT,
  39. (u64) SAL_INTR_ALLOC, (u64) local_nasid,
  40. (u64) local_widget, __pa(sn_irq_info), (u64) req_irq,
  41. (u64) req_nasid, (u64) req_slice);
  42. return ret_stuff.status;
  43. }
  44. void sn_intr_free(nasid_t local_nasid, int local_widget,
  45. struct sn_irq_info *sn_irq_info)
  46. {
  47. struct ia64_sal_retval ret_stuff;
  48. ret_stuff.status = 0;
  49. ret_stuff.v0 = 0;
  50. SAL_CALL_NOLOCK(ret_stuff, (u64) SN_SAL_IOIF_INTERRUPT,
  51. (u64) SAL_INTR_FREE, (u64) local_nasid,
  52. (u64) local_widget, (u64) sn_irq_info->irq_irq,
  53. (u64) sn_irq_info->irq_cookie, 0, 0);
  54. }
  55. u64 sn_intr_redirect(nasid_t local_nasid, int local_widget,
  56. struct sn_irq_info *sn_irq_info,
  57. nasid_t req_nasid, int req_slice)
  58. {
  59. struct ia64_sal_retval ret_stuff;
  60. ret_stuff.status = 0;
  61. ret_stuff.v0 = 0;
  62. SAL_CALL_NOLOCK(ret_stuff, (u64) SN_SAL_IOIF_INTERRUPT,
  63. (u64) SAL_INTR_REDIRECT, (u64) local_nasid,
  64. (u64) local_widget, __pa(sn_irq_info),
  65. (u64) req_nasid, (u64) req_slice, 0);
  66. return ret_stuff.status;
  67. }
  68. static unsigned int sn_startup_irq(unsigned int irq)
  69. {
  70. return 0;
  71. }
  72. static void sn_shutdown_irq(unsigned int irq)
  73. {
  74. }
  75. extern void ia64_mca_register_cpev(int);
  76. static void sn_disable_irq(unsigned int irq)
  77. {
  78. if (irq == local_vector_to_irq(IA64_CPE_VECTOR))
  79. ia64_mca_register_cpev(0);
  80. }
  81. static void sn_enable_irq(unsigned int irq)
  82. {
  83. if (irq == local_vector_to_irq(IA64_CPE_VECTOR))
  84. ia64_mca_register_cpev(irq);
  85. }
  86. static void sn_ack_irq(unsigned int irq)
  87. {
  88. u64 event_occurred, mask;
  89. irq = irq & 0xff;
  90. event_occurred = HUB_L((u64*)LOCAL_MMR_ADDR(SH_EVENT_OCCURRED));
  91. mask = event_occurred & SH_ALL_INT_MASK;
  92. HUB_S((u64*)LOCAL_MMR_ADDR(SH_EVENT_OCCURRED_ALIAS), mask);
  93. __set_bit(irq, (volatile void *)pda->sn_in_service_ivecs);
  94. move_native_irq(irq);
  95. }
  96. static void sn_end_irq(unsigned int irq)
  97. {
  98. int ivec;
  99. u64 event_occurred;
  100. ivec = irq & 0xff;
  101. if (ivec == SGI_UART_VECTOR) {
  102. event_occurred = HUB_L((u64*)LOCAL_MMR_ADDR (SH_EVENT_OCCURRED));
  103. /* If the UART bit is set here, we may have received an
  104. * interrupt from the UART that the driver missed. To
  105. * make sure, we IPI ourselves to force us to look again.
  106. */
  107. if (event_occurred & SH_EVENT_OCCURRED_UART_INT_MASK) {
  108. platform_send_ipi(smp_processor_id(), SGI_UART_VECTOR,
  109. IA64_IPI_DM_INT, 0);
  110. }
  111. }
  112. __clear_bit(ivec, (volatile void *)pda->sn_in_service_ivecs);
  113. if (sn_force_interrupt_flag)
  114. force_interrupt(irq);
  115. }
  116. static void sn_irq_info_free(struct rcu_head *head);
  117. struct sn_irq_info *sn_retarget_vector(struct sn_irq_info *sn_irq_info,
  118. nasid_t nasid, int slice)
  119. {
  120. int vector;
  121. int cpuid;
  122. #ifdef CONFIG_SMP
  123. int cpuphys;
  124. #endif
  125. int64_t bridge;
  126. int local_widget, status;
  127. nasid_t local_nasid;
  128. struct sn_irq_info *new_irq_info;
  129. struct sn_pcibus_provider *pci_provider;
  130. bridge = (u64) sn_irq_info->irq_bridge;
  131. if (!bridge) {
  132. return NULL; /* irq is not a device interrupt */
  133. }
  134. local_nasid = NASID_GET(bridge);
  135. if (local_nasid & 1)
  136. local_widget = TIO_SWIN_WIDGETNUM(bridge);
  137. else
  138. local_widget = SWIN_WIDGETNUM(bridge);
  139. vector = sn_irq_info->irq_irq;
  140. /* Make use of SAL_INTR_REDIRECT if PROM supports it */
  141. status = sn_intr_redirect(local_nasid, local_widget, sn_irq_info, nasid, slice);
  142. if (!status) {
  143. new_irq_info = sn_irq_info;
  144. goto finish_up;
  145. }
  146. /*
  147. * PROM does not support SAL_INTR_REDIRECT, or it failed.
  148. * Revert to old method.
  149. */
  150. new_irq_info = kmalloc(sizeof(struct sn_irq_info), GFP_ATOMIC);
  151. if (new_irq_info == NULL)
  152. return NULL;
  153. memcpy(new_irq_info, sn_irq_info, sizeof(struct sn_irq_info));
  154. /* Free the old PROM new_irq_info structure */
  155. sn_intr_free(local_nasid, local_widget, new_irq_info);
  156. unregister_intr_pda(new_irq_info);
  157. /* allocate a new PROM new_irq_info struct */
  158. status = sn_intr_alloc(local_nasid, local_widget,
  159. new_irq_info, vector,
  160. nasid, slice);
  161. /* SAL call failed */
  162. if (status) {
  163. kfree(new_irq_info);
  164. return NULL;
  165. }
  166. register_intr_pda(new_irq_info);
  167. spin_lock(&sn_irq_info_lock);
  168. list_replace_rcu(&sn_irq_info->list, &new_irq_info->list);
  169. spin_unlock(&sn_irq_info_lock);
  170. call_rcu(&sn_irq_info->rcu, sn_irq_info_free);
  171. finish_up:
  172. /* Update kernels new_irq_info with new target info */
  173. cpuid = nasid_slice_to_cpuid(new_irq_info->irq_nasid,
  174. new_irq_info->irq_slice);
  175. new_irq_info->irq_cpuid = cpuid;
  176. pci_provider = sn_pci_provider[new_irq_info->irq_bridge_type];
  177. /*
  178. * If this represents a line interrupt, target it. If it's
  179. * an msi (irq_int_bit < 0), it's already targeted.
  180. */
  181. if (new_irq_info->irq_int_bit >= 0 &&
  182. pci_provider && pci_provider->target_interrupt)
  183. (pci_provider->target_interrupt)(new_irq_info);
  184. #ifdef CONFIG_SMP
  185. cpuphys = cpu_physical_id(cpuid);
  186. set_irq_affinity_info((vector & 0xff), cpuphys, 0);
  187. #endif
  188. return new_irq_info;
  189. }
  190. static int sn_set_affinity_irq(unsigned int irq, const struct cpumask *mask)
  191. {
  192. struct sn_irq_info *sn_irq_info, *sn_irq_info_safe;
  193. nasid_t nasid;
  194. int slice;
  195. nasid = cpuid_to_nasid(cpumask_first(mask));
  196. slice = cpuid_to_slice(cpumask_first(mask));
  197. list_for_each_entry_safe(sn_irq_info, sn_irq_info_safe,
  198. sn_irq_lh[irq], list)
  199. (void)sn_retarget_vector(sn_irq_info, nasid, slice);
  200. return 0;
  201. }
  202. #ifdef CONFIG_SMP
  203. void sn_set_err_irq_affinity(unsigned int irq)
  204. {
  205. /*
  206. * On systems which support CPU disabling (SHub2), all error interrupts
  207. * are targetted at the boot CPU.
  208. */
  209. if (is_shub2() && sn_prom_feature_available(PRF_CPU_DISABLE_SUPPORT))
  210. set_irq_affinity_info(irq, cpu_physical_id(0), 0);
  211. }
  212. #else
  213. void sn_set_err_irq_affinity(unsigned int irq) { }
  214. #endif
  215. static void
  216. sn_mask_irq(unsigned int irq)
  217. {
  218. }
  219. static void
  220. sn_unmask_irq(unsigned int irq)
  221. {
  222. }
  223. struct irq_chip irq_type_sn = {
  224. .name = "SN hub",
  225. .startup = sn_startup_irq,
  226. .shutdown = sn_shutdown_irq,
  227. .enable = sn_enable_irq,
  228. .disable = sn_disable_irq,
  229. .ack = sn_ack_irq,
  230. .end = sn_end_irq,
  231. .mask = sn_mask_irq,
  232. .unmask = sn_unmask_irq,
  233. .set_affinity = sn_set_affinity_irq
  234. };
  235. ia64_vector sn_irq_to_vector(int irq)
  236. {
  237. if (irq >= IA64_NUM_VECTORS)
  238. return 0;
  239. return (ia64_vector)irq;
  240. }
  241. unsigned int sn_local_vector_to_irq(u8 vector)
  242. {
  243. return (CPU_VECTOR_TO_IRQ(smp_processor_id(), vector));
  244. }
  245. void sn_irq_init(void)
  246. {
  247. int i;
  248. struct irq_desc *base_desc = irq_desc;
  249. ia64_first_device_vector = IA64_SN2_FIRST_DEVICE_VECTOR;
  250. ia64_last_device_vector = IA64_SN2_LAST_DEVICE_VECTOR;
  251. for (i = 0; i < NR_IRQS; i++) {
  252. if (base_desc[i].chip == &no_irq_chip) {
  253. base_desc[i].chip = &irq_type_sn;
  254. }
  255. }
  256. }
  257. static void register_intr_pda(struct sn_irq_info *sn_irq_info)
  258. {
  259. int irq = sn_irq_info->irq_irq;
  260. int cpu = sn_irq_info->irq_cpuid;
  261. if (pdacpu(cpu)->sn_last_irq < irq) {
  262. pdacpu(cpu)->sn_last_irq = irq;
  263. }
  264. if (pdacpu(cpu)->sn_first_irq == 0 || pdacpu(cpu)->sn_first_irq > irq)
  265. pdacpu(cpu)->sn_first_irq = irq;
  266. }
  267. static void unregister_intr_pda(struct sn_irq_info *sn_irq_info)
  268. {
  269. int irq = sn_irq_info->irq_irq;
  270. int cpu = sn_irq_info->irq_cpuid;
  271. struct sn_irq_info *tmp_irq_info;
  272. int i, foundmatch;
  273. rcu_read_lock();
  274. if (pdacpu(cpu)->sn_last_irq == irq) {
  275. foundmatch = 0;
  276. for (i = pdacpu(cpu)->sn_last_irq - 1;
  277. i && !foundmatch; i--) {
  278. list_for_each_entry_rcu(tmp_irq_info,
  279. sn_irq_lh[i],
  280. list) {
  281. if (tmp_irq_info->irq_cpuid == cpu) {
  282. foundmatch = 1;
  283. break;
  284. }
  285. }
  286. }
  287. pdacpu(cpu)->sn_last_irq = i;
  288. }
  289. if (pdacpu(cpu)->sn_first_irq == irq) {
  290. foundmatch = 0;
  291. for (i = pdacpu(cpu)->sn_first_irq + 1;
  292. i < NR_IRQS && !foundmatch; i++) {
  293. list_for_each_entry_rcu(tmp_irq_info,
  294. sn_irq_lh[i],
  295. list) {
  296. if (tmp_irq_info->irq_cpuid == cpu) {
  297. foundmatch = 1;
  298. break;
  299. }
  300. }
  301. }
  302. pdacpu(cpu)->sn_first_irq = ((i == NR_IRQS) ? 0 : i);
  303. }
  304. rcu_read_unlock();
  305. }
  306. static void sn_irq_info_free(struct rcu_head *head)
  307. {
  308. struct sn_irq_info *sn_irq_info;
  309. sn_irq_info = container_of(head, struct sn_irq_info, rcu);
  310. kfree(sn_irq_info);
  311. }
  312. void sn_irq_fixup(struct pci_dev *pci_dev, struct sn_irq_info *sn_irq_info)
  313. {
  314. nasid_t nasid = sn_irq_info->irq_nasid;
  315. int slice = sn_irq_info->irq_slice;
  316. int cpu = nasid_slice_to_cpuid(nasid, slice);
  317. #ifdef CONFIG_SMP
  318. int cpuphys;
  319. struct irq_desc *desc;
  320. #endif
  321. pci_dev_get(pci_dev);
  322. sn_irq_info->irq_cpuid = cpu;
  323. sn_irq_info->irq_pciioinfo = SN_PCIDEV_INFO(pci_dev);
  324. /* link it into the sn_irq[irq] list */
  325. spin_lock(&sn_irq_info_lock);
  326. list_add_rcu(&sn_irq_info->list, sn_irq_lh[sn_irq_info->irq_irq]);
  327. reserve_irq_vector(sn_irq_info->irq_irq);
  328. spin_unlock(&sn_irq_info_lock);
  329. register_intr_pda(sn_irq_info);
  330. #ifdef CONFIG_SMP
  331. cpuphys = cpu_physical_id(cpu);
  332. set_irq_affinity_info(sn_irq_info->irq_irq, cpuphys, 0);
  333. desc = irq_to_desc(sn_irq_info->irq_irq);
  334. /*
  335. * Affinity was set by the PROM, prevent it from
  336. * being reset by the request_irq() path.
  337. */
  338. desc->status |= IRQ_AFFINITY_SET;
  339. #endif
  340. }
  341. void sn_irq_unfixup(struct pci_dev *pci_dev)
  342. {
  343. struct sn_irq_info *sn_irq_info;
  344. /* Only cleanup IRQ stuff if this device has a host bus context */
  345. if (!SN_PCIDEV_BUSSOFT(pci_dev))
  346. return;
  347. sn_irq_info = SN_PCIDEV_INFO(pci_dev)->pdi_sn_irq_info;
  348. if (!sn_irq_info)
  349. return;
  350. if (!sn_irq_info->irq_irq) {
  351. kfree(sn_irq_info);
  352. return;
  353. }
  354. unregister_intr_pda(sn_irq_info);
  355. spin_lock(&sn_irq_info_lock);
  356. list_del_rcu(&sn_irq_info->list);
  357. spin_unlock(&sn_irq_info_lock);
  358. if (list_empty(sn_irq_lh[sn_irq_info->irq_irq]))
  359. free_irq_vector(sn_irq_info->irq_irq);
  360. call_rcu(&sn_irq_info->rcu, sn_irq_info_free);
  361. pci_dev_put(pci_dev);
  362. }
  363. static inline void
  364. sn_call_force_intr_provider(struct sn_irq_info *sn_irq_info)
  365. {
  366. struct sn_pcibus_provider *pci_provider;
  367. pci_provider = sn_pci_provider[sn_irq_info->irq_bridge_type];
  368. /* Don't force an interrupt if the irq has been disabled */
  369. if (!(irq_desc[sn_irq_info->irq_irq].status & IRQ_DISABLED) &&
  370. pci_provider && pci_provider->force_interrupt)
  371. (*pci_provider->force_interrupt)(sn_irq_info);
  372. }
  373. static void force_interrupt(int irq)
  374. {
  375. struct sn_irq_info *sn_irq_info;
  376. if (!sn_ioif_inited)
  377. return;
  378. rcu_read_lock();
  379. list_for_each_entry_rcu(sn_irq_info, sn_irq_lh[irq], list)
  380. sn_call_force_intr_provider(sn_irq_info);
  381. rcu_read_unlock();
  382. }
  383. /*
  384. * Check for lost interrupts. If the PIC int_status reg. says that
  385. * an interrupt has been sent, but not handled, and the interrupt
  386. * is not pending in either the cpu irr regs or in the soft irr regs,
  387. * and the interrupt is not in service, then the interrupt may have
  388. * been lost. Force an interrupt on that pin. It is possible that
  389. * the interrupt is in flight, so we may generate a spurious interrupt,
  390. * but we should never miss a real lost interrupt.
  391. */
  392. static void sn_check_intr(int irq, struct sn_irq_info *sn_irq_info)
  393. {
  394. u64 regval;
  395. struct pcidev_info *pcidev_info;
  396. struct pcibus_info *pcibus_info;
  397. /*
  398. * Bridge types attached to TIO (anything but PIC) do not need this WAR
  399. * since they do not target Shub II interrupt registers. If that
  400. * ever changes, this check needs to accomodate.
  401. */
  402. if (sn_irq_info->irq_bridge_type != PCIIO_ASIC_TYPE_PIC)
  403. return;
  404. pcidev_info = (struct pcidev_info *)sn_irq_info->irq_pciioinfo;
  405. if (!pcidev_info)
  406. return;
  407. pcibus_info =
  408. (struct pcibus_info *)pcidev_info->pdi_host_pcidev_info->
  409. pdi_pcibus_info;
  410. regval = pcireg_intr_status_get(pcibus_info);
  411. if (!ia64_get_irr(irq_to_vector(irq))) {
  412. if (!test_bit(irq, pda->sn_in_service_ivecs)) {
  413. regval &= 0xff;
  414. if (sn_irq_info->irq_int_bit & regval &
  415. sn_irq_info->irq_last_intr) {
  416. regval &= ~(sn_irq_info->irq_int_bit & regval);
  417. sn_call_force_intr_provider(sn_irq_info);
  418. }
  419. }
  420. }
  421. sn_irq_info->irq_last_intr = regval;
  422. }
  423. void sn_lb_int_war_check(void)
  424. {
  425. struct sn_irq_info *sn_irq_info;
  426. int i;
  427. if (!sn_ioif_inited || pda->sn_first_irq == 0)
  428. return;
  429. rcu_read_lock();
  430. for (i = pda->sn_first_irq; i <= pda->sn_last_irq; i++) {
  431. list_for_each_entry_rcu(sn_irq_info, sn_irq_lh[i], list) {
  432. sn_check_intr(i, sn_irq_info);
  433. }
  434. }
  435. rcu_read_unlock();
  436. }
  437. void __init sn_irq_lh_init(void)
  438. {
  439. int i;
  440. sn_irq_lh = kmalloc(sizeof(struct list_head *) * NR_IRQS, GFP_KERNEL);
  441. if (!sn_irq_lh)
  442. panic("SN PCI INIT: Failed to allocate memory for PCI init\n");
  443. for (i = 0; i < NR_IRQS; i++) {
  444. sn_irq_lh[i] = kmalloc(sizeof(struct list_head), GFP_KERNEL);
  445. if (!sn_irq_lh[i])
  446. panic("SN PCI INIT: Failed IRQ memory allocation\n");
  447. INIT_LIST_HEAD(sn_irq_lh[i]);
  448. }
  449. }