spinlock.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. #ifndef _ASM_IA64_SPINLOCK_H
  2. #define _ASM_IA64_SPINLOCK_H
  3. /*
  4. * Copyright (C) 1998-2003 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  7. *
  8. * This file is used for SMP configurations only.
  9. */
  10. #include <linux/compiler.h>
  11. #include <linux/kernel.h>
  12. #include <linux/bitops.h>
  13. #include <asm/atomic.h>
  14. #include <asm/intrinsics.h>
  15. #include <asm/system.h>
  16. #define __raw_spin_lock_init(x) ((x)->lock = 0)
  17. /*
  18. * Ticket locks are conceptually two parts, one indicating the current head of
  19. * the queue, and the other indicating the current tail. The lock is acquired
  20. * by atomically noting the tail and incrementing it by one (thus adding
  21. * ourself to the queue and noting our position), then waiting until the head
  22. * becomes equal to the the initial value of the tail.
  23. * The pad bits in the middle are used to prevent the next_ticket number
  24. * overflowing into the now_serving number.
  25. *
  26. * 31 17 16 15 14 0
  27. * +----------------------------------------------------+
  28. * | now_serving | padding | next_ticket |
  29. * +----------------------------------------------------+
  30. */
  31. #define TICKET_SHIFT 17
  32. #define TICKET_BITS 15
  33. #define TICKET_MASK ((1 << TICKET_BITS) - 1)
  34. static __always_inline void __ticket_spin_lock(raw_spinlock_t *lock)
  35. {
  36. int *p = (int *)&lock->lock, ticket, serve;
  37. ticket = ia64_fetchadd(1, p, acq);
  38. if (!(((ticket >> TICKET_SHIFT) ^ ticket) & TICKET_MASK))
  39. return;
  40. ia64_invala();
  41. for (;;) {
  42. asm volatile ("ld4.c.nc %0=[%1]" : "=r"(serve) : "r"(p) : "memory");
  43. if (!(((serve >> TICKET_SHIFT) ^ ticket) & TICKET_MASK))
  44. return;
  45. cpu_relax();
  46. }
  47. }
  48. static __always_inline int __ticket_spin_trylock(raw_spinlock_t *lock)
  49. {
  50. int tmp = ACCESS_ONCE(lock->lock);
  51. if (!(((tmp >> TICKET_SHIFT) ^ tmp) & TICKET_MASK))
  52. return ia64_cmpxchg(acq, &lock->lock, tmp, tmp + 1, sizeof (tmp)) == tmp;
  53. return 0;
  54. }
  55. static __always_inline void __ticket_spin_unlock(raw_spinlock_t *lock)
  56. {
  57. unsigned short *p = (unsigned short *)&lock->lock + 1, tmp;
  58. asm volatile ("ld2.bias %0=[%1]" : "=r"(tmp) : "r"(p));
  59. ACCESS_ONCE(*p) = (tmp + 2) & ~1;
  60. }
  61. static __always_inline void __ticket_spin_unlock_wait(raw_spinlock_t *lock)
  62. {
  63. int *p = (int *)&lock->lock, ticket;
  64. ia64_invala();
  65. for (;;) {
  66. asm volatile ("ld4.c.nc %0=[%1]" : "=r"(ticket) : "r"(p) : "memory");
  67. if (!(((ticket >> TICKET_SHIFT) ^ ticket) & TICKET_MASK))
  68. return;
  69. cpu_relax();
  70. }
  71. }
  72. static inline int __ticket_spin_is_locked(raw_spinlock_t *lock)
  73. {
  74. long tmp = ACCESS_ONCE(lock->lock);
  75. return !!(((tmp >> TICKET_SHIFT) ^ tmp) & TICKET_MASK);
  76. }
  77. static inline int __ticket_spin_is_contended(raw_spinlock_t *lock)
  78. {
  79. long tmp = ACCESS_ONCE(lock->lock);
  80. return ((tmp - (tmp >> TICKET_SHIFT)) & TICKET_MASK) > 1;
  81. }
  82. static inline int __raw_spin_is_locked(raw_spinlock_t *lock)
  83. {
  84. return __ticket_spin_is_locked(lock);
  85. }
  86. static inline int __raw_spin_is_contended(raw_spinlock_t *lock)
  87. {
  88. return __ticket_spin_is_contended(lock);
  89. }
  90. #define __raw_spin_is_contended __raw_spin_is_contended
  91. static __always_inline void __raw_spin_lock(raw_spinlock_t *lock)
  92. {
  93. __ticket_spin_lock(lock);
  94. }
  95. static __always_inline int __raw_spin_trylock(raw_spinlock_t *lock)
  96. {
  97. return __ticket_spin_trylock(lock);
  98. }
  99. static __always_inline void __raw_spin_unlock(raw_spinlock_t *lock)
  100. {
  101. __ticket_spin_unlock(lock);
  102. }
  103. static __always_inline void __raw_spin_lock_flags(raw_spinlock_t *lock,
  104. unsigned long flags)
  105. {
  106. __raw_spin_lock(lock);
  107. }
  108. static inline void __raw_spin_unlock_wait(raw_spinlock_t *lock)
  109. {
  110. __ticket_spin_unlock_wait(lock);
  111. }
  112. #define __raw_read_can_lock(rw) (*(volatile int *)(rw) >= 0)
  113. #define __raw_write_can_lock(rw) (*(volatile int *)(rw) == 0)
  114. #ifdef ASM_SUPPORTED
  115. static __always_inline void
  116. __raw_read_lock_flags(raw_rwlock_t *lock, unsigned long flags)
  117. {
  118. __asm__ __volatile__ (
  119. "tbit.nz p6, p0 = %1,%2\n"
  120. "br.few 3f\n"
  121. "1:\n"
  122. "fetchadd4.rel r2 = [%0], -1;;\n"
  123. "(p6) ssm psr.i\n"
  124. "2:\n"
  125. "hint @pause\n"
  126. "ld4 r2 = [%0];;\n"
  127. "cmp4.lt p7,p0 = r2, r0\n"
  128. "(p7) br.cond.spnt.few 2b\n"
  129. "(p6) rsm psr.i\n"
  130. ";;\n"
  131. "3:\n"
  132. "fetchadd4.acq r2 = [%0], 1;;\n"
  133. "cmp4.lt p7,p0 = r2, r0\n"
  134. "(p7) br.cond.spnt.few 1b\n"
  135. : : "r"(lock), "r"(flags), "i"(IA64_PSR_I_BIT)
  136. : "p6", "p7", "r2", "memory");
  137. }
  138. #define __raw_read_lock(lock) __raw_read_lock_flags(lock, 0)
  139. #else /* !ASM_SUPPORTED */
  140. #define __raw_read_lock_flags(rw, flags) __raw_read_lock(rw)
  141. #define __raw_read_lock(rw) \
  142. do { \
  143. raw_rwlock_t *__read_lock_ptr = (rw); \
  144. \
  145. while (unlikely(ia64_fetchadd(1, (int *) __read_lock_ptr, acq) < 0)) { \
  146. ia64_fetchadd(-1, (int *) __read_lock_ptr, rel); \
  147. while (*(volatile int *)__read_lock_ptr < 0) \
  148. cpu_relax(); \
  149. } \
  150. } while (0)
  151. #endif /* !ASM_SUPPORTED */
  152. #define __raw_read_unlock(rw) \
  153. do { \
  154. raw_rwlock_t *__read_lock_ptr = (rw); \
  155. ia64_fetchadd(-1, (int *) __read_lock_ptr, rel); \
  156. } while (0)
  157. #ifdef ASM_SUPPORTED
  158. static __always_inline void
  159. __raw_write_lock_flags(raw_rwlock_t *lock, unsigned long flags)
  160. {
  161. __asm__ __volatile__ (
  162. "tbit.nz p6, p0 = %1, %2\n"
  163. "mov ar.ccv = r0\n"
  164. "dep r29 = -1, r0, 31, 1\n"
  165. "br.few 3f;;\n"
  166. "1:\n"
  167. "(p6) ssm psr.i\n"
  168. "2:\n"
  169. "hint @pause\n"
  170. "ld4 r2 = [%0];;\n"
  171. "cmp4.eq p0,p7 = r0, r2\n"
  172. "(p7) br.cond.spnt.few 2b\n"
  173. "(p6) rsm psr.i\n"
  174. ";;\n"
  175. "3:\n"
  176. "cmpxchg4.acq r2 = [%0], r29, ar.ccv;;\n"
  177. "cmp4.eq p0,p7 = r0, r2\n"
  178. "(p7) br.cond.spnt.few 1b;;\n"
  179. : : "r"(lock), "r"(flags), "i"(IA64_PSR_I_BIT)
  180. : "ar.ccv", "p6", "p7", "r2", "r29", "memory");
  181. }
  182. #define __raw_write_lock(rw) __raw_write_lock_flags(rw, 0)
  183. #define __raw_write_trylock(rw) \
  184. ({ \
  185. register long result; \
  186. \
  187. __asm__ __volatile__ ( \
  188. "mov ar.ccv = r0\n" \
  189. "dep r29 = -1, r0, 31, 1;;\n" \
  190. "cmpxchg4.acq %0 = [%1], r29, ar.ccv\n" \
  191. : "=r"(result) : "r"(rw) : "ar.ccv", "r29", "memory"); \
  192. (result == 0); \
  193. })
  194. static inline void __raw_write_unlock(raw_rwlock_t *x)
  195. {
  196. u8 *y = (u8 *)x;
  197. barrier();
  198. asm volatile ("st1.rel.nta [%0] = r0\n\t" :: "r"(y+3) : "memory" );
  199. }
  200. #else /* !ASM_SUPPORTED */
  201. #define __raw_write_lock_flags(l, flags) __raw_write_lock(l)
  202. #define __raw_write_lock(l) \
  203. ({ \
  204. __u64 ia64_val, ia64_set_val = ia64_dep_mi(-1, 0, 31, 1); \
  205. __u32 *ia64_write_lock_ptr = (__u32 *) (l); \
  206. do { \
  207. while (*ia64_write_lock_ptr) \
  208. ia64_barrier(); \
  209. ia64_val = ia64_cmpxchg4_acq(ia64_write_lock_ptr, ia64_set_val, 0); \
  210. } while (ia64_val); \
  211. })
  212. #define __raw_write_trylock(rw) \
  213. ({ \
  214. __u64 ia64_val; \
  215. __u64 ia64_set_val = ia64_dep_mi(-1, 0, 31,1); \
  216. ia64_val = ia64_cmpxchg4_acq((__u32 *)(rw), ia64_set_val, 0); \
  217. (ia64_val == 0); \
  218. })
  219. static inline void __raw_write_unlock(raw_rwlock_t *x)
  220. {
  221. barrier();
  222. x->write_lock = 0;
  223. }
  224. #endif /* !ASM_SUPPORTED */
  225. static inline int __raw_read_trylock(raw_rwlock_t *x)
  226. {
  227. union {
  228. raw_rwlock_t lock;
  229. __u32 word;
  230. } old, new;
  231. old.lock = new.lock = *x;
  232. old.lock.write_lock = new.lock.write_lock = 0;
  233. ++new.lock.read_counter;
  234. return (u32)ia64_cmpxchg4_acq((__u32 *)(x), new.word, old.word) == old.word;
  235. }
  236. #define _raw_spin_relax(lock) cpu_relax()
  237. #define _raw_read_relax(lock) cpu_relax()
  238. #define _raw_write_relax(lock) cpu_relax()
  239. #endif /* _ASM_IA64_SPINLOCK_H */