pci.h 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. #ifndef _ASM_IA64_PCI_H
  2. #define _ASM_IA64_PCI_H
  3. #include <linux/mm.h>
  4. #include <linux/slab.h>
  5. #include <linux/spinlock.h>
  6. #include <linux/string.h>
  7. #include <linux/types.h>
  8. #include <asm/io.h>
  9. #include <asm/scatterlist.h>
  10. #include <asm/hw_irq.h>
  11. /*
  12. * Can be used to override the logic in pci_scan_bus for skipping already-configured bus
  13. * numbers - to be used for buggy BIOSes or architectures with incomplete PCI setup by the
  14. * loader.
  15. */
  16. #define pcibios_assign_all_busses() 0
  17. #define PCIBIOS_MIN_IO 0x1000
  18. #define PCIBIOS_MIN_MEM 0x10000000
  19. void pcibios_config_init(void);
  20. struct pci_dev;
  21. /*
  22. * PCI_DMA_BUS_IS_PHYS should be set to 1 if there is _necessarily_ a direct
  23. * correspondence between device bus addresses and CPU physical addresses.
  24. * Platforms with a hardware I/O MMU _must_ turn this off to suppress the
  25. * bounce buffer handling code in the block and network device layers.
  26. * Platforms with separate bus address spaces _must_ turn this off and provide
  27. * a device DMA mapping implementation that takes care of the necessary
  28. * address translation.
  29. *
  30. * For now, the ia64 platforms which may have separate/multiple bus address
  31. * spaces all have I/O MMUs which support the merging of physically
  32. * discontiguous buffers, so we can use that as the sole factor to determine
  33. * the setting of PCI_DMA_BUS_IS_PHYS.
  34. */
  35. extern unsigned long ia64_max_iommu_merge_mask;
  36. #define PCI_DMA_BUS_IS_PHYS (ia64_max_iommu_merge_mask == ~0UL)
  37. static inline void
  38. pcibios_set_master (struct pci_dev *dev)
  39. {
  40. /* No special bus mastering setup handling */
  41. }
  42. static inline void
  43. pcibios_penalize_isa_irq (int irq, int active)
  44. {
  45. /* We don't do dynamic PCI IRQ allocation */
  46. }
  47. #include <asm-generic/pci-dma-compat.h>
  48. /* pci_unmap_{single,page} is not a nop, thus... */
  49. #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
  50. dma_addr_t ADDR_NAME;
  51. #define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
  52. __u32 LEN_NAME;
  53. #define pci_unmap_addr(PTR, ADDR_NAME) \
  54. ((PTR)->ADDR_NAME)
  55. #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
  56. (((PTR)->ADDR_NAME) = (VAL))
  57. #define pci_unmap_len(PTR, LEN_NAME) \
  58. ((PTR)->LEN_NAME)
  59. #define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
  60. (((PTR)->LEN_NAME) = (VAL))
  61. #ifdef CONFIG_PCI
  62. static inline void pci_dma_burst_advice(struct pci_dev *pdev,
  63. enum pci_dma_burst_strategy *strat,
  64. unsigned long *strategy_parameter)
  65. {
  66. unsigned long cacheline_size;
  67. u8 byte;
  68. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
  69. if (byte == 0)
  70. cacheline_size = 1024;
  71. else
  72. cacheline_size = (int) byte * 4;
  73. *strat = PCI_DMA_BURST_MULTIPLE;
  74. *strategy_parameter = cacheline_size;
  75. }
  76. #endif
  77. #define HAVE_PCI_MMAP
  78. extern int pci_mmap_page_range (struct pci_dev *dev, struct vm_area_struct *vma,
  79. enum pci_mmap_state mmap_state, int write_combine);
  80. #define HAVE_PCI_LEGACY
  81. extern int pci_mmap_legacy_page_range(struct pci_bus *bus,
  82. struct vm_area_struct *vma,
  83. enum pci_mmap_state mmap_state);
  84. #define pci_get_legacy_mem platform_pci_get_legacy_mem
  85. #define pci_legacy_read platform_pci_legacy_read
  86. #define pci_legacy_write platform_pci_legacy_write
  87. struct pci_window {
  88. struct resource resource;
  89. u64 offset;
  90. };
  91. struct pci_controller {
  92. void *acpi_handle;
  93. void *iommu;
  94. int segment;
  95. int node; /* nearest node with memory or -1 for global allocation */
  96. unsigned int windows;
  97. struct pci_window *window;
  98. void *platform_data;
  99. };
  100. #define PCI_CONTROLLER(busdev) ((struct pci_controller *) busdev->sysdata)
  101. #define pci_domain_nr(busdev) (PCI_CONTROLLER(busdev)->segment)
  102. extern struct pci_ops pci_root_ops;
  103. static inline int pci_proc_domain(struct pci_bus *bus)
  104. {
  105. return (pci_domain_nr(bus) != 0);
  106. }
  107. extern void pcibios_resource_to_bus(struct pci_dev *dev,
  108. struct pci_bus_region *region, struct resource *res);
  109. extern void pcibios_bus_to_resource(struct pci_dev *dev,
  110. struct resource *res, struct pci_bus_region *region);
  111. static inline struct resource *
  112. pcibios_select_root(struct pci_dev *pdev, struct resource *res)
  113. {
  114. struct resource *root = NULL;
  115. if (res->flags & IORESOURCE_IO)
  116. root = &ioport_resource;
  117. if (res->flags & IORESOURCE_MEM)
  118. root = &iomem_resource;
  119. return root;
  120. }
  121. #define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
  122. static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
  123. {
  124. return channel ? isa_irq_to_vector(15) : isa_irq_to_vector(14);
  125. }
  126. #ifdef CONFIG_DMAR
  127. extern void pci_iommu_alloc(void);
  128. #endif
  129. #endif /* _ASM_IA64_PCI_H */