pm.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. /*
  2. * Blackfin power management
  3. *
  4. * Copyright 2006-2009 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2
  7. * based on arm/mach-omap/pm.c
  8. * Copyright 2001, Cliff Brake <cbrake@accelent.com> and others
  9. */
  10. #include <linux/suspend.h>
  11. #include <linux/sched.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/io.h>
  14. #include <linux/irq.h>
  15. #include <asm/cplb.h>
  16. #include <asm/gpio.h>
  17. #include <asm/dma.h>
  18. #include <asm/dpmc.h>
  19. #ifdef CONFIG_PM_WAKEUP_GPIO_POLAR_H
  20. #define WAKEUP_TYPE PM_WAKE_HIGH
  21. #endif
  22. #ifdef CONFIG_PM_WAKEUP_GPIO_POLAR_L
  23. #define WAKEUP_TYPE PM_WAKE_LOW
  24. #endif
  25. #ifdef CONFIG_PM_WAKEUP_GPIO_POLAR_EDGE_F
  26. #define WAKEUP_TYPE PM_WAKE_FALLING
  27. #endif
  28. #ifdef CONFIG_PM_WAKEUP_GPIO_POLAR_EDGE_R
  29. #define WAKEUP_TYPE PM_WAKE_RISING
  30. #endif
  31. #ifdef CONFIG_PM_WAKEUP_GPIO_POLAR_EDGE_B
  32. #define WAKEUP_TYPE PM_WAKE_BOTH_EDGES
  33. #endif
  34. void bfin_pm_suspend_standby_enter(void)
  35. {
  36. unsigned long flags;
  37. #ifdef CONFIG_PM_WAKEUP_BY_GPIO
  38. gpio_pm_wakeup_request(CONFIG_PM_WAKEUP_GPIO_NUMBER, WAKEUP_TYPE);
  39. #endif
  40. local_irq_save_hw(flags);
  41. bfin_pm_standby_setup();
  42. #ifdef CONFIG_PM_BFIN_SLEEP_DEEPER
  43. sleep_deeper(bfin_sic_iwr[0], bfin_sic_iwr[1], bfin_sic_iwr[2]);
  44. #else
  45. sleep_mode(bfin_sic_iwr[0], bfin_sic_iwr[1], bfin_sic_iwr[2]);
  46. #endif
  47. bfin_pm_standby_restore();
  48. #ifdef SIC_IWR0
  49. bfin_write_SIC_IWR0(IWR_DISABLE_ALL);
  50. # ifdef SIC_IWR1
  51. /* BF52x system reset does not properly reset SIC_IWR1 which
  52. * will screw up the bootrom as it relies on MDMA0/1 waking it
  53. * up from IDLE instructions. See this report for more info:
  54. * http://blackfin.uclinux.org/gf/tracker/4323
  55. */
  56. if (ANOMALY_05000435)
  57. bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11));
  58. else
  59. bfin_write_SIC_IWR1(IWR_DISABLE_ALL);
  60. # endif
  61. # ifdef SIC_IWR2
  62. bfin_write_SIC_IWR2(IWR_DISABLE_ALL);
  63. # endif
  64. #else
  65. bfin_write_SIC_IWR(IWR_DISABLE_ALL);
  66. #endif
  67. local_irq_restore_hw(flags);
  68. }
  69. int bf53x_suspend_l1_mem(unsigned char *memptr)
  70. {
  71. dma_memcpy(memptr, (const void *) L1_CODE_START, L1_CODE_LENGTH);
  72. dma_memcpy(memptr + L1_CODE_LENGTH, (const void *) L1_DATA_A_START,
  73. L1_DATA_A_LENGTH);
  74. dma_memcpy(memptr + L1_CODE_LENGTH + L1_DATA_A_LENGTH,
  75. (const void *) L1_DATA_B_START, L1_DATA_B_LENGTH);
  76. memcpy(memptr + L1_CODE_LENGTH + L1_DATA_A_LENGTH +
  77. L1_DATA_B_LENGTH, (const void *) L1_SCRATCH_START,
  78. L1_SCRATCH_LENGTH);
  79. return 0;
  80. }
  81. int bf53x_resume_l1_mem(unsigned char *memptr)
  82. {
  83. dma_memcpy((void *) L1_CODE_START, memptr, L1_CODE_LENGTH);
  84. dma_memcpy((void *) L1_DATA_A_START, memptr + L1_CODE_LENGTH,
  85. L1_DATA_A_LENGTH);
  86. dma_memcpy((void *) L1_DATA_B_START, memptr + L1_CODE_LENGTH +
  87. L1_DATA_A_LENGTH, L1_DATA_B_LENGTH);
  88. memcpy((void *) L1_SCRATCH_START, memptr + L1_CODE_LENGTH +
  89. L1_DATA_A_LENGTH + L1_DATA_B_LENGTH, L1_SCRATCH_LENGTH);
  90. return 0;
  91. }
  92. #if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK)
  93. static void flushinv_all_dcache(void)
  94. {
  95. u32 way, bank, subbank, set;
  96. u32 status, addr;
  97. u32 dmem_ctl = bfin_read_DMEM_CONTROL();
  98. for (bank = 0; bank < 2; ++bank) {
  99. if (!(dmem_ctl & (1 << (DMC1_P - bank))))
  100. continue;
  101. for (way = 0; way < 2; ++way)
  102. for (subbank = 0; subbank < 4; ++subbank)
  103. for (set = 0; set < 64; ++set) {
  104. bfin_write_DTEST_COMMAND(
  105. way << 26 |
  106. bank << 23 |
  107. subbank << 16 |
  108. set << 5
  109. );
  110. CSYNC();
  111. status = bfin_read_DTEST_DATA0();
  112. /* only worry about valid/dirty entries */
  113. if ((status & 0x3) != 0x3)
  114. continue;
  115. /* construct the address using the tag */
  116. addr = (status & 0xFFFFC800) | (subbank << 12) | (set << 5);
  117. /* flush it */
  118. __asm__ __volatile__("FLUSHINV[%0];" : : "a"(addr));
  119. }
  120. }
  121. }
  122. #endif
  123. int bfin_pm_suspend_mem_enter(void)
  124. {
  125. unsigned long flags;
  126. int wakeup, ret;
  127. unsigned char *memptr = kmalloc(L1_CODE_LENGTH + L1_DATA_A_LENGTH
  128. + L1_DATA_B_LENGTH + L1_SCRATCH_LENGTH,
  129. GFP_KERNEL);
  130. if (memptr == NULL) {
  131. panic("bf53x_suspend_l1_mem malloc failed");
  132. return -ENOMEM;
  133. }
  134. wakeup = bfin_read_VR_CTL() & ~FREQ;
  135. wakeup |= SCKELOW;
  136. #ifdef CONFIG_PM_BFIN_WAKE_PH6
  137. wakeup |= PHYWE;
  138. #endif
  139. #ifdef CONFIG_PM_BFIN_WAKE_GP
  140. wakeup |= GPWE;
  141. #endif
  142. local_irq_save_hw(flags);
  143. ret = blackfin_dma_suspend();
  144. if (ret) {
  145. local_irq_restore_hw(flags);
  146. kfree(memptr);
  147. return ret;
  148. }
  149. bfin_gpio_pm_hibernate_suspend();
  150. #if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK)
  151. flushinv_all_dcache();
  152. #endif
  153. _disable_dcplb();
  154. _disable_icplb();
  155. bf53x_suspend_l1_mem(memptr);
  156. do_hibernate(wakeup | vr_wakeup); /* Goodbye */
  157. bf53x_resume_l1_mem(memptr);
  158. _enable_icplb();
  159. _enable_dcplb();
  160. bfin_gpio_pm_hibernate_restore();
  161. blackfin_dma_resume();
  162. local_irq_restore_hw(flags);
  163. kfree(memptr);
  164. return 0;
  165. }
  166. /*
  167. * bfin_pm_valid - Tell the PM core that we only support the standby sleep
  168. * state
  169. * @state: suspend state we're checking.
  170. *
  171. */
  172. static int bfin_pm_valid(suspend_state_t state)
  173. {
  174. return (state == PM_SUSPEND_STANDBY
  175. #if !(defined(BF533_FAMILY) || defined(CONFIG_BF561))
  176. /*
  177. * On BF533/2/1:
  178. * If we enter Hibernate the SCKE Pin is driven Low,
  179. * so that the SDRAM enters Self Refresh Mode.
  180. * However when the reset sequence that follows hibernate
  181. * state is executed, SCKE is driven High, taking the
  182. * SDRAM out of Self Refresh.
  183. *
  184. * If you reconfigure and access the SDRAM "very quickly",
  185. * you are likely to avoid errors, otherwise the SDRAM
  186. * start losing its contents.
  187. * An external HW workaround is possible using logic gates.
  188. */
  189. || state == PM_SUSPEND_MEM
  190. #endif
  191. );
  192. }
  193. /*
  194. * bfin_pm_enter - Actually enter a sleep state.
  195. * @state: State we're entering.
  196. *
  197. */
  198. static int bfin_pm_enter(suspend_state_t state)
  199. {
  200. switch (state) {
  201. case PM_SUSPEND_STANDBY:
  202. bfin_pm_suspend_standby_enter();
  203. break;
  204. case PM_SUSPEND_MEM:
  205. bfin_pm_suspend_mem_enter();
  206. break;
  207. default:
  208. return -EINVAL;
  209. }
  210. return 0;
  211. }
  212. struct platform_suspend_ops bfin_pm_ops = {
  213. .enter = bfin_pm_enter,
  214. .valid = bfin_pm_valid,
  215. };
  216. static int __init bfin_pm_init(void)
  217. {
  218. suspend_set_ops(&bfin_pm_ops);
  219. return 0;
  220. }
  221. __initcall(bfin_pm_init);