secondary.S 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /*
  2. * BF561 coreB bootstrap file
  3. *
  4. * Copyright 2007-2009 Analog Devices Inc.
  5. * Philippe Gerum <rpm@xenomai.org>
  6. *
  7. * Licensed under the GPL-2 or later.
  8. */
  9. #include <linux/linkage.h>
  10. #include <linux/init.h>
  11. #include <asm/blackfin.h>
  12. #include <asm/asm-offsets.h>
  13. __INIT
  14. /* Lay the initial stack into the L1 scratch area of Core B */
  15. #define INITIAL_STACK (COREB_L1_SCRATCH_START + L1_SCRATCH_LENGTH - 12)
  16. ENTRY(_coreb_trampoline_start)
  17. /* Set the SYSCFG register */
  18. R0 = 0x36;
  19. SYSCFG = R0; /*Enable Cycle Counter and Nesting Of Interrupts(3rd Bit)*/
  20. R0 = 0;
  21. /*Clear Out All the data and pointer Registers*/
  22. R1 = R0;
  23. R2 = R0;
  24. R3 = R0;
  25. R4 = R0;
  26. R5 = R0;
  27. R6 = R0;
  28. R7 = R0;
  29. P0 = R0;
  30. P1 = R0;
  31. P2 = R0;
  32. P3 = R0;
  33. P4 = R0;
  34. P5 = R0;
  35. LC0 = r0;
  36. LC1 = r0;
  37. L0 = r0;
  38. L1 = r0;
  39. L2 = r0;
  40. L3 = r0;
  41. /* Clear Out All the DAG Registers*/
  42. B0 = r0;
  43. B1 = r0;
  44. B2 = r0;
  45. B3 = r0;
  46. I0 = r0;
  47. I1 = r0;
  48. I2 = r0;
  49. I3 = r0;
  50. M0 = r0;
  51. M1 = r0;
  52. M2 = r0;
  53. M3 = r0;
  54. /* Turn off the icache */
  55. p0.l = LO(IMEM_CONTROL);
  56. p0.h = HI(IMEM_CONTROL);
  57. R1 = [p0];
  58. R0 = ~ENICPLB;
  59. R0 = R0 & R1;
  60. /* Disabling of CPLBs should be proceeded by a CSYNC */
  61. CSYNC;
  62. [p0] = R0;
  63. SSYNC;
  64. /* Turn off the dcache */
  65. p0.l = LO(DMEM_CONTROL);
  66. p0.h = HI(DMEM_CONTROL);
  67. R1 = [p0];
  68. R0 = ~ENDCPLB;
  69. R0 = R0 & R1;
  70. /* Disabling of CPLBs should be proceeded by a CSYNC */
  71. CSYNC;
  72. [p0] = R0;
  73. SSYNC;
  74. /* in case of double faults, save a few things */
  75. p0.l = _init_retx_coreb;
  76. p0.h = _init_retx_coreb;
  77. R0 = RETX;
  78. [P0] = R0;
  79. #ifdef CONFIG_DEBUG_DOUBLEFAULT
  80. /* Only save these if we are storing them,
  81. * This happens here, since L1 gets clobbered
  82. * below
  83. */
  84. GET_PDA(p0, r0);
  85. r7 = [p0 + PDA_DF_RETX];
  86. p1.l = _init_saved_retx_coreb;
  87. p1.h = _init_saved_retx_coreb;
  88. [p1] = r7;
  89. r7 = [p0 + PDA_DF_DCPLB];
  90. p1.l = _init_saved_dcplb_fault_addr_coreb;
  91. p1.h = _init_saved_dcplb_fault_addr_coreb;
  92. [p1] = r7;
  93. r7 = [p0 + PDA_DF_ICPLB];
  94. p1.l = _init_saved_icplb_fault_addr_coreb;
  95. p1.h = _init_saved_icplb_fault_addr_coreb;
  96. [p1] = r7;
  97. r7 = [p0 + PDA_DF_SEQSTAT];
  98. p1.l = _init_saved_seqstat_coreb;
  99. p1.h = _init_saved_seqstat_coreb;
  100. [p1] = r7;
  101. #endif
  102. /* Initialize stack pointer */
  103. sp.l = lo(INITIAL_STACK);
  104. sp.h = hi(INITIAL_STACK);
  105. fp = sp;
  106. usp = sp;
  107. /* This section keeps the processor in supervisor mode
  108. * during core B startup. Branches to the idle task.
  109. */
  110. /* EVT15 = _real_start */
  111. p0.l = lo(EVT15);
  112. p0.h = hi(EVT15);
  113. p1.l = _coreb_start;
  114. p1.h = _coreb_start;
  115. [p0] = p1;
  116. csync;
  117. p0.l = lo(IMASK);
  118. p0.h = hi(IMASK);
  119. p1.l = IMASK_IVG15;
  120. p1.h = 0x0;
  121. [p0] = p1;
  122. csync;
  123. raise 15;
  124. p0.l = .LWAIT_HERE;
  125. p0.h = .LWAIT_HERE;
  126. reti = p0;
  127. #if defined(ANOMALY_05000281)
  128. nop; nop; nop;
  129. #endif
  130. rti;
  131. .LWAIT_HERE:
  132. jump .LWAIT_HERE;
  133. ENDPROC(_coreb_trampoline_start)
  134. ENTRY(_coreb_trampoline_end)
  135. ENTRY(_coreb_start)
  136. [--sp] = reti;
  137. p0.l = lo(WDOGB_CTL);
  138. p0.h = hi(WDOGB_CTL);
  139. r0 = 0xAD6(z);
  140. w[p0] = r0; /* Clear the watchdog. */
  141. ssync;
  142. /*
  143. * switch to IDLE stack.
  144. */
  145. p0.l = _secondary_stack;
  146. p0.h = _secondary_stack;
  147. sp = [p0];
  148. usp = sp;
  149. fp = sp;
  150. sp += -12;
  151. call _init_pda
  152. sp += 12;
  153. call _secondary_start_kernel;
  154. .L_exit:
  155. jump.s .L_exit;
  156. ENDPROC(_coreb_start)
  157. __FINIT