defBF54x_base.h 245 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932
  1. /*
  2. * Copyright 2007-2008 Analog Devices Inc.
  3. *
  4. * Licensed under the ADI BSD license or the GPL-2 (or later)
  5. */
  6. #ifndef _DEF_BF54X_H
  7. #define _DEF_BF54X_H
  8. /* ************************************************************** */
  9. /* SYSTEM & MMR ADDRESS DEFINITIONS COMMON TO ALL ADSP-BF54x */
  10. /* ************************************************************** */
  11. /* PLL Registers */
  12. #define PLL_CTL 0xffc00000 /* PLL Control Register */
  13. #define PLL_DIV 0xffc00004 /* PLL Divisor Register */
  14. #define VR_CTL 0xffc00008 /* Voltage Regulator Control Register */
  15. #define PLL_STAT 0xffc0000c /* PLL Status Register */
  16. #define PLL_LOCKCNT 0xffc00010 /* PLL Lock Count Register */
  17. /* Debug/MP/Emulation Registers (0xFFC00014 - 0xFFC00014) */
  18. #define CHIPID 0xffc00014
  19. /* CHIPID Masks */
  20. #define CHIPID_VERSION 0xF0000000
  21. #define CHIPID_FAMILY 0x0FFFF000
  22. #define CHIPID_MANUFACTURE 0x00000FFE
  23. /* System Reset and Interrupt Controller (0xFFC00100 - 0xFFC00104) */
  24. #define SWRST 0xffc00100 /* Software Reset Register */
  25. #define SYSCR 0xffc00104 /* System Configuration register */
  26. /* SIC Registers */
  27. #define SIC_IMASK0 0xffc0010c /* System Interrupt Mask Register 0 */
  28. #define SIC_IMASK1 0xffc00110 /* System Interrupt Mask Register 1 */
  29. #define SIC_IMASK2 0xffc00114 /* System Interrupt Mask Register 2 */
  30. #define SIC_ISR0 0xffc00118 /* System Interrupt Status Register 0 */
  31. #define SIC_ISR1 0xffc0011c /* System Interrupt Status Register 1 */
  32. #define SIC_ISR2 0xffc00120 /* System Interrupt Status Register 2 */
  33. #define SIC_IWR0 0xffc00124 /* System Interrupt Wakeup Register 0 */
  34. #define SIC_IWR1 0xffc00128 /* System Interrupt Wakeup Register 1 */
  35. #define SIC_IWR2 0xffc0012c /* System Interrupt Wakeup Register 2 */
  36. #define SIC_IAR0 0xffc00130 /* System Interrupt Assignment Register 0 */
  37. #define SIC_IAR1 0xffc00134 /* System Interrupt Assignment Register 1 */
  38. #define SIC_IAR2 0xffc00138 /* System Interrupt Assignment Register 2 */
  39. #define SIC_IAR3 0xffc0013c /* System Interrupt Assignment Register 3 */
  40. #define SIC_IAR4 0xffc00140 /* System Interrupt Assignment Register 4 */
  41. #define SIC_IAR5 0xffc00144 /* System Interrupt Assignment Register 5 */
  42. #define SIC_IAR6 0xffc00148 /* System Interrupt Assignment Register 6 */
  43. #define SIC_IAR7 0xffc0014c /* System Interrupt Assignment Register 7 */
  44. #define SIC_IAR8 0xffc00150 /* System Interrupt Assignment Register 8 */
  45. #define SIC_IAR9 0xffc00154 /* System Interrupt Assignment Register 9 */
  46. #define SIC_IAR10 0xffc00158 /* System Interrupt Assignment Register 10 */
  47. #define SIC_IAR11 0xffc0015c /* System Interrupt Assignment Register 11 */
  48. /* Watchdog Timer Registers */
  49. #define WDOG_CTL 0xffc00200 /* Watchdog Control Register */
  50. #define WDOG_CNT 0xffc00204 /* Watchdog Count Register */
  51. #define WDOG_STAT 0xffc00208 /* Watchdog Status Register */
  52. /* RTC Registers */
  53. #define RTC_STAT 0xffc00300 /* RTC Status Register */
  54. #define RTC_ICTL 0xffc00304 /* RTC Interrupt Control Register */
  55. #define RTC_ISTAT 0xffc00308 /* RTC Interrupt Status Register */
  56. #define RTC_SWCNT 0xffc0030c /* RTC Stopwatch Count Register */
  57. #define RTC_ALARM 0xffc00310 /* RTC Alarm Register */
  58. #define RTC_PREN 0xffc00314 /* RTC Prescaler Enable Register */
  59. /* UART0 Registers */
  60. #define UART0_DLL 0xffc00400 /* Divisor Latch Low Byte */
  61. #define UART0_DLH 0xffc00404 /* Divisor Latch High Byte */
  62. #define UART0_GCTL 0xffc00408 /* Global Control Register */
  63. #define UART0_LCR 0xffc0040c /* Line Control Register */
  64. #define UART0_MCR 0xffc00410 /* Modem Control Register */
  65. #define UART0_LSR 0xffc00414 /* Line Status Register */
  66. #define UART0_MSR 0xffc00418 /* Modem Status Register */
  67. #define UART0_SCR 0xffc0041c /* Scratch Register */
  68. #define UART0_IER_SET 0xffc00420 /* Interrupt Enable Register Set */
  69. #define UART0_IER_CLEAR 0xffc00424 /* Interrupt Enable Register Clear */
  70. #define UART0_THR 0xffc00428 /* Transmit Hold Register */
  71. #define UART0_RBR 0xffc0042c /* Receive Buffer Register */
  72. /* SPI0 Registers */
  73. #define SPI0_REGBASE 0xffc00500
  74. #define SPI0_CTL 0xffc00500 /* SPI0 Control Register */
  75. #define SPI0_FLG 0xffc00504 /* SPI0 Flag Register */
  76. #define SPI0_STAT 0xffc00508 /* SPI0 Status Register */
  77. #define SPI0_TDBR 0xffc0050c /* SPI0 Transmit Data Buffer Register */
  78. #define SPI0_RDBR 0xffc00510 /* SPI0 Receive Data Buffer Register */
  79. #define SPI0_BAUD 0xffc00514 /* SPI0 Baud Rate Register */
  80. #define SPI0_SHADOW 0xffc00518 /* SPI0 Receive Data Buffer Shadow Register */
  81. /* Timer Group of 3 registers are not defined in the shared file because they are not available on the ADSP-BF542 processor */
  82. /* Two Wire Interface Registers (TWI0) */
  83. #define TWI0_REGBASE 0xffc00700
  84. #define TWI0_CLKDIV 0xffc00700 /* Clock Divider Register */
  85. #define TWI0_CONTROL 0xffc00704 /* TWI Control Register */
  86. #define TWI0_SLAVE_CTRL 0xffc00708 /* TWI Slave Mode Control Register */
  87. #define TWI0_SLAVE_STAT 0xffc0070c /* TWI Slave Mode Status Register */
  88. #define TWI0_SLAVE_ADDR 0xffc00710 /* TWI Slave Mode Address Register */
  89. #define TWI0_MASTER_CTRL 0xffc00714 /* TWI Master Mode Control Register */
  90. #define TWI0_MASTER_STAT 0xffc00718 /* TWI Master Mode Status Register */
  91. #define TWI0_MASTER_ADDR 0xffc0071c /* TWI Master Mode Address Register */
  92. #define TWI0_INT_STAT 0xffc00720 /* TWI Interrupt Status Register */
  93. #define TWI0_INT_MASK 0xffc00724 /* TWI Interrupt Mask Register */
  94. #define TWI0_FIFO_CTRL 0xffc00728 /* TWI FIFO Control Register */
  95. #define TWI0_FIFO_STAT 0xffc0072c /* TWI FIFO Status Register */
  96. #define TWI0_XMT_DATA8 0xffc00780 /* TWI FIFO Transmit Data Single Byte Register */
  97. #define TWI0_XMT_DATA16 0xffc00784 /* TWI FIFO Transmit Data Double Byte Register */
  98. #define TWI0_RCV_DATA8 0xffc00788 /* TWI FIFO Receive Data Single Byte Register */
  99. #define TWI0_RCV_DATA16 0xffc0078c /* TWI FIFO Receive Data Double Byte Register */
  100. /* SPORT0 is not defined in the shared file because it is not available on the ADSP-BF542 and ADSP-BF544 processors */
  101. /* SPORT1 Registers */
  102. #define SPORT1_TCR1 0xffc00900 /* SPORT1 Transmit Configuration 1 Register */
  103. #define SPORT1_TCR2 0xffc00904 /* SPORT1 Transmit Configuration 2 Register */
  104. #define SPORT1_TCLKDIV 0xffc00908 /* SPORT1 Transmit Serial Clock Divider Register */
  105. #define SPORT1_TFSDIV 0xffc0090c /* SPORT1 Transmit Frame Sync Divider Register */
  106. #define SPORT1_TX 0xffc00910 /* SPORT1 Transmit Data Register */
  107. #define SPORT1_RX 0xffc00918 /* SPORT1 Receive Data Register */
  108. #define SPORT1_RCR1 0xffc00920 /* SPORT1 Receive Configuration 1 Register */
  109. #define SPORT1_RCR2 0xffc00924 /* SPORT1 Receive Configuration 2 Register */
  110. #define SPORT1_RCLKDIV 0xffc00928 /* SPORT1 Receive Serial Clock Divider Register */
  111. #define SPORT1_RFSDIV 0xffc0092c /* SPORT1 Receive Frame Sync Divider Register */
  112. #define SPORT1_STAT 0xffc00930 /* SPORT1 Status Register */
  113. #define SPORT1_CHNL 0xffc00934 /* SPORT1 Current Channel Register */
  114. #define SPORT1_MCMC1 0xffc00938 /* SPORT1 Multi channel Configuration Register 1 */
  115. #define SPORT1_MCMC2 0xffc0093c /* SPORT1 Multi channel Configuration Register 2 */
  116. #define SPORT1_MTCS0 0xffc00940 /* SPORT1 Multi channel Transmit Select Register 0 */
  117. #define SPORT1_MTCS1 0xffc00944 /* SPORT1 Multi channel Transmit Select Register 1 */
  118. #define SPORT1_MTCS2 0xffc00948 /* SPORT1 Multi channel Transmit Select Register 2 */
  119. #define SPORT1_MTCS3 0xffc0094c /* SPORT1 Multi channel Transmit Select Register 3 */
  120. #define SPORT1_MRCS0 0xffc00950 /* SPORT1 Multi channel Receive Select Register 0 */
  121. #define SPORT1_MRCS1 0xffc00954 /* SPORT1 Multi channel Receive Select Register 1 */
  122. #define SPORT1_MRCS2 0xffc00958 /* SPORT1 Multi channel Receive Select Register 2 */
  123. #define SPORT1_MRCS3 0xffc0095c /* SPORT1 Multi channel Receive Select Register 3 */
  124. /* Asynchronous Memory Control Registers */
  125. #define EBIU_AMGCTL 0xffc00a00 /* Asynchronous Memory Global Control Register */
  126. #define EBIU_AMBCTL0 0xffc00a04 /* Asynchronous Memory Bank Control Register */
  127. #define EBIU_AMBCTL1 0xffc00a08 /* Asynchronous Memory Bank Control Register */
  128. #define EBIU_MBSCTL 0xffc00a0c /* Asynchronous Memory Bank Select Control Register */
  129. #define EBIU_ARBSTAT 0xffc00a10 /* Asynchronous Memory Arbiter Status Register */
  130. #define EBIU_MODE 0xffc00a14 /* Asynchronous Mode Control Register */
  131. #define EBIU_FCTL 0xffc00a18 /* Asynchronous Memory Flash Control Register */
  132. /* DDR Memory Control Registers */
  133. #define EBIU_DDRCTL0 0xffc00a20 /* DDR Memory Control 0 Register */
  134. #define EBIU_DDRCTL1 0xffc00a24 /* DDR Memory Control 1 Register */
  135. #define EBIU_DDRCTL2 0xffc00a28 /* DDR Memory Control 2 Register */
  136. #define EBIU_DDRCTL3 0xffc00a2c /* DDR Memory Control 3 Register */
  137. #define EBIU_DDRQUE 0xffc00a30 /* DDR Queue Configuration Register */
  138. #define EBIU_ERRADD 0xffc00a34 /* DDR Error Address Register */
  139. #define EBIU_ERRMST 0xffc00a38 /* DDR Error Master Register */
  140. #define EBIU_RSTCTL 0xffc00a3c /* DDR Reset Control Register */
  141. /* DDR BankRead and Write Count Registers */
  142. #define EBIU_DDRBRC0 0xffc00a60 /* DDR Bank0 Read Count Register */
  143. #define EBIU_DDRBRC1 0xffc00a64 /* DDR Bank1 Read Count Register */
  144. #define EBIU_DDRBRC2 0xffc00a68 /* DDR Bank2 Read Count Register */
  145. #define EBIU_DDRBRC3 0xffc00a6c /* DDR Bank3 Read Count Register */
  146. #define EBIU_DDRBRC4 0xffc00a70 /* DDR Bank4 Read Count Register */
  147. #define EBIU_DDRBRC5 0xffc00a74 /* DDR Bank5 Read Count Register */
  148. #define EBIU_DDRBRC6 0xffc00a78 /* DDR Bank6 Read Count Register */
  149. #define EBIU_DDRBRC7 0xffc00a7c /* DDR Bank7 Read Count Register */
  150. #define EBIU_DDRBWC0 0xffc00a80 /* DDR Bank0 Write Count Register */
  151. #define EBIU_DDRBWC1 0xffc00a84 /* DDR Bank1 Write Count Register */
  152. #define EBIU_DDRBWC2 0xffc00a88 /* DDR Bank2 Write Count Register */
  153. #define EBIU_DDRBWC3 0xffc00a8c /* DDR Bank3 Write Count Register */
  154. #define EBIU_DDRBWC4 0xffc00a90 /* DDR Bank4 Write Count Register */
  155. #define EBIU_DDRBWC5 0xffc00a94 /* DDR Bank5 Write Count Register */
  156. #define EBIU_DDRBWC6 0xffc00a98 /* DDR Bank6 Write Count Register */
  157. #define EBIU_DDRBWC7 0xffc00a9c /* DDR Bank7 Write Count Register */
  158. #define EBIU_DDRACCT 0xffc00aa0 /* DDR Activation Count Register */
  159. #define EBIU_DDRTACT 0xffc00aa8 /* DDR Turn Around Count Register */
  160. #define EBIU_DDRARCT 0xffc00aac /* DDR Auto-refresh Count Register */
  161. #define EBIU_DDRGC0 0xffc00ab0 /* DDR Grant Count 0 Register */
  162. #define EBIU_DDRGC1 0xffc00ab4 /* DDR Grant Count 1 Register */
  163. #define EBIU_DDRGC2 0xffc00ab8 /* DDR Grant Count 2 Register */
  164. #define EBIU_DDRGC3 0xffc00abc /* DDR Grant Count 3 Register */
  165. #define EBIU_DDRMCEN 0xffc00ac0 /* DDR Metrics Counter Enable Register */
  166. #define EBIU_DDRMCCL 0xffc00ac4 /* DDR Metrics Counter Clear Register */
  167. /* DMAC0 Registers */
  168. #define DMAC0_TCPER 0xffc00b0c /* DMA Controller 0 Traffic Control Periods Register */
  169. #define DMAC0_TCCNT 0xffc00b10 /* DMA Controller 0 Current Counts Register */
  170. /* DMA Channel 0 Registers */
  171. #define DMA0_NEXT_DESC_PTR 0xffc00c00 /* DMA Channel 0 Next Descriptor Pointer Register */
  172. #define DMA0_START_ADDR 0xffc00c04 /* DMA Channel 0 Start Address Register */
  173. #define DMA0_CONFIG 0xffc00c08 /* DMA Channel 0 Configuration Register */
  174. #define DMA0_X_COUNT 0xffc00c10 /* DMA Channel 0 X Count Register */
  175. #define DMA0_X_MODIFY 0xffc00c14 /* DMA Channel 0 X Modify Register */
  176. #define DMA0_Y_COUNT 0xffc00c18 /* DMA Channel 0 Y Count Register */
  177. #define DMA0_Y_MODIFY 0xffc00c1c /* DMA Channel 0 Y Modify Register */
  178. #define DMA0_CURR_DESC_PTR 0xffc00c20 /* DMA Channel 0 Current Descriptor Pointer Register */
  179. #define DMA0_CURR_ADDR 0xffc00c24 /* DMA Channel 0 Current Address Register */
  180. #define DMA0_IRQ_STATUS 0xffc00c28 /* DMA Channel 0 Interrupt/Status Register */
  181. #define DMA0_PERIPHERAL_MAP 0xffc00c2c /* DMA Channel 0 Peripheral Map Register */
  182. #define DMA0_CURR_X_COUNT 0xffc00c30 /* DMA Channel 0 Current X Count Register */
  183. #define DMA0_CURR_Y_COUNT 0xffc00c38 /* DMA Channel 0 Current Y Count Register */
  184. /* DMA Channel 1 Registers */
  185. #define DMA1_NEXT_DESC_PTR 0xffc00c40 /* DMA Channel 1 Next Descriptor Pointer Register */
  186. #define DMA1_START_ADDR 0xffc00c44 /* DMA Channel 1 Start Address Register */
  187. #define DMA1_CONFIG 0xffc00c48 /* DMA Channel 1 Configuration Register */
  188. #define DMA1_X_COUNT 0xffc00c50 /* DMA Channel 1 X Count Register */
  189. #define DMA1_X_MODIFY 0xffc00c54 /* DMA Channel 1 X Modify Register */
  190. #define DMA1_Y_COUNT 0xffc00c58 /* DMA Channel 1 Y Count Register */
  191. #define DMA1_Y_MODIFY 0xffc00c5c /* DMA Channel 1 Y Modify Register */
  192. #define DMA1_CURR_DESC_PTR 0xffc00c60 /* DMA Channel 1 Current Descriptor Pointer Register */
  193. #define DMA1_CURR_ADDR 0xffc00c64 /* DMA Channel 1 Current Address Register */
  194. #define DMA1_IRQ_STATUS 0xffc00c68 /* DMA Channel 1 Interrupt/Status Register */
  195. #define DMA1_PERIPHERAL_MAP 0xffc00c6c /* DMA Channel 1 Peripheral Map Register */
  196. #define DMA1_CURR_X_COUNT 0xffc00c70 /* DMA Channel 1 Current X Count Register */
  197. #define DMA1_CURR_Y_COUNT 0xffc00c78 /* DMA Channel 1 Current Y Count Register */
  198. /* DMA Channel 2 Registers */
  199. #define DMA2_NEXT_DESC_PTR 0xffc00c80 /* DMA Channel 2 Next Descriptor Pointer Register */
  200. #define DMA2_START_ADDR 0xffc00c84 /* DMA Channel 2 Start Address Register */
  201. #define DMA2_CONFIG 0xffc00c88 /* DMA Channel 2 Configuration Register */
  202. #define DMA2_X_COUNT 0xffc00c90 /* DMA Channel 2 X Count Register */
  203. #define DMA2_X_MODIFY 0xffc00c94 /* DMA Channel 2 X Modify Register */
  204. #define DMA2_Y_COUNT 0xffc00c98 /* DMA Channel 2 Y Count Register */
  205. #define DMA2_Y_MODIFY 0xffc00c9c /* DMA Channel 2 Y Modify Register */
  206. #define DMA2_CURR_DESC_PTR 0xffc00ca0 /* DMA Channel 2 Current Descriptor Pointer Register */
  207. #define DMA2_CURR_ADDR 0xffc00ca4 /* DMA Channel 2 Current Address Register */
  208. #define DMA2_IRQ_STATUS 0xffc00ca8 /* DMA Channel 2 Interrupt/Status Register */
  209. #define DMA2_PERIPHERAL_MAP 0xffc00cac /* DMA Channel 2 Peripheral Map Register */
  210. #define DMA2_CURR_X_COUNT 0xffc00cb0 /* DMA Channel 2 Current X Count Register */
  211. #define DMA2_CURR_Y_COUNT 0xffc00cb8 /* DMA Channel 2 Current Y Count Register */
  212. /* DMA Channel 3 Registers */
  213. #define DMA3_NEXT_DESC_PTR 0xffc00cc0 /* DMA Channel 3 Next Descriptor Pointer Register */
  214. #define DMA3_START_ADDR 0xffc00cc4 /* DMA Channel 3 Start Address Register */
  215. #define DMA3_CONFIG 0xffc00cc8 /* DMA Channel 3 Configuration Register */
  216. #define DMA3_X_COUNT 0xffc00cd0 /* DMA Channel 3 X Count Register */
  217. #define DMA3_X_MODIFY 0xffc00cd4 /* DMA Channel 3 X Modify Register */
  218. #define DMA3_Y_COUNT 0xffc00cd8 /* DMA Channel 3 Y Count Register */
  219. #define DMA3_Y_MODIFY 0xffc00cdc /* DMA Channel 3 Y Modify Register */
  220. #define DMA3_CURR_DESC_PTR 0xffc00ce0 /* DMA Channel 3 Current Descriptor Pointer Register */
  221. #define DMA3_CURR_ADDR 0xffc00ce4 /* DMA Channel 3 Current Address Register */
  222. #define DMA3_IRQ_STATUS 0xffc00ce8 /* DMA Channel 3 Interrupt/Status Register */
  223. #define DMA3_PERIPHERAL_MAP 0xffc00cec /* DMA Channel 3 Peripheral Map Register */
  224. #define DMA3_CURR_X_COUNT 0xffc00cf0 /* DMA Channel 3 Current X Count Register */
  225. #define DMA3_CURR_Y_COUNT 0xffc00cf8 /* DMA Channel 3 Current Y Count Register */
  226. /* DMA Channel 4 Registers */
  227. #define DMA4_NEXT_DESC_PTR 0xffc00d00 /* DMA Channel 4 Next Descriptor Pointer Register */
  228. #define DMA4_START_ADDR 0xffc00d04 /* DMA Channel 4 Start Address Register */
  229. #define DMA4_CONFIG 0xffc00d08 /* DMA Channel 4 Configuration Register */
  230. #define DMA4_X_COUNT 0xffc00d10 /* DMA Channel 4 X Count Register */
  231. #define DMA4_X_MODIFY 0xffc00d14 /* DMA Channel 4 X Modify Register */
  232. #define DMA4_Y_COUNT 0xffc00d18 /* DMA Channel 4 Y Count Register */
  233. #define DMA4_Y_MODIFY 0xffc00d1c /* DMA Channel 4 Y Modify Register */
  234. #define DMA4_CURR_DESC_PTR 0xffc00d20 /* DMA Channel 4 Current Descriptor Pointer Register */
  235. #define DMA4_CURR_ADDR 0xffc00d24 /* DMA Channel 4 Current Address Register */
  236. #define DMA4_IRQ_STATUS 0xffc00d28 /* DMA Channel 4 Interrupt/Status Register */
  237. #define DMA4_PERIPHERAL_MAP 0xffc00d2c /* DMA Channel 4 Peripheral Map Register */
  238. #define DMA4_CURR_X_COUNT 0xffc00d30 /* DMA Channel 4 Current X Count Register */
  239. #define DMA4_CURR_Y_COUNT 0xffc00d38 /* DMA Channel 4 Current Y Count Register */
  240. /* DMA Channel 5 Registers */
  241. #define DMA5_NEXT_DESC_PTR 0xffc00d40 /* DMA Channel 5 Next Descriptor Pointer Register */
  242. #define DMA5_START_ADDR 0xffc00d44 /* DMA Channel 5 Start Address Register */
  243. #define DMA5_CONFIG 0xffc00d48 /* DMA Channel 5 Configuration Register */
  244. #define DMA5_X_COUNT 0xffc00d50 /* DMA Channel 5 X Count Register */
  245. #define DMA5_X_MODIFY 0xffc00d54 /* DMA Channel 5 X Modify Register */
  246. #define DMA5_Y_COUNT 0xffc00d58 /* DMA Channel 5 Y Count Register */
  247. #define DMA5_Y_MODIFY 0xffc00d5c /* DMA Channel 5 Y Modify Register */
  248. #define DMA5_CURR_DESC_PTR 0xffc00d60 /* DMA Channel 5 Current Descriptor Pointer Register */
  249. #define DMA5_CURR_ADDR 0xffc00d64 /* DMA Channel 5 Current Address Register */
  250. #define DMA5_IRQ_STATUS 0xffc00d68 /* DMA Channel 5 Interrupt/Status Register */
  251. #define DMA5_PERIPHERAL_MAP 0xffc00d6c /* DMA Channel 5 Peripheral Map Register */
  252. #define DMA5_CURR_X_COUNT 0xffc00d70 /* DMA Channel 5 Current X Count Register */
  253. #define DMA5_CURR_Y_COUNT 0xffc00d78 /* DMA Channel 5 Current Y Count Register */
  254. /* DMA Channel 6 Registers */
  255. #define DMA6_NEXT_DESC_PTR 0xffc00d80 /* DMA Channel 6 Next Descriptor Pointer Register */
  256. #define DMA6_START_ADDR 0xffc00d84 /* DMA Channel 6 Start Address Register */
  257. #define DMA6_CONFIG 0xffc00d88 /* DMA Channel 6 Configuration Register */
  258. #define DMA6_X_COUNT 0xffc00d90 /* DMA Channel 6 X Count Register */
  259. #define DMA6_X_MODIFY 0xffc00d94 /* DMA Channel 6 X Modify Register */
  260. #define DMA6_Y_COUNT 0xffc00d98 /* DMA Channel 6 Y Count Register */
  261. #define DMA6_Y_MODIFY 0xffc00d9c /* DMA Channel 6 Y Modify Register */
  262. #define DMA6_CURR_DESC_PTR 0xffc00da0 /* DMA Channel 6 Current Descriptor Pointer Register */
  263. #define DMA6_CURR_ADDR 0xffc00da4 /* DMA Channel 6 Current Address Register */
  264. #define DMA6_IRQ_STATUS 0xffc00da8 /* DMA Channel 6 Interrupt/Status Register */
  265. #define DMA6_PERIPHERAL_MAP 0xffc00dac /* DMA Channel 6 Peripheral Map Register */
  266. #define DMA6_CURR_X_COUNT 0xffc00db0 /* DMA Channel 6 Current X Count Register */
  267. #define DMA6_CURR_Y_COUNT 0xffc00db8 /* DMA Channel 6 Current Y Count Register */
  268. /* DMA Channel 7 Registers */
  269. #define DMA7_NEXT_DESC_PTR 0xffc00dc0 /* DMA Channel 7 Next Descriptor Pointer Register */
  270. #define DMA7_START_ADDR 0xffc00dc4 /* DMA Channel 7 Start Address Register */
  271. #define DMA7_CONFIG 0xffc00dc8 /* DMA Channel 7 Configuration Register */
  272. #define DMA7_X_COUNT 0xffc00dd0 /* DMA Channel 7 X Count Register */
  273. #define DMA7_X_MODIFY 0xffc00dd4 /* DMA Channel 7 X Modify Register */
  274. #define DMA7_Y_COUNT 0xffc00dd8 /* DMA Channel 7 Y Count Register */
  275. #define DMA7_Y_MODIFY 0xffc00ddc /* DMA Channel 7 Y Modify Register */
  276. #define DMA7_CURR_DESC_PTR 0xffc00de0 /* DMA Channel 7 Current Descriptor Pointer Register */
  277. #define DMA7_CURR_ADDR 0xffc00de4 /* DMA Channel 7 Current Address Register */
  278. #define DMA7_IRQ_STATUS 0xffc00de8 /* DMA Channel 7 Interrupt/Status Register */
  279. #define DMA7_PERIPHERAL_MAP 0xffc00dec /* DMA Channel 7 Peripheral Map Register */
  280. #define DMA7_CURR_X_COUNT 0xffc00df0 /* DMA Channel 7 Current X Count Register */
  281. #define DMA7_CURR_Y_COUNT 0xffc00df8 /* DMA Channel 7 Current Y Count Register */
  282. /* DMA Channel 8 Registers */
  283. #define DMA8_NEXT_DESC_PTR 0xffc00e00 /* DMA Channel 8 Next Descriptor Pointer Register */
  284. #define DMA8_START_ADDR 0xffc00e04 /* DMA Channel 8 Start Address Register */
  285. #define DMA8_CONFIG 0xffc00e08 /* DMA Channel 8 Configuration Register */
  286. #define DMA8_X_COUNT 0xffc00e10 /* DMA Channel 8 X Count Register */
  287. #define DMA8_X_MODIFY 0xffc00e14 /* DMA Channel 8 X Modify Register */
  288. #define DMA8_Y_COUNT 0xffc00e18 /* DMA Channel 8 Y Count Register */
  289. #define DMA8_Y_MODIFY 0xffc00e1c /* DMA Channel 8 Y Modify Register */
  290. #define DMA8_CURR_DESC_PTR 0xffc00e20 /* DMA Channel 8 Current Descriptor Pointer Register */
  291. #define DMA8_CURR_ADDR 0xffc00e24 /* DMA Channel 8 Current Address Register */
  292. #define DMA8_IRQ_STATUS 0xffc00e28 /* DMA Channel 8 Interrupt/Status Register */
  293. #define DMA8_PERIPHERAL_MAP 0xffc00e2c /* DMA Channel 8 Peripheral Map Register */
  294. #define DMA8_CURR_X_COUNT 0xffc00e30 /* DMA Channel 8 Current X Count Register */
  295. #define DMA8_CURR_Y_COUNT 0xffc00e38 /* DMA Channel 8 Current Y Count Register */
  296. /* DMA Channel 9 Registers */
  297. #define DMA9_NEXT_DESC_PTR 0xffc00e40 /* DMA Channel 9 Next Descriptor Pointer Register */
  298. #define DMA9_START_ADDR 0xffc00e44 /* DMA Channel 9 Start Address Register */
  299. #define DMA9_CONFIG 0xffc00e48 /* DMA Channel 9 Configuration Register */
  300. #define DMA9_X_COUNT 0xffc00e50 /* DMA Channel 9 X Count Register */
  301. #define DMA9_X_MODIFY 0xffc00e54 /* DMA Channel 9 X Modify Register */
  302. #define DMA9_Y_COUNT 0xffc00e58 /* DMA Channel 9 Y Count Register */
  303. #define DMA9_Y_MODIFY 0xffc00e5c /* DMA Channel 9 Y Modify Register */
  304. #define DMA9_CURR_DESC_PTR 0xffc00e60 /* DMA Channel 9 Current Descriptor Pointer Register */
  305. #define DMA9_CURR_ADDR 0xffc00e64 /* DMA Channel 9 Current Address Register */
  306. #define DMA9_IRQ_STATUS 0xffc00e68 /* DMA Channel 9 Interrupt/Status Register */
  307. #define DMA9_PERIPHERAL_MAP 0xffc00e6c /* DMA Channel 9 Peripheral Map Register */
  308. #define DMA9_CURR_X_COUNT 0xffc00e70 /* DMA Channel 9 Current X Count Register */
  309. #define DMA9_CURR_Y_COUNT 0xffc00e78 /* DMA Channel 9 Current Y Count Register */
  310. /* DMA Channel 10 Registers */
  311. #define DMA10_NEXT_DESC_PTR 0xffc00e80 /* DMA Channel 10 Next Descriptor Pointer Register */
  312. #define DMA10_START_ADDR 0xffc00e84 /* DMA Channel 10 Start Address Register */
  313. #define DMA10_CONFIG 0xffc00e88 /* DMA Channel 10 Configuration Register */
  314. #define DMA10_X_COUNT 0xffc00e90 /* DMA Channel 10 X Count Register */
  315. #define DMA10_X_MODIFY 0xffc00e94 /* DMA Channel 10 X Modify Register */
  316. #define DMA10_Y_COUNT 0xffc00e98 /* DMA Channel 10 Y Count Register */
  317. #define DMA10_Y_MODIFY 0xffc00e9c /* DMA Channel 10 Y Modify Register */
  318. #define DMA10_CURR_DESC_PTR 0xffc00ea0 /* DMA Channel 10 Current Descriptor Pointer Register */
  319. #define DMA10_CURR_ADDR 0xffc00ea4 /* DMA Channel 10 Current Address Register */
  320. #define DMA10_IRQ_STATUS 0xffc00ea8 /* DMA Channel 10 Interrupt/Status Register */
  321. #define DMA10_PERIPHERAL_MAP 0xffc00eac /* DMA Channel 10 Peripheral Map Register */
  322. #define DMA10_CURR_X_COUNT 0xffc00eb0 /* DMA Channel 10 Current X Count Register */
  323. #define DMA10_CURR_Y_COUNT 0xffc00eb8 /* DMA Channel 10 Current Y Count Register */
  324. /* DMA Channel 11 Registers */
  325. #define DMA11_NEXT_DESC_PTR 0xffc00ec0 /* DMA Channel 11 Next Descriptor Pointer Register */
  326. #define DMA11_START_ADDR 0xffc00ec4 /* DMA Channel 11 Start Address Register */
  327. #define DMA11_CONFIG 0xffc00ec8 /* DMA Channel 11 Configuration Register */
  328. #define DMA11_X_COUNT 0xffc00ed0 /* DMA Channel 11 X Count Register */
  329. #define DMA11_X_MODIFY 0xffc00ed4 /* DMA Channel 11 X Modify Register */
  330. #define DMA11_Y_COUNT 0xffc00ed8 /* DMA Channel 11 Y Count Register */
  331. #define DMA11_Y_MODIFY 0xffc00edc /* DMA Channel 11 Y Modify Register */
  332. #define DMA11_CURR_DESC_PTR 0xffc00ee0 /* DMA Channel 11 Current Descriptor Pointer Register */
  333. #define DMA11_CURR_ADDR 0xffc00ee4 /* DMA Channel 11 Current Address Register */
  334. #define DMA11_IRQ_STATUS 0xffc00ee8 /* DMA Channel 11 Interrupt/Status Register */
  335. #define DMA11_PERIPHERAL_MAP 0xffc00eec /* DMA Channel 11 Peripheral Map Register */
  336. #define DMA11_CURR_X_COUNT 0xffc00ef0 /* DMA Channel 11 Current X Count Register */
  337. #define DMA11_CURR_Y_COUNT 0xffc00ef8 /* DMA Channel 11 Current Y Count Register */
  338. /* MDMA Stream 0 Registers */
  339. #define MDMA_D0_NEXT_DESC_PTR 0xffc00f00 /* Memory DMA Stream 0 Destination Next Descriptor Pointer Register */
  340. #define MDMA_D0_START_ADDR 0xffc00f04 /* Memory DMA Stream 0 Destination Start Address Register */
  341. #define MDMA_D0_CONFIG 0xffc00f08 /* Memory DMA Stream 0 Destination Configuration Register */
  342. #define MDMA_D0_X_COUNT 0xffc00f10 /* Memory DMA Stream 0 Destination X Count Register */
  343. #define MDMA_D0_X_MODIFY 0xffc00f14 /* Memory DMA Stream 0 Destination X Modify Register */
  344. #define MDMA_D0_Y_COUNT 0xffc00f18 /* Memory DMA Stream 0 Destination Y Count Register */
  345. #define MDMA_D0_Y_MODIFY 0xffc00f1c /* Memory DMA Stream 0 Destination Y Modify Register */
  346. #define MDMA_D0_CURR_DESC_PTR 0xffc00f20 /* Memory DMA Stream 0 Destination Current Descriptor Pointer Register */
  347. #define MDMA_D0_CURR_ADDR 0xffc00f24 /* Memory DMA Stream 0 Destination Current Address Register */
  348. #define MDMA_D0_IRQ_STATUS 0xffc00f28 /* Memory DMA Stream 0 Destination Interrupt/Status Register */
  349. #define MDMA_D0_PERIPHERAL_MAP 0xffc00f2c /* Memory DMA Stream 0 Destination Peripheral Map Register */
  350. #define MDMA_D0_CURR_X_COUNT 0xffc00f30 /* Memory DMA Stream 0 Destination Current X Count Register */
  351. #define MDMA_D0_CURR_Y_COUNT 0xffc00f38 /* Memory DMA Stream 0 Destination Current Y Count Register */
  352. #define MDMA_S0_NEXT_DESC_PTR 0xffc00f40 /* Memory DMA Stream 0 Source Next Descriptor Pointer Register */
  353. #define MDMA_S0_START_ADDR 0xffc00f44 /* Memory DMA Stream 0 Source Start Address Register */
  354. #define MDMA_S0_CONFIG 0xffc00f48 /* Memory DMA Stream 0 Source Configuration Register */
  355. #define MDMA_S0_X_COUNT 0xffc00f50 /* Memory DMA Stream 0 Source X Count Register */
  356. #define MDMA_S0_X_MODIFY 0xffc00f54 /* Memory DMA Stream 0 Source X Modify Register */
  357. #define MDMA_S0_Y_COUNT 0xffc00f58 /* Memory DMA Stream 0 Source Y Count Register */
  358. #define MDMA_S0_Y_MODIFY 0xffc00f5c /* Memory DMA Stream 0 Source Y Modify Register */
  359. #define MDMA_S0_CURR_DESC_PTR 0xffc00f60 /* Memory DMA Stream 0 Source Current Descriptor Pointer Register */
  360. #define MDMA_S0_CURR_ADDR 0xffc00f64 /* Memory DMA Stream 0 Source Current Address Register */
  361. #define MDMA_S0_IRQ_STATUS 0xffc00f68 /* Memory DMA Stream 0 Source Interrupt/Status Register */
  362. #define MDMA_S0_PERIPHERAL_MAP 0xffc00f6c /* Memory DMA Stream 0 Source Peripheral Map Register */
  363. #define MDMA_S0_CURR_X_COUNT 0xffc00f70 /* Memory DMA Stream 0 Source Current X Count Register */
  364. #define MDMA_S0_CURR_Y_COUNT 0xffc00f78 /* Memory DMA Stream 0 Source Current Y Count Register */
  365. /* MDMA Stream 1 Registers */
  366. #define MDMA_D1_NEXT_DESC_PTR 0xffc00f80 /* Memory DMA Stream 1 Destination Next Descriptor Pointer Register */
  367. #define MDMA_D1_START_ADDR 0xffc00f84 /* Memory DMA Stream 1 Destination Start Address Register */
  368. #define MDMA_D1_CONFIG 0xffc00f88 /* Memory DMA Stream 1 Destination Configuration Register */
  369. #define MDMA_D1_X_COUNT 0xffc00f90 /* Memory DMA Stream 1 Destination X Count Register */
  370. #define MDMA_D1_X_MODIFY 0xffc00f94 /* Memory DMA Stream 1 Destination X Modify Register */
  371. #define MDMA_D1_Y_COUNT 0xffc00f98 /* Memory DMA Stream 1 Destination Y Count Register */
  372. #define MDMA_D1_Y_MODIFY 0xffc00f9c /* Memory DMA Stream 1 Destination Y Modify Register */
  373. #define MDMA_D1_CURR_DESC_PTR 0xffc00fa0 /* Memory DMA Stream 1 Destination Current Descriptor Pointer Register */
  374. #define MDMA_D1_CURR_ADDR 0xffc00fa4 /* Memory DMA Stream 1 Destination Current Address Register */
  375. #define MDMA_D1_IRQ_STATUS 0xffc00fa8 /* Memory DMA Stream 1 Destination Interrupt/Status Register */
  376. #define MDMA_D1_PERIPHERAL_MAP 0xffc00fac /* Memory DMA Stream 1 Destination Peripheral Map Register */
  377. #define MDMA_D1_CURR_X_COUNT 0xffc00fb0 /* Memory DMA Stream 1 Destination Current X Count Register */
  378. #define MDMA_D1_CURR_Y_COUNT 0xffc00fb8 /* Memory DMA Stream 1 Destination Current Y Count Register */
  379. #define MDMA_S1_NEXT_DESC_PTR 0xffc00fc0 /* Memory DMA Stream 1 Source Next Descriptor Pointer Register */
  380. #define MDMA_S1_START_ADDR 0xffc00fc4 /* Memory DMA Stream 1 Source Start Address Register */
  381. #define MDMA_S1_CONFIG 0xffc00fc8 /* Memory DMA Stream 1 Source Configuration Register */
  382. #define MDMA_S1_X_COUNT 0xffc00fd0 /* Memory DMA Stream 1 Source X Count Register */
  383. #define MDMA_S1_X_MODIFY 0xffc00fd4 /* Memory DMA Stream 1 Source X Modify Register */
  384. #define MDMA_S1_Y_COUNT 0xffc00fd8 /* Memory DMA Stream 1 Source Y Count Register */
  385. #define MDMA_S1_Y_MODIFY 0xffc00fdc /* Memory DMA Stream 1 Source Y Modify Register */
  386. #define MDMA_S1_CURR_DESC_PTR 0xffc00fe0 /* Memory DMA Stream 1 Source Current Descriptor Pointer Register */
  387. #define MDMA_S1_CURR_ADDR 0xffc00fe4 /* Memory DMA Stream 1 Source Current Address Register */
  388. #define MDMA_S1_IRQ_STATUS 0xffc00fe8 /* Memory DMA Stream 1 Source Interrupt/Status Register */
  389. #define MDMA_S1_PERIPHERAL_MAP 0xffc00fec /* Memory DMA Stream 1 Source Peripheral Map Register */
  390. #define MDMA_S1_CURR_X_COUNT 0xffc00ff0 /* Memory DMA Stream 1 Source Current X Count Register */
  391. #define MDMA_S1_CURR_Y_COUNT 0xffc00ff8 /* Memory DMA Stream 1 Source Current Y Count Register */
  392. /* UART3 Registers */
  393. #define UART3_DLL 0xffc03100 /* Divisor Latch Low Byte */
  394. #define UART3_DLH 0xffc03104 /* Divisor Latch High Byte */
  395. #define UART3_GCTL 0xffc03108 /* Global Control Register */
  396. #define UART3_LCR 0xffc0310c /* Line Control Register */
  397. #define UART3_MCR 0xffc03110 /* Modem Control Register */
  398. #define UART3_LSR 0xffc03114 /* Line Status Register */
  399. #define UART3_MSR 0xffc03118 /* Modem Status Register */
  400. #define UART3_SCR 0xffc0311c /* Scratch Register */
  401. #define UART3_IER_SET 0xffc03120 /* Interrupt Enable Register Set */
  402. #define UART3_IER_CLEAR 0xffc03124 /* Interrupt Enable Register Clear */
  403. #define UART3_THR 0xffc03128 /* Transmit Hold Register */
  404. #define UART3_RBR 0xffc0312c /* Receive Buffer Register */
  405. /* EPPI1 Registers */
  406. #define EPPI1_STATUS 0xffc01300 /* EPPI1 Status Register */
  407. #define EPPI1_HCOUNT 0xffc01304 /* EPPI1 Horizontal Transfer Count Register */
  408. #define EPPI1_HDELAY 0xffc01308 /* EPPI1 Horizontal Delay Count Register */
  409. #define EPPI1_VCOUNT 0xffc0130c /* EPPI1 Vertical Transfer Count Register */
  410. #define EPPI1_VDELAY 0xffc01310 /* EPPI1 Vertical Delay Count Register */
  411. #define EPPI1_FRAME 0xffc01314 /* EPPI1 Lines per Frame Register */
  412. #define EPPI1_LINE 0xffc01318 /* EPPI1 Samples per Line Register */
  413. #define EPPI1_CLKDIV 0xffc0131c /* EPPI1 Clock Divide Register */
  414. #define EPPI1_CONTROL 0xffc01320 /* EPPI1 Control Register */
  415. #define EPPI1_FS1W_HBL 0xffc01324 /* EPPI1 FS1 Width Register / EPPI1 Horizontal Blanking Samples Per Line Register */
  416. #define EPPI1_FS1P_AVPL 0xffc01328 /* EPPI1 FS1 Period Register / EPPI1 Active Video Samples Per Line Register */
  417. #define EPPI1_FS2W_LVB 0xffc0132c /* EPPI1 FS2 Width Register / EPPI1 Lines of Vertical Blanking Register */
  418. #define EPPI1_FS2P_LAVF 0xffc01330 /* EPPI1 FS2 Period Register/ EPPI1 Lines of Active Video Per Field Register */
  419. #define EPPI1_CLIP 0xffc01334 /* EPPI1 Clipping Register */
  420. /* Port Interrupt 0 Registers (32-bit) */
  421. #define PINT0_MASK_SET 0xffc01400 /* Pin Interrupt 0 Mask Set Register */
  422. #define PINT0_MASK_CLEAR 0xffc01404 /* Pin Interrupt 0 Mask Clear Register */
  423. #define PINT0_REQUEST 0xffc01408 /* Pin Interrupt 0 Interrupt Request Register */
  424. #define PINT0_ASSIGN 0xffc0140c /* Pin Interrupt 0 Port Assign Register */
  425. #define PINT0_EDGE_SET 0xffc01410 /* Pin Interrupt 0 Edge-sensitivity Set Register */
  426. #define PINT0_EDGE_CLEAR 0xffc01414 /* Pin Interrupt 0 Edge-sensitivity Clear Register */
  427. #define PINT0_INVERT_SET 0xffc01418 /* Pin Interrupt 0 Inversion Set Register */
  428. #define PINT0_INVERT_CLEAR 0xffc0141c /* Pin Interrupt 0 Inversion Clear Register */
  429. #define PINT0_PINSTATE 0xffc01420 /* Pin Interrupt 0 Pin Status Register */
  430. #define PINT0_LATCH 0xffc01424 /* Pin Interrupt 0 Latch Register */
  431. /* Port Interrupt 1 Registers (32-bit) */
  432. #define PINT1_MASK_SET 0xffc01430 /* Pin Interrupt 1 Mask Set Register */
  433. #define PINT1_MASK_CLEAR 0xffc01434 /* Pin Interrupt 1 Mask Clear Register */
  434. #define PINT1_REQUEST 0xffc01438 /* Pin Interrupt 1 Interrupt Request Register */
  435. #define PINT1_ASSIGN 0xffc0143c /* Pin Interrupt 1 Port Assign Register */
  436. #define PINT1_EDGE_SET 0xffc01440 /* Pin Interrupt 1 Edge-sensitivity Set Register */
  437. #define PINT1_EDGE_CLEAR 0xffc01444 /* Pin Interrupt 1 Edge-sensitivity Clear Register */
  438. #define PINT1_INVERT_SET 0xffc01448 /* Pin Interrupt 1 Inversion Set Register */
  439. #define PINT1_INVERT_CLEAR 0xffc0144c /* Pin Interrupt 1 Inversion Clear Register */
  440. #define PINT1_PINSTATE 0xffc01450 /* Pin Interrupt 1 Pin Status Register */
  441. #define PINT1_LATCH 0xffc01454 /* Pin Interrupt 1 Latch Register */
  442. /* Port Interrupt 2 Registers (32-bit) */
  443. #define PINT2_MASK_SET 0xffc01460 /* Pin Interrupt 2 Mask Set Register */
  444. #define PINT2_MASK_CLEAR 0xffc01464 /* Pin Interrupt 2 Mask Clear Register */
  445. #define PINT2_REQUEST 0xffc01468 /* Pin Interrupt 2 Interrupt Request Register */
  446. #define PINT2_ASSIGN 0xffc0146c /* Pin Interrupt 2 Port Assign Register */
  447. #define PINT2_EDGE_SET 0xffc01470 /* Pin Interrupt 2 Edge-sensitivity Set Register */
  448. #define PINT2_EDGE_CLEAR 0xffc01474 /* Pin Interrupt 2 Edge-sensitivity Clear Register */
  449. #define PINT2_INVERT_SET 0xffc01478 /* Pin Interrupt 2 Inversion Set Register */
  450. #define PINT2_INVERT_CLEAR 0xffc0147c /* Pin Interrupt 2 Inversion Clear Register */
  451. #define PINT2_PINSTATE 0xffc01480 /* Pin Interrupt 2 Pin Status Register */
  452. #define PINT2_LATCH 0xffc01484 /* Pin Interrupt 2 Latch Register */
  453. /* Port Interrupt 3 Registers (32-bit) */
  454. #define PINT3_MASK_SET 0xffc01490 /* Pin Interrupt 3 Mask Set Register */
  455. #define PINT3_MASK_CLEAR 0xffc01494 /* Pin Interrupt 3 Mask Clear Register */
  456. #define PINT3_REQUEST 0xffc01498 /* Pin Interrupt 3 Interrupt Request Register */
  457. #define PINT3_ASSIGN 0xffc0149c /* Pin Interrupt 3 Port Assign Register */
  458. #define PINT3_EDGE_SET 0xffc014a0 /* Pin Interrupt 3 Edge-sensitivity Set Register */
  459. #define PINT3_EDGE_CLEAR 0xffc014a4 /* Pin Interrupt 3 Edge-sensitivity Clear Register */
  460. #define PINT3_INVERT_SET 0xffc014a8 /* Pin Interrupt 3 Inversion Set Register */
  461. #define PINT3_INVERT_CLEAR 0xffc014ac /* Pin Interrupt 3 Inversion Clear Register */
  462. #define PINT3_PINSTATE 0xffc014b0 /* Pin Interrupt 3 Pin Status Register */
  463. #define PINT3_LATCH 0xffc014b4 /* Pin Interrupt 3 Latch Register */
  464. /* Port A Registers */
  465. #define PORTA_FER 0xffc014c0 /* Function Enable Register */
  466. #define PORTA 0xffc014c4 /* GPIO Data Register */
  467. #define PORTA_SET 0xffc014c8 /* GPIO Data Set Register */
  468. #define PORTA_CLEAR 0xffc014cc /* GPIO Data Clear Register */
  469. #define PORTA_DIR_SET 0xffc014d0 /* GPIO Direction Set Register */
  470. #define PORTA_DIR_CLEAR 0xffc014d4 /* GPIO Direction Clear Register */
  471. #define PORTA_INEN 0xffc014d8 /* GPIO Input Enable Register */
  472. #define PORTA_MUX 0xffc014dc /* Multiplexer Control Register */
  473. /* Port B Registers */
  474. #define PORTB_FER 0xffc014e0 /* Function Enable Register */
  475. #define PORTB 0xffc014e4 /* GPIO Data Register */
  476. #define PORTB_SET 0xffc014e8 /* GPIO Data Set Register */
  477. #define PORTB_CLEAR 0xffc014ec /* GPIO Data Clear Register */
  478. #define PORTB_DIR_SET 0xffc014f0 /* GPIO Direction Set Register */
  479. #define PORTB_DIR_CLEAR 0xffc014f4 /* GPIO Direction Clear Register */
  480. #define PORTB_INEN 0xffc014f8 /* GPIO Input Enable Register */
  481. #define PORTB_MUX 0xffc014fc /* Multiplexer Control Register */
  482. /* Port C Registers */
  483. #define PORTC_FER 0xffc01500 /* Function Enable Register */
  484. #define PORTC 0xffc01504 /* GPIO Data Register */
  485. #define PORTC_SET 0xffc01508 /* GPIO Data Set Register */
  486. #define PORTC_CLEAR 0xffc0150c /* GPIO Data Clear Register */
  487. #define PORTC_DIR_SET 0xffc01510 /* GPIO Direction Set Register */
  488. #define PORTC_DIR_CLEAR 0xffc01514 /* GPIO Direction Clear Register */
  489. #define PORTC_INEN 0xffc01518 /* GPIO Input Enable Register */
  490. #define PORTC_MUX 0xffc0151c /* Multiplexer Control Register */
  491. /* Port D Registers */
  492. #define PORTD_FER 0xffc01520 /* Function Enable Register */
  493. #define PORTD 0xffc01524 /* GPIO Data Register */
  494. #define PORTD_SET 0xffc01528 /* GPIO Data Set Register */
  495. #define PORTD_CLEAR 0xffc0152c /* GPIO Data Clear Register */
  496. #define PORTD_DIR_SET 0xffc01530 /* GPIO Direction Set Register */
  497. #define PORTD_DIR_CLEAR 0xffc01534 /* GPIO Direction Clear Register */
  498. #define PORTD_INEN 0xffc01538 /* GPIO Input Enable Register */
  499. #define PORTD_MUX 0xffc0153c /* Multiplexer Control Register */
  500. /* Port E Registers */
  501. #define PORTE_FER 0xffc01540 /* Function Enable Register */
  502. #define PORTE 0xffc01544 /* GPIO Data Register */
  503. #define PORTE_SET 0xffc01548 /* GPIO Data Set Register */
  504. #define PORTE_CLEAR 0xffc0154c /* GPIO Data Clear Register */
  505. #define PORTE_DIR_SET 0xffc01550 /* GPIO Direction Set Register */
  506. #define PORTE_DIR_CLEAR 0xffc01554 /* GPIO Direction Clear Register */
  507. #define PORTE_INEN 0xffc01558 /* GPIO Input Enable Register */
  508. #define PORTE_MUX 0xffc0155c /* Multiplexer Control Register */
  509. /* Port F Registers */
  510. #define PORTF_FER 0xffc01560 /* Function Enable Register */
  511. #define PORTF 0xffc01564 /* GPIO Data Register */
  512. #define PORTF_SET 0xffc01568 /* GPIO Data Set Register */
  513. #define PORTF_CLEAR 0xffc0156c /* GPIO Data Clear Register */
  514. #define PORTF_DIR_SET 0xffc01570 /* GPIO Direction Set Register */
  515. #define PORTF_DIR_CLEAR 0xffc01574 /* GPIO Direction Clear Register */
  516. #define PORTF_INEN 0xffc01578 /* GPIO Input Enable Register */
  517. #define PORTF_MUX 0xffc0157c /* Multiplexer Control Register */
  518. /* Port G Registers */
  519. #define PORTG_FER 0xffc01580 /* Function Enable Register */
  520. #define PORTG 0xffc01584 /* GPIO Data Register */
  521. #define PORTG_SET 0xffc01588 /* GPIO Data Set Register */
  522. #define PORTG_CLEAR 0xffc0158c /* GPIO Data Clear Register */
  523. #define PORTG_DIR_SET 0xffc01590 /* GPIO Direction Set Register */
  524. #define PORTG_DIR_CLEAR 0xffc01594 /* GPIO Direction Clear Register */
  525. #define PORTG_INEN 0xffc01598 /* GPIO Input Enable Register */
  526. #define PORTG_MUX 0xffc0159c /* Multiplexer Control Register */
  527. /* Port H Registers */
  528. #define PORTH_FER 0xffc015a0 /* Function Enable Register */
  529. #define PORTH 0xffc015a4 /* GPIO Data Register */
  530. #define PORTH_SET 0xffc015a8 /* GPIO Data Set Register */
  531. #define PORTH_CLEAR 0xffc015ac /* GPIO Data Clear Register */
  532. #define PORTH_DIR_SET 0xffc015b0 /* GPIO Direction Set Register */
  533. #define PORTH_DIR_CLEAR 0xffc015b4 /* GPIO Direction Clear Register */
  534. #define PORTH_INEN 0xffc015b8 /* GPIO Input Enable Register */
  535. #define PORTH_MUX 0xffc015bc /* Multiplexer Control Register */
  536. /* Port I Registers */
  537. #define PORTI_FER 0xffc015c0 /* Function Enable Register */
  538. #define PORTI 0xffc015c4 /* GPIO Data Register */
  539. #define PORTI_SET 0xffc015c8 /* GPIO Data Set Register */
  540. #define PORTI_CLEAR 0xffc015cc /* GPIO Data Clear Register */
  541. #define PORTI_DIR_SET 0xffc015d0 /* GPIO Direction Set Register */
  542. #define PORTI_DIR_CLEAR 0xffc015d4 /* GPIO Direction Clear Register */
  543. #define PORTI_INEN 0xffc015d8 /* GPIO Input Enable Register */
  544. #define PORTI_MUX 0xffc015dc /* Multiplexer Control Register */
  545. /* Port J Registers */
  546. #define PORTJ_FER 0xffc015e0 /* Function Enable Register */
  547. #define PORTJ 0xffc015e4 /* GPIO Data Register */
  548. #define PORTJ_SET 0xffc015e8 /* GPIO Data Set Register */
  549. #define PORTJ_CLEAR 0xffc015ec /* GPIO Data Clear Register */
  550. #define PORTJ_DIR_SET 0xffc015f0 /* GPIO Direction Set Register */
  551. #define PORTJ_DIR_CLEAR 0xffc015f4 /* GPIO Direction Clear Register */
  552. #define PORTJ_INEN 0xffc015f8 /* GPIO Input Enable Register */
  553. #define PORTJ_MUX 0xffc015fc /* Multiplexer Control Register */
  554. /* PWM Timer Registers */
  555. #define TIMER0_CONFIG 0xffc01600 /* Timer 0 Configuration Register */
  556. #define TIMER0_COUNTER 0xffc01604 /* Timer 0 Counter Register */
  557. #define TIMER0_PERIOD 0xffc01608 /* Timer 0 Period Register */
  558. #define TIMER0_WIDTH 0xffc0160c /* Timer 0 Width Register */
  559. #define TIMER1_CONFIG 0xffc01610 /* Timer 1 Configuration Register */
  560. #define TIMER1_COUNTER 0xffc01614 /* Timer 1 Counter Register */
  561. #define TIMER1_PERIOD 0xffc01618 /* Timer 1 Period Register */
  562. #define TIMER1_WIDTH 0xffc0161c /* Timer 1 Width Register */
  563. #define TIMER2_CONFIG 0xffc01620 /* Timer 2 Configuration Register */
  564. #define TIMER2_COUNTER 0xffc01624 /* Timer 2 Counter Register */
  565. #define TIMER2_PERIOD 0xffc01628 /* Timer 2 Period Register */
  566. #define TIMER2_WIDTH 0xffc0162c /* Timer 2 Width Register */
  567. #define TIMER3_CONFIG 0xffc01630 /* Timer 3 Configuration Register */
  568. #define TIMER3_COUNTER 0xffc01634 /* Timer 3 Counter Register */
  569. #define TIMER3_PERIOD 0xffc01638 /* Timer 3 Period Register */
  570. #define TIMER3_WIDTH 0xffc0163c /* Timer 3 Width Register */
  571. #define TIMER4_CONFIG 0xffc01640 /* Timer 4 Configuration Register */
  572. #define TIMER4_COUNTER 0xffc01644 /* Timer 4 Counter Register */
  573. #define TIMER4_PERIOD 0xffc01648 /* Timer 4 Period Register */
  574. #define TIMER4_WIDTH 0xffc0164c /* Timer 4 Width Register */
  575. #define TIMER5_CONFIG 0xffc01650 /* Timer 5 Configuration Register */
  576. #define TIMER5_COUNTER 0xffc01654 /* Timer 5 Counter Register */
  577. #define TIMER5_PERIOD 0xffc01658 /* Timer 5 Period Register */
  578. #define TIMER5_WIDTH 0xffc0165c /* Timer 5 Width Register */
  579. #define TIMER6_CONFIG 0xffc01660 /* Timer 6 Configuration Register */
  580. #define TIMER6_COUNTER 0xffc01664 /* Timer 6 Counter Register */
  581. #define TIMER6_PERIOD 0xffc01668 /* Timer 6 Period Register */
  582. #define TIMER6_WIDTH 0xffc0166c /* Timer 6 Width Register */
  583. #define TIMER7_CONFIG 0xffc01670 /* Timer 7 Configuration Register */
  584. #define TIMER7_COUNTER 0xffc01674 /* Timer 7 Counter Register */
  585. #define TIMER7_PERIOD 0xffc01678 /* Timer 7 Period Register */
  586. #define TIMER7_WIDTH 0xffc0167c /* Timer 7 Width Register */
  587. /* Timer Group of 8 */
  588. #define TIMER_ENABLE0 0xffc01680 /* Timer Group of 8 Enable Register */
  589. #define TIMER_DISABLE0 0xffc01684 /* Timer Group of 8 Disable Register */
  590. #define TIMER_STATUS0 0xffc01688 /* Timer Group of 8 Status Register */
  591. /* DMAC1 Registers */
  592. #define DMAC1_TCPER 0xffc01b0c /* DMA Controller 1 Traffic Control Periods Register */
  593. #define DMAC1_TCCNT 0xffc01b10 /* DMA Controller 1 Current Counts Register */
  594. /* DMA Channel 12 Registers */
  595. #define DMA12_NEXT_DESC_PTR 0xffc01c00 /* DMA Channel 12 Next Descriptor Pointer Register */
  596. #define DMA12_START_ADDR 0xffc01c04 /* DMA Channel 12 Start Address Register */
  597. #define DMA12_CONFIG 0xffc01c08 /* DMA Channel 12 Configuration Register */
  598. #define DMA12_X_COUNT 0xffc01c10 /* DMA Channel 12 X Count Register */
  599. #define DMA12_X_MODIFY 0xffc01c14 /* DMA Channel 12 X Modify Register */
  600. #define DMA12_Y_COUNT 0xffc01c18 /* DMA Channel 12 Y Count Register */
  601. #define DMA12_Y_MODIFY 0xffc01c1c /* DMA Channel 12 Y Modify Register */
  602. #define DMA12_CURR_DESC_PTR 0xffc01c20 /* DMA Channel 12 Current Descriptor Pointer Register */
  603. #define DMA12_CURR_ADDR 0xffc01c24 /* DMA Channel 12 Current Address Register */
  604. #define DMA12_IRQ_STATUS 0xffc01c28 /* DMA Channel 12 Interrupt/Status Register */
  605. #define DMA12_PERIPHERAL_MAP 0xffc01c2c /* DMA Channel 12 Peripheral Map Register */
  606. #define DMA12_CURR_X_COUNT 0xffc01c30 /* DMA Channel 12 Current X Count Register */
  607. #define DMA12_CURR_Y_COUNT 0xffc01c38 /* DMA Channel 12 Current Y Count Register */
  608. /* DMA Channel 13 Registers */
  609. #define DMA13_NEXT_DESC_PTR 0xffc01c40 /* DMA Channel 13 Next Descriptor Pointer Register */
  610. #define DMA13_START_ADDR 0xffc01c44 /* DMA Channel 13 Start Address Register */
  611. #define DMA13_CONFIG 0xffc01c48 /* DMA Channel 13 Configuration Register */
  612. #define DMA13_X_COUNT 0xffc01c50 /* DMA Channel 13 X Count Register */
  613. #define DMA13_X_MODIFY 0xffc01c54 /* DMA Channel 13 X Modify Register */
  614. #define DMA13_Y_COUNT 0xffc01c58 /* DMA Channel 13 Y Count Register */
  615. #define DMA13_Y_MODIFY 0xffc01c5c /* DMA Channel 13 Y Modify Register */
  616. #define DMA13_CURR_DESC_PTR 0xffc01c60 /* DMA Channel 13 Current Descriptor Pointer Register */
  617. #define DMA13_CURR_ADDR 0xffc01c64 /* DMA Channel 13 Current Address Register */
  618. #define DMA13_IRQ_STATUS 0xffc01c68 /* DMA Channel 13 Interrupt/Status Register */
  619. #define DMA13_PERIPHERAL_MAP 0xffc01c6c /* DMA Channel 13 Peripheral Map Register */
  620. #define DMA13_CURR_X_COUNT 0xffc01c70 /* DMA Channel 13 Current X Count Register */
  621. #define DMA13_CURR_Y_COUNT 0xffc01c78 /* DMA Channel 13 Current Y Count Register */
  622. /* DMA Channel 14 Registers */
  623. #define DMA14_NEXT_DESC_PTR 0xffc01c80 /* DMA Channel 14 Next Descriptor Pointer Register */
  624. #define DMA14_START_ADDR 0xffc01c84 /* DMA Channel 14 Start Address Register */
  625. #define DMA14_CONFIG 0xffc01c88 /* DMA Channel 14 Configuration Register */
  626. #define DMA14_X_COUNT 0xffc01c90 /* DMA Channel 14 X Count Register */
  627. #define DMA14_X_MODIFY 0xffc01c94 /* DMA Channel 14 X Modify Register */
  628. #define DMA14_Y_COUNT 0xffc01c98 /* DMA Channel 14 Y Count Register */
  629. #define DMA14_Y_MODIFY 0xffc01c9c /* DMA Channel 14 Y Modify Register */
  630. #define DMA14_CURR_DESC_PTR 0xffc01ca0 /* DMA Channel 14 Current Descriptor Pointer Register */
  631. #define DMA14_CURR_ADDR 0xffc01ca4 /* DMA Channel 14 Current Address Register */
  632. #define DMA14_IRQ_STATUS 0xffc01ca8 /* DMA Channel 14 Interrupt/Status Register */
  633. #define DMA14_PERIPHERAL_MAP 0xffc01cac /* DMA Channel 14 Peripheral Map Register */
  634. #define DMA14_CURR_X_COUNT 0xffc01cb0 /* DMA Channel 14 Current X Count Register */
  635. #define DMA14_CURR_Y_COUNT 0xffc01cb8 /* DMA Channel 14 Current Y Count Register */
  636. /* DMA Channel 15 Registers */
  637. #define DMA15_NEXT_DESC_PTR 0xffc01cc0 /* DMA Channel 15 Next Descriptor Pointer Register */
  638. #define DMA15_START_ADDR 0xffc01cc4 /* DMA Channel 15 Start Address Register */
  639. #define DMA15_CONFIG 0xffc01cc8 /* DMA Channel 15 Configuration Register */
  640. #define DMA15_X_COUNT 0xffc01cd0 /* DMA Channel 15 X Count Register */
  641. #define DMA15_X_MODIFY 0xffc01cd4 /* DMA Channel 15 X Modify Register */
  642. #define DMA15_Y_COUNT 0xffc01cd8 /* DMA Channel 15 Y Count Register */
  643. #define DMA15_Y_MODIFY 0xffc01cdc /* DMA Channel 15 Y Modify Register */
  644. #define DMA15_CURR_DESC_PTR 0xffc01ce0 /* DMA Channel 15 Current Descriptor Pointer Register */
  645. #define DMA15_CURR_ADDR 0xffc01ce4 /* DMA Channel 15 Current Address Register */
  646. #define DMA15_IRQ_STATUS 0xffc01ce8 /* DMA Channel 15 Interrupt/Status Register */
  647. #define DMA15_PERIPHERAL_MAP 0xffc01cec /* DMA Channel 15 Peripheral Map Register */
  648. #define DMA15_CURR_X_COUNT 0xffc01cf0 /* DMA Channel 15 Current X Count Register */
  649. #define DMA15_CURR_Y_COUNT 0xffc01cf8 /* DMA Channel 15 Current Y Count Register */
  650. /* DMA Channel 16 Registers */
  651. #define DMA16_NEXT_DESC_PTR 0xffc01d00 /* DMA Channel 16 Next Descriptor Pointer Register */
  652. #define DMA16_START_ADDR 0xffc01d04 /* DMA Channel 16 Start Address Register */
  653. #define DMA16_CONFIG 0xffc01d08 /* DMA Channel 16 Configuration Register */
  654. #define DMA16_X_COUNT 0xffc01d10 /* DMA Channel 16 X Count Register */
  655. #define DMA16_X_MODIFY 0xffc01d14 /* DMA Channel 16 X Modify Register */
  656. #define DMA16_Y_COUNT 0xffc01d18 /* DMA Channel 16 Y Count Register */
  657. #define DMA16_Y_MODIFY 0xffc01d1c /* DMA Channel 16 Y Modify Register */
  658. #define DMA16_CURR_DESC_PTR 0xffc01d20 /* DMA Channel 16 Current Descriptor Pointer Register */
  659. #define DMA16_CURR_ADDR 0xffc01d24 /* DMA Channel 16 Current Address Register */
  660. #define DMA16_IRQ_STATUS 0xffc01d28 /* DMA Channel 16 Interrupt/Status Register */
  661. #define DMA16_PERIPHERAL_MAP 0xffc01d2c /* DMA Channel 16 Peripheral Map Register */
  662. #define DMA16_CURR_X_COUNT 0xffc01d30 /* DMA Channel 16 Current X Count Register */
  663. #define DMA16_CURR_Y_COUNT 0xffc01d38 /* DMA Channel 16 Current Y Count Register */
  664. /* DMA Channel 17 Registers */
  665. #define DMA17_NEXT_DESC_PTR 0xffc01d40 /* DMA Channel 17 Next Descriptor Pointer Register */
  666. #define DMA17_START_ADDR 0xffc01d44 /* DMA Channel 17 Start Address Register */
  667. #define DMA17_CONFIG 0xffc01d48 /* DMA Channel 17 Configuration Register */
  668. #define DMA17_X_COUNT 0xffc01d50 /* DMA Channel 17 X Count Register */
  669. #define DMA17_X_MODIFY 0xffc01d54 /* DMA Channel 17 X Modify Register */
  670. #define DMA17_Y_COUNT 0xffc01d58 /* DMA Channel 17 Y Count Register */
  671. #define DMA17_Y_MODIFY 0xffc01d5c /* DMA Channel 17 Y Modify Register */
  672. #define DMA17_CURR_DESC_PTR 0xffc01d60 /* DMA Channel 17 Current Descriptor Pointer Register */
  673. #define DMA17_CURR_ADDR 0xffc01d64 /* DMA Channel 17 Current Address Register */
  674. #define DMA17_IRQ_STATUS 0xffc01d68 /* DMA Channel 17 Interrupt/Status Register */
  675. #define DMA17_PERIPHERAL_MAP 0xffc01d6c /* DMA Channel 17 Peripheral Map Register */
  676. #define DMA17_CURR_X_COUNT 0xffc01d70 /* DMA Channel 17 Current X Count Register */
  677. #define DMA17_CURR_Y_COUNT 0xffc01d78 /* DMA Channel 17 Current Y Count Register */
  678. /* DMA Channel 18 Registers */
  679. #define DMA18_NEXT_DESC_PTR 0xffc01d80 /* DMA Channel 18 Next Descriptor Pointer Register */
  680. #define DMA18_START_ADDR 0xffc01d84 /* DMA Channel 18 Start Address Register */
  681. #define DMA18_CONFIG 0xffc01d88 /* DMA Channel 18 Configuration Register */
  682. #define DMA18_X_COUNT 0xffc01d90 /* DMA Channel 18 X Count Register */
  683. #define DMA18_X_MODIFY 0xffc01d94 /* DMA Channel 18 X Modify Register */
  684. #define DMA18_Y_COUNT 0xffc01d98 /* DMA Channel 18 Y Count Register */
  685. #define DMA18_Y_MODIFY 0xffc01d9c /* DMA Channel 18 Y Modify Register */
  686. #define DMA18_CURR_DESC_PTR 0xffc01da0 /* DMA Channel 18 Current Descriptor Pointer Register */
  687. #define DMA18_CURR_ADDR 0xffc01da4 /* DMA Channel 18 Current Address Register */
  688. #define DMA18_IRQ_STATUS 0xffc01da8 /* DMA Channel 18 Interrupt/Status Register */
  689. #define DMA18_PERIPHERAL_MAP 0xffc01dac /* DMA Channel 18 Peripheral Map Register */
  690. #define DMA18_CURR_X_COUNT 0xffc01db0 /* DMA Channel 18 Current X Count Register */
  691. #define DMA18_CURR_Y_COUNT 0xffc01db8 /* DMA Channel 18 Current Y Count Register */
  692. /* DMA Channel 19 Registers */
  693. #define DMA19_NEXT_DESC_PTR 0xffc01dc0 /* DMA Channel 19 Next Descriptor Pointer Register */
  694. #define DMA19_START_ADDR 0xffc01dc4 /* DMA Channel 19 Start Address Register */
  695. #define DMA19_CONFIG 0xffc01dc8 /* DMA Channel 19 Configuration Register */
  696. #define DMA19_X_COUNT 0xffc01dd0 /* DMA Channel 19 X Count Register */
  697. #define DMA19_X_MODIFY 0xffc01dd4 /* DMA Channel 19 X Modify Register */
  698. #define DMA19_Y_COUNT 0xffc01dd8 /* DMA Channel 19 Y Count Register */
  699. #define DMA19_Y_MODIFY 0xffc01ddc /* DMA Channel 19 Y Modify Register */
  700. #define DMA19_CURR_DESC_PTR 0xffc01de0 /* DMA Channel 19 Current Descriptor Pointer Register */
  701. #define DMA19_CURR_ADDR 0xffc01de4 /* DMA Channel 19 Current Address Register */
  702. #define DMA19_IRQ_STATUS 0xffc01de8 /* DMA Channel 19 Interrupt/Status Register */
  703. #define DMA19_PERIPHERAL_MAP 0xffc01dec /* DMA Channel 19 Peripheral Map Register */
  704. #define DMA19_CURR_X_COUNT 0xffc01df0 /* DMA Channel 19 Current X Count Register */
  705. #define DMA19_CURR_Y_COUNT 0xffc01df8 /* DMA Channel 19 Current Y Count Register */
  706. /* DMA Channel 20 Registers */
  707. #define DMA20_NEXT_DESC_PTR 0xffc01e00 /* DMA Channel 20 Next Descriptor Pointer Register */
  708. #define DMA20_START_ADDR 0xffc01e04 /* DMA Channel 20 Start Address Register */
  709. #define DMA20_CONFIG 0xffc01e08 /* DMA Channel 20 Configuration Register */
  710. #define DMA20_X_COUNT 0xffc01e10 /* DMA Channel 20 X Count Register */
  711. #define DMA20_X_MODIFY 0xffc01e14 /* DMA Channel 20 X Modify Register */
  712. #define DMA20_Y_COUNT 0xffc01e18 /* DMA Channel 20 Y Count Register */
  713. #define DMA20_Y_MODIFY 0xffc01e1c /* DMA Channel 20 Y Modify Register */
  714. #define DMA20_CURR_DESC_PTR 0xffc01e20 /* DMA Channel 20 Current Descriptor Pointer Register */
  715. #define DMA20_CURR_ADDR 0xffc01e24 /* DMA Channel 20 Current Address Register */
  716. #define DMA20_IRQ_STATUS 0xffc01e28 /* DMA Channel 20 Interrupt/Status Register */
  717. #define DMA20_PERIPHERAL_MAP 0xffc01e2c /* DMA Channel 20 Peripheral Map Register */
  718. #define DMA20_CURR_X_COUNT 0xffc01e30 /* DMA Channel 20 Current X Count Register */
  719. #define DMA20_CURR_Y_COUNT 0xffc01e38 /* DMA Channel 20 Current Y Count Register */
  720. /* DMA Channel 21 Registers */
  721. #define DMA21_NEXT_DESC_PTR 0xffc01e40 /* DMA Channel 21 Next Descriptor Pointer Register */
  722. #define DMA21_START_ADDR 0xffc01e44 /* DMA Channel 21 Start Address Register */
  723. #define DMA21_CONFIG 0xffc01e48 /* DMA Channel 21 Configuration Register */
  724. #define DMA21_X_COUNT 0xffc01e50 /* DMA Channel 21 X Count Register */
  725. #define DMA21_X_MODIFY 0xffc01e54 /* DMA Channel 21 X Modify Register */
  726. #define DMA21_Y_COUNT 0xffc01e58 /* DMA Channel 21 Y Count Register */
  727. #define DMA21_Y_MODIFY 0xffc01e5c /* DMA Channel 21 Y Modify Register */
  728. #define DMA21_CURR_DESC_PTR 0xffc01e60 /* DMA Channel 21 Current Descriptor Pointer Register */
  729. #define DMA21_CURR_ADDR 0xffc01e64 /* DMA Channel 21 Current Address Register */
  730. #define DMA21_IRQ_STATUS 0xffc01e68 /* DMA Channel 21 Interrupt/Status Register */
  731. #define DMA21_PERIPHERAL_MAP 0xffc01e6c /* DMA Channel 21 Peripheral Map Register */
  732. #define DMA21_CURR_X_COUNT 0xffc01e70 /* DMA Channel 21 Current X Count Register */
  733. #define DMA21_CURR_Y_COUNT 0xffc01e78 /* DMA Channel 21 Current Y Count Register */
  734. /* DMA Channel 22 Registers */
  735. #define DMA22_NEXT_DESC_PTR 0xffc01e80 /* DMA Channel 22 Next Descriptor Pointer Register */
  736. #define DMA22_START_ADDR 0xffc01e84 /* DMA Channel 22 Start Address Register */
  737. #define DMA22_CONFIG 0xffc01e88 /* DMA Channel 22 Configuration Register */
  738. #define DMA22_X_COUNT 0xffc01e90 /* DMA Channel 22 X Count Register */
  739. #define DMA22_X_MODIFY 0xffc01e94 /* DMA Channel 22 X Modify Register */
  740. #define DMA22_Y_COUNT 0xffc01e98 /* DMA Channel 22 Y Count Register */
  741. #define DMA22_Y_MODIFY 0xffc01e9c /* DMA Channel 22 Y Modify Register */
  742. #define DMA22_CURR_DESC_PTR 0xffc01ea0 /* DMA Channel 22 Current Descriptor Pointer Register */
  743. #define DMA22_CURR_ADDR 0xffc01ea4 /* DMA Channel 22 Current Address Register */
  744. #define DMA22_IRQ_STATUS 0xffc01ea8 /* DMA Channel 22 Interrupt/Status Register */
  745. #define DMA22_PERIPHERAL_MAP 0xffc01eac /* DMA Channel 22 Peripheral Map Register */
  746. #define DMA22_CURR_X_COUNT 0xffc01eb0 /* DMA Channel 22 Current X Count Register */
  747. #define DMA22_CURR_Y_COUNT 0xffc01eb8 /* DMA Channel 22 Current Y Count Register */
  748. /* DMA Channel 23 Registers */
  749. #define DMA23_NEXT_DESC_PTR 0xffc01ec0 /* DMA Channel 23 Next Descriptor Pointer Register */
  750. #define DMA23_START_ADDR 0xffc01ec4 /* DMA Channel 23 Start Address Register */
  751. #define DMA23_CONFIG 0xffc01ec8 /* DMA Channel 23 Configuration Register */
  752. #define DMA23_X_COUNT 0xffc01ed0 /* DMA Channel 23 X Count Register */
  753. #define DMA23_X_MODIFY 0xffc01ed4 /* DMA Channel 23 X Modify Register */
  754. #define DMA23_Y_COUNT 0xffc01ed8 /* DMA Channel 23 Y Count Register */
  755. #define DMA23_Y_MODIFY 0xffc01edc /* DMA Channel 23 Y Modify Register */
  756. #define DMA23_CURR_DESC_PTR 0xffc01ee0 /* DMA Channel 23 Current Descriptor Pointer Register */
  757. #define DMA23_CURR_ADDR 0xffc01ee4 /* DMA Channel 23 Current Address Register */
  758. #define DMA23_IRQ_STATUS 0xffc01ee8 /* DMA Channel 23 Interrupt/Status Register */
  759. #define DMA23_PERIPHERAL_MAP 0xffc01eec /* DMA Channel 23 Peripheral Map Register */
  760. #define DMA23_CURR_X_COUNT 0xffc01ef0 /* DMA Channel 23 Current X Count Register */
  761. #define DMA23_CURR_Y_COUNT 0xffc01ef8 /* DMA Channel 23 Current Y Count Register */
  762. /* MDMA Stream 2 Registers */
  763. #define MDMA_D2_NEXT_DESC_PTR 0xffc01f00 /* Memory DMA Stream 2 Destination Next Descriptor Pointer Register */
  764. #define MDMA_D2_START_ADDR 0xffc01f04 /* Memory DMA Stream 2 Destination Start Address Register */
  765. #define MDMA_D2_CONFIG 0xffc01f08 /* Memory DMA Stream 2 Destination Configuration Register */
  766. #define MDMA_D2_X_COUNT 0xffc01f10 /* Memory DMA Stream 2 Destination X Count Register */
  767. #define MDMA_D2_X_MODIFY 0xffc01f14 /* Memory DMA Stream 2 Destination X Modify Register */
  768. #define MDMA_D2_Y_COUNT 0xffc01f18 /* Memory DMA Stream 2 Destination Y Count Register */
  769. #define MDMA_D2_Y_MODIFY 0xffc01f1c /* Memory DMA Stream 2 Destination Y Modify Register */
  770. #define MDMA_D2_CURR_DESC_PTR 0xffc01f20 /* Memory DMA Stream 2 Destination Current Descriptor Pointer Register */
  771. #define MDMA_D2_CURR_ADDR 0xffc01f24 /* Memory DMA Stream 2 Destination Current Address Register */
  772. #define MDMA_D2_IRQ_STATUS 0xffc01f28 /* Memory DMA Stream 2 Destination Interrupt/Status Register */
  773. #define MDMA_D2_PERIPHERAL_MAP 0xffc01f2c /* Memory DMA Stream 2 Destination Peripheral Map Register */
  774. #define MDMA_D2_CURR_X_COUNT 0xffc01f30 /* Memory DMA Stream 2 Destination Current X Count Register */
  775. #define MDMA_D2_CURR_Y_COUNT 0xffc01f38 /* Memory DMA Stream 2 Destination Current Y Count Register */
  776. #define MDMA_S2_NEXT_DESC_PTR 0xffc01f40 /* Memory DMA Stream 2 Source Next Descriptor Pointer Register */
  777. #define MDMA_S2_START_ADDR 0xffc01f44 /* Memory DMA Stream 2 Source Start Address Register */
  778. #define MDMA_S2_CONFIG 0xffc01f48 /* Memory DMA Stream 2 Source Configuration Register */
  779. #define MDMA_S2_X_COUNT 0xffc01f50 /* Memory DMA Stream 2 Source X Count Register */
  780. #define MDMA_S2_X_MODIFY 0xffc01f54 /* Memory DMA Stream 2 Source X Modify Register */
  781. #define MDMA_S2_Y_COUNT 0xffc01f58 /* Memory DMA Stream 2 Source Y Count Register */
  782. #define MDMA_S2_Y_MODIFY 0xffc01f5c /* Memory DMA Stream 2 Source Y Modify Register */
  783. #define MDMA_S2_CURR_DESC_PTR 0xffc01f60 /* Memory DMA Stream 2 Source Current Descriptor Pointer Register */
  784. #define MDMA_S2_CURR_ADDR 0xffc01f64 /* Memory DMA Stream 2 Source Current Address Register */
  785. #define MDMA_S2_IRQ_STATUS 0xffc01f68 /* Memory DMA Stream 2 Source Interrupt/Status Register */
  786. #define MDMA_S2_PERIPHERAL_MAP 0xffc01f6c /* Memory DMA Stream 2 Source Peripheral Map Register */
  787. #define MDMA_S2_CURR_X_COUNT 0xffc01f70 /* Memory DMA Stream 2 Source Current X Count Register */
  788. #define MDMA_S2_CURR_Y_COUNT 0xffc01f78 /* Memory DMA Stream 2 Source Current Y Count Register */
  789. /* MDMA Stream 3 Registers */
  790. #define MDMA_D3_NEXT_DESC_PTR 0xffc01f80 /* Memory DMA Stream 3 Destination Next Descriptor Pointer Register */
  791. #define MDMA_D3_START_ADDR 0xffc01f84 /* Memory DMA Stream 3 Destination Start Address Register */
  792. #define MDMA_D3_CONFIG 0xffc01f88 /* Memory DMA Stream 3 Destination Configuration Register */
  793. #define MDMA_D3_X_COUNT 0xffc01f90 /* Memory DMA Stream 3 Destination X Count Register */
  794. #define MDMA_D3_X_MODIFY 0xffc01f94 /* Memory DMA Stream 3 Destination X Modify Register */
  795. #define MDMA_D3_Y_COUNT 0xffc01f98 /* Memory DMA Stream 3 Destination Y Count Register */
  796. #define MDMA_D3_Y_MODIFY 0xffc01f9c /* Memory DMA Stream 3 Destination Y Modify Register */
  797. #define MDMA_D3_CURR_DESC_PTR 0xffc01fa0 /* Memory DMA Stream 3 Destination Current Descriptor Pointer Register */
  798. #define MDMA_D3_CURR_ADDR 0xffc01fa4 /* Memory DMA Stream 3 Destination Current Address Register */
  799. #define MDMA_D3_IRQ_STATUS 0xffc01fa8 /* Memory DMA Stream 3 Destination Interrupt/Status Register */
  800. #define MDMA_D3_PERIPHERAL_MAP 0xffc01fac /* Memory DMA Stream 3 Destination Peripheral Map Register */
  801. #define MDMA_D3_CURR_X_COUNT 0xffc01fb0 /* Memory DMA Stream 3 Destination Current X Count Register */
  802. #define MDMA_D3_CURR_Y_COUNT 0xffc01fb8 /* Memory DMA Stream 3 Destination Current Y Count Register */
  803. #define MDMA_S3_NEXT_DESC_PTR 0xffc01fc0 /* Memory DMA Stream 3 Source Next Descriptor Pointer Register */
  804. #define MDMA_S3_START_ADDR 0xffc01fc4 /* Memory DMA Stream 3 Source Start Address Register */
  805. #define MDMA_S3_CONFIG 0xffc01fc8 /* Memory DMA Stream 3 Source Configuration Register */
  806. #define MDMA_S3_X_COUNT 0xffc01fd0 /* Memory DMA Stream 3 Source X Count Register */
  807. #define MDMA_S3_X_MODIFY 0xffc01fd4 /* Memory DMA Stream 3 Source X Modify Register */
  808. #define MDMA_S3_Y_COUNT 0xffc01fd8 /* Memory DMA Stream 3 Source Y Count Register */
  809. #define MDMA_S3_Y_MODIFY 0xffc01fdc /* Memory DMA Stream 3 Source Y Modify Register */
  810. #define MDMA_S3_CURR_DESC_PTR 0xffc01fe0 /* Memory DMA Stream 3 Source Current Descriptor Pointer Register */
  811. #define MDMA_S3_CURR_ADDR 0xffc01fe4 /* Memory DMA Stream 3 Source Current Address Register */
  812. #define MDMA_S3_IRQ_STATUS 0xffc01fe8 /* Memory DMA Stream 3 Source Interrupt/Status Register */
  813. #define MDMA_S3_PERIPHERAL_MAP 0xffc01fec /* Memory DMA Stream 3 Source Peripheral Map Register */
  814. #define MDMA_S3_CURR_X_COUNT 0xffc01ff0 /* Memory DMA Stream 3 Source Current X Count Register */
  815. #define MDMA_S3_CURR_Y_COUNT 0xffc01ff8 /* Memory DMA Stream 3 Source Current Y Count Register */
  816. /* UART1 Registers */
  817. #define UART1_DLL 0xffc02000 /* Divisor Latch Low Byte */
  818. #define UART1_DLH 0xffc02004 /* Divisor Latch High Byte */
  819. #define UART1_GCTL 0xffc02008 /* Global Control Register */
  820. #define UART1_LCR 0xffc0200c /* Line Control Register */
  821. #define UART1_MCR 0xffc02010 /* Modem Control Register */
  822. #define UART1_LSR 0xffc02014 /* Line Status Register */
  823. #define UART1_MSR 0xffc02018 /* Modem Status Register */
  824. #define UART1_SCR 0xffc0201c /* Scratch Register */
  825. #define UART1_IER_SET 0xffc02020 /* Interrupt Enable Register Set */
  826. #define UART1_IER_CLEAR 0xffc02024 /* Interrupt Enable Register Clear */
  827. #define UART1_THR 0xffc02028 /* Transmit Hold Register */
  828. #define UART1_RBR 0xffc0202c /* Receive Buffer Register */
  829. /* UART2 is not defined in the shared file because it is not available on the ADSP-BF542 and ADSP-BF544 processors */
  830. /* SPI1 Registers */
  831. #define SPI1_REGBASE 0xffc02300
  832. #define SPI1_CTL 0xffc02300 /* SPI1 Control Register */
  833. #define SPI1_FLG 0xffc02304 /* SPI1 Flag Register */
  834. #define SPI1_STAT 0xffc02308 /* SPI1 Status Register */
  835. #define SPI1_TDBR 0xffc0230c /* SPI1 Transmit Data Buffer Register */
  836. #define SPI1_RDBR 0xffc02310 /* SPI1 Receive Data Buffer Register */
  837. #define SPI1_BAUD 0xffc02314 /* SPI1 Baud Rate Register */
  838. #define SPI1_SHADOW 0xffc02318 /* SPI1 Receive Data Buffer Shadow Register */
  839. /* SPORT2 Registers */
  840. #define SPORT2_TCR1 0xffc02500 /* SPORT2 Transmit Configuration 1 Register */
  841. #define SPORT2_TCR2 0xffc02504 /* SPORT2 Transmit Configuration 2 Register */
  842. #define SPORT2_TCLKDIV 0xffc02508 /* SPORT2 Transmit Serial Clock Divider Register */
  843. #define SPORT2_TFSDIV 0xffc0250c /* SPORT2 Transmit Frame Sync Divider Register */
  844. #define SPORT2_TX 0xffc02510 /* SPORT2 Transmit Data Register */
  845. #define SPORT2_RX 0xffc02518 /* SPORT2 Receive Data Register */
  846. #define SPORT2_RCR1 0xffc02520 /* SPORT2 Receive Configuration 1 Register */
  847. #define SPORT2_RCR2 0xffc02524 /* SPORT2 Receive Configuration 2 Register */
  848. #define SPORT2_RCLKDIV 0xffc02528 /* SPORT2 Receive Serial Clock Divider Register */
  849. #define SPORT2_RFSDIV 0xffc0252c /* SPORT2 Receive Frame Sync Divider Register */
  850. #define SPORT2_STAT 0xffc02530 /* SPORT2 Status Register */
  851. #define SPORT2_CHNL 0xffc02534 /* SPORT2 Current Channel Register */
  852. #define SPORT2_MCMC1 0xffc02538 /* SPORT2 Multi channel Configuration Register 1 */
  853. #define SPORT2_MCMC2 0xffc0253c /* SPORT2 Multi channel Configuration Register 2 */
  854. #define SPORT2_MTCS0 0xffc02540 /* SPORT2 Multi channel Transmit Select Register 0 */
  855. #define SPORT2_MTCS1 0xffc02544 /* SPORT2 Multi channel Transmit Select Register 1 */
  856. #define SPORT2_MTCS2 0xffc02548 /* SPORT2 Multi channel Transmit Select Register 2 */
  857. #define SPORT2_MTCS3 0xffc0254c /* SPORT2 Multi channel Transmit Select Register 3 */
  858. #define SPORT2_MRCS0 0xffc02550 /* SPORT2 Multi channel Receive Select Register 0 */
  859. #define SPORT2_MRCS1 0xffc02554 /* SPORT2 Multi channel Receive Select Register 1 */
  860. #define SPORT2_MRCS2 0xffc02558 /* SPORT2 Multi channel Receive Select Register 2 */
  861. #define SPORT2_MRCS3 0xffc0255c /* SPORT2 Multi channel Receive Select Register 3 */
  862. /* SPORT3 Registers */
  863. #define SPORT3_TCR1 0xffc02600 /* SPORT3 Transmit Configuration 1 Register */
  864. #define SPORT3_TCR2 0xffc02604 /* SPORT3 Transmit Configuration 2 Register */
  865. #define SPORT3_TCLKDIV 0xffc02608 /* SPORT3 Transmit Serial Clock Divider Register */
  866. #define SPORT3_TFSDIV 0xffc0260c /* SPORT3 Transmit Frame Sync Divider Register */
  867. #define SPORT3_TX 0xffc02610 /* SPORT3 Transmit Data Register */
  868. #define SPORT3_RX 0xffc02618 /* SPORT3 Receive Data Register */
  869. #define SPORT3_RCR1 0xffc02620 /* SPORT3 Receive Configuration 1 Register */
  870. #define SPORT3_RCR2 0xffc02624 /* SPORT3 Receive Configuration 2 Register */
  871. #define SPORT3_RCLKDIV 0xffc02628 /* SPORT3 Receive Serial Clock Divider Register */
  872. #define SPORT3_RFSDIV 0xffc0262c /* SPORT3 Receive Frame Sync Divider Register */
  873. #define SPORT3_STAT 0xffc02630 /* SPORT3 Status Register */
  874. #define SPORT3_CHNL 0xffc02634 /* SPORT3 Current Channel Register */
  875. #define SPORT3_MCMC1 0xffc02638 /* SPORT3 Multi channel Configuration Register 1 */
  876. #define SPORT3_MCMC2 0xffc0263c /* SPORT3 Multi channel Configuration Register 2 */
  877. #define SPORT3_MTCS0 0xffc02640 /* SPORT3 Multi channel Transmit Select Register 0 */
  878. #define SPORT3_MTCS1 0xffc02644 /* SPORT3 Multi channel Transmit Select Register 1 */
  879. #define SPORT3_MTCS2 0xffc02648 /* SPORT3 Multi channel Transmit Select Register 2 */
  880. #define SPORT3_MTCS3 0xffc0264c /* SPORT3 Multi channel Transmit Select Register 3 */
  881. #define SPORT3_MRCS0 0xffc02650 /* SPORT3 Multi channel Receive Select Register 0 */
  882. #define SPORT3_MRCS1 0xffc02654 /* SPORT3 Multi channel Receive Select Register 1 */
  883. #define SPORT3_MRCS2 0xffc02658 /* SPORT3 Multi channel Receive Select Register 2 */
  884. #define SPORT3_MRCS3 0xffc0265c /* SPORT3 Multi channel Receive Select Register 3 */
  885. /* EPPI2 Registers */
  886. #define EPPI2_STATUS 0xffc02900 /* EPPI2 Status Register */
  887. #define EPPI2_HCOUNT 0xffc02904 /* EPPI2 Horizontal Transfer Count Register */
  888. #define EPPI2_HDELAY 0xffc02908 /* EPPI2 Horizontal Delay Count Register */
  889. #define EPPI2_VCOUNT 0xffc0290c /* EPPI2 Vertical Transfer Count Register */
  890. #define EPPI2_VDELAY 0xffc02910 /* EPPI2 Vertical Delay Count Register */
  891. #define EPPI2_FRAME 0xffc02914 /* EPPI2 Lines per Frame Register */
  892. #define EPPI2_LINE 0xffc02918 /* EPPI2 Samples per Line Register */
  893. #define EPPI2_CLKDIV 0xffc0291c /* EPPI2 Clock Divide Register */
  894. #define EPPI2_CONTROL 0xffc02920 /* EPPI2 Control Register */
  895. #define EPPI2_FS1W_HBL 0xffc02924 /* EPPI2 FS1 Width Register / EPPI2 Horizontal Blanking Samples Per Line Register */
  896. #define EPPI2_FS1P_AVPL 0xffc02928 /* EPPI2 FS1 Period Register / EPPI2 Active Video Samples Per Line Register */
  897. #define EPPI2_FS2W_LVB 0xffc0292c /* EPPI2 FS2 Width Register / EPPI2 Lines of Vertical Blanking Register */
  898. #define EPPI2_FS2P_LAVF 0xffc02930 /* EPPI2 FS2 Period Register/ EPPI2 Lines of Active Video Per Field Register */
  899. #define EPPI2_CLIP 0xffc02934 /* EPPI2 Clipping Register */
  900. /* CAN Controller 0 Config 1 Registers */
  901. #define CAN0_MC1 0xffc02a00 /* CAN Controller 0 Mailbox Configuration Register 1 */
  902. #define CAN0_MD1 0xffc02a04 /* CAN Controller 0 Mailbox Direction Register 1 */
  903. #define CAN0_TRS1 0xffc02a08 /* CAN Controller 0 Transmit Request Set Register 1 */
  904. #define CAN0_TRR1 0xffc02a0c /* CAN Controller 0 Transmit Request Reset Register 1 */
  905. #define CAN0_TA1 0xffc02a10 /* CAN Controller 0 Transmit Acknowledge Register 1 */
  906. #define CAN0_AA1 0xffc02a14 /* CAN Controller 0 Abort Acknowledge Register 1 */
  907. #define CAN0_RMP1 0xffc02a18 /* CAN Controller 0 Receive Message Pending Register 1 */
  908. #define CAN0_RML1 0xffc02a1c /* CAN Controller 0 Receive Message Lost Register 1 */
  909. #define CAN0_MBTIF1 0xffc02a20 /* CAN Controller 0 Mailbox Transmit Interrupt Flag Register 1 */
  910. #define CAN0_MBRIF1 0xffc02a24 /* CAN Controller 0 Mailbox Receive Interrupt Flag Register 1 */
  911. #define CAN0_MBIM1 0xffc02a28 /* CAN Controller 0 Mailbox Interrupt Mask Register 1 */
  912. #define CAN0_RFH1 0xffc02a2c /* CAN Controller 0 Remote Frame Handling Enable Register 1 */
  913. #define CAN0_OPSS1 0xffc02a30 /* CAN Controller 0 Overwrite Protection Single Shot Transmit Register 1 */
  914. /* CAN Controller 0 Config 2 Registers */
  915. #define CAN0_MC2 0xffc02a40 /* CAN Controller 0 Mailbox Configuration Register 2 */
  916. #define CAN0_MD2 0xffc02a44 /* CAN Controller 0 Mailbox Direction Register 2 */
  917. #define CAN0_TRS2 0xffc02a48 /* CAN Controller 0 Transmit Request Set Register 2 */
  918. #define CAN0_TRR2 0xffc02a4c /* CAN Controller 0 Transmit Request Reset Register 2 */
  919. #define CAN0_TA2 0xffc02a50 /* CAN Controller 0 Transmit Acknowledge Register 2 */
  920. #define CAN0_AA2 0xffc02a54 /* CAN Controller 0 Abort Acknowledge Register 2 */
  921. #define CAN0_RMP2 0xffc02a58 /* CAN Controller 0 Receive Message Pending Register 2 */
  922. #define CAN0_RML2 0xffc02a5c /* CAN Controller 0 Receive Message Lost Register 2 */
  923. #define CAN0_MBTIF2 0xffc02a60 /* CAN Controller 0 Mailbox Transmit Interrupt Flag Register 2 */
  924. #define CAN0_MBRIF2 0xffc02a64 /* CAN Controller 0 Mailbox Receive Interrupt Flag Register 2 */
  925. #define CAN0_MBIM2 0xffc02a68 /* CAN Controller 0 Mailbox Interrupt Mask Register 2 */
  926. #define CAN0_RFH2 0xffc02a6c /* CAN Controller 0 Remote Frame Handling Enable Register 2 */
  927. #define CAN0_OPSS2 0xffc02a70 /* CAN Controller 0 Overwrite Protection Single Shot Transmit Register 2 */
  928. /* CAN Controller 0 Clock/Interrupt/Counter Registers */
  929. #define CAN0_CLOCK 0xffc02a80 /* CAN Controller 0 Clock Register */
  930. #define CAN0_TIMING 0xffc02a84 /* CAN Controller 0 Timing Register */
  931. #define CAN0_DEBUG 0xffc02a88 /* CAN Controller 0 Debug Register */
  932. #define CAN0_STATUS 0xffc02a8c /* CAN Controller 0 Global Status Register */
  933. #define CAN0_CEC 0xffc02a90 /* CAN Controller 0 Error Counter Register */
  934. #define CAN0_GIS 0xffc02a94 /* CAN Controller 0 Global Interrupt Status Register */
  935. #define CAN0_GIM 0xffc02a98 /* CAN Controller 0 Global Interrupt Mask Register */
  936. #define CAN0_GIF 0xffc02a9c /* CAN Controller 0 Global Interrupt Flag Register */
  937. #define CAN0_CONTROL 0xffc02aa0 /* CAN Controller 0 Master Control Register */
  938. #define CAN0_INTR 0xffc02aa4 /* CAN Controller 0 Interrupt Pending Register */
  939. #define CAN0_MBTD 0xffc02aac /* CAN Controller 0 Mailbox Temporary Disable Register */
  940. #define CAN0_EWR 0xffc02ab0 /* CAN Controller 0 Programmable Warning Level Register */
  941. #define CAN0_ESR 0xffc02ab4 /* CAN Controller 0 Error Status Register */
  942. #define CAN0_UCCNT 0xffc02ac4 /* CAN Controller 0 Universal Counter Register */
  943. #define CAN0_UCRC 0xffc02ac8 /* CAN Controller 0 Universal Counter Force Reload Register */
  944. #define CAN0_UCCNF 0xffc02acc /* CAN Controller 0 Universal Counter Configuration Register */
  945. /* CAN Controller 0 Acceptance Registers */
  946. #define CAN0_AM00L 0xffc02b00 /* CAN Controller 0 Mailbox 0 Acceptance Mask High Register */
  947. #define CAN0_AM00H 0xffc02b04 /* CAN Controller 0 Mailbox 0 Acceptance Mask Low Register */
  948. #define CAN0_AM01L 0xffc02b08 /* CAN Controller 0 Mailbox 1 Acceptance Mask High Register */
  949. #define CAN0_AM01H 0xffc02b0c /* CAN Controller 0 Mailbox 1 Acceptance Mask Low Register */
  950. #define CAN0_AM02L 0xffc02b10 /* CAN Controller 0 Mailbox 2 Acceptance Mask High Register */
  951. #define CAN0_AM02H 0xffc02b14 /* CAN Controller 0 Mailbox 2 Acceptance Mask Low Register */
  952. #define CAN0_AM03L 0xffc02b18 /* CAN Controller 0 Mailbox 3 Acceptance Mask High Register */
  953. #define CAN0_AM03H 0xffc02b1c /* CAN Controller 0 Mailbox 3 Acceptance Mask Low Register */
  954. #define CAN0_AM04L 0xffc02b20 /* CAN Controller 0 Mailbox 4 Acceptance Mask High Register */
  955. #define CAN0_AM04H 0xffc02b24 /* CAN Controller 0 Mailbox 4 Acceptance Mask Low Register */
  956. #define CAN0_AM05L 0xffc02b28 /* CAN Controller 0 Mailbox 5 Acceptance Mask High Register */
  957. #define CAN0_AM05H 0xffc02b2c /* CAN Controller 0 Mailbox 5 Acceptance Mask Low Register */
  958. #define CAN0_AM06L 0xffc02b30 /* CAN Controller 0 Mailbox 6 Acceptance Mask High Register */
  959. #define CAN0_AM06H 0xffc02b34 /* CAN Controller 0 Mailbox 6 Acceptance Mask Low Register */
  960. #define CAN0_AM07L 0xffc02b38 /* CAN Controller 0 Mailbox 7 Acceptance Mask High Register */
  961. #define CAN0_AM07H 0xffc02b3c /* CAN Controller 0 Mailbox 7 Acceptance Mask Low Register */
  962. #define CAN0_AM08L 0xffc02b40 /* CAN Controller 0 Mailbox 8 Acceptance Mask High Register */
  963. #define CAN0_AM08H 0xffc02b44 /* CAN Controller 0 Mailbox 8 Acceptance Mask Low Register */
  964. #define CAN0_AM09L 0xffc02b48 /* CAN Controller 0 Mailbox 9 Acceptance Mask High Register */
  965. #define CAN0_AM09H 0xffc02b4c /* CAN Controller 0 Mailbox 9 Acceptance Mask Low Register */
  966. #define CAN0_AM10L 0xffc02b50 /* CAN Controller 0 Mailbox 10 Acceptance Mask High Register */
  967. #define CAN0_AM10H 0xffc02b54 /* CAN Controller 0 Mailbox 10 Acceptance Mask Low Register */
  968. #define CAN0_AM11L 0xffc02b58 /* CAN Controller 0 Mailbox 11 Acceptance Mask High Register */
  969. #define CAN0_AM11H 0xffc02b5c /* CAN Controller 0 Mailbox 11 Acceptance Mask Low Register */
  970. #define CAN0_AM12L 0xffc02b60 /* CAN Controller 0 Mailbox 12 Acceptance Mask High Register */
  971. #define CAN0_AM12H 0xffc02b64 /* CAN Controller 0 Mailbox 12 Acceptance Mask Low Register */
  972. #define CAN0_AM13L 0xffc02b68 /* CAN Controller 0 Mailbox 13 Acceptance Mask High Register */
  973. #define CAN0_AM13H 0xffc02b6c /* CAN Controller 0 Mailbox 13 Acceptance Mask Low Register */
  974. #define CAN0_AM14L 0xffc02b70 /* CAN Controller 0 Mailbox 14 Acceptance Mask High Register */
  975. #define CAN0_AM14H 0xffc02b74 /* CAN Controller 0 Mailbox 14 Acceptance Mask Low Register */
  976. #define CAN0_AM15L 0xffc02b78 /* CAN Controller 0 Mailbox 15 Acceptance Mask High Register */
  977. #define CAN0_AM15H 0xffc02b7c /* CAN Controller 0 Mailbox 15 Acceptance Mask Low Register */
  978. /* CAN Controller 0 Acceptance Registers */
  979. #define CAN0_AM16L 0xffc02b80 /* CAN Controller 0 Mailbox 16 Acceptance Mask High Register */
  980. #define CAN0_AM16H 0xffc02b84 /* CAN Controller 0 Mailbox 16 Acceptance Mask Low Register */
  981. #define CAN0_AM17L 0xffc02b88 /* CAN Controller 0 Mailbox 17 Acceptance Mask High Register */
  982. #define CAN0_AM17H 0xffc02b8c /* CAN Controller 0 Mailbox 17 Acceptance Mask Low Register */
  983. #define CAN0_AM18L 0xffc02b90 /* CAN Controller 0 Mailbox 18 Acceptance Mask High Register */
  984. #define CAN0_AM18H 0xffc02b94 /* CAN Controller 0 Mailbox 18 Acceptance Mask Low Register */
  985. #define CAN0_AM19L 0xffc02b98 /* CAN Controller 0 Mailbox 19 Acceptance Mask High Register */
  986. #define CAN0_AM19H 0xffc02b9c /* CAN Controller 0 Mailbox 19 Acceptance Mask Low Register */
  987. #define CAN0_AM20L 0xffc02ba0 /* CAN Controller 0 Mailbox 20 Acceptance Mask High Register */
  988. #define CAN0_AM20H 0xffc02ba4 /* CAN Controller 0 Mailbox 20 Acceptance Mask Low Register */
  989. #define CAN0_AM21L 0xffc02ba8 /* CAN Controller 0 Mailbox 21 Acceptance Mask High Register */
  990. #define CAN0_AM21H 0xffc02bac /* CAN Controller 0 Mailbox 21 Acceptance Mask Low Register */
  991. #define CAN0_AM22L 0xffc02bb0 /* CAN Controller 0 Mailbox 22 Acceptance Mask High Register */
  992. #define CAN0_AM22H 0xffc02bb4 /* CAN Controller 0 Mailbox 22 Acceptance Mask Low Register */
  993. #define CAN0_AM23L 0xffc02bb8 /* CAN Controller 0 Mailbox 23 Acceptance Mask High Register */
  994. #define CAN0_AM23H 0xffc02bbc /* CAN Controller 0 Mailbox 23 Acceptance Mask Low Register */
  995. #define CAN0_AM24L 0xffc02bc0 /* CAN Controller 0 Mailbox 24 Acceptance Mask High Register */
  996. #define CAN0_AM24H 0xffc02bc4 /* CAN Controller 0 Mailbox 24 Acceptance Mask Low Register */
  997. #define CAN0_AM25L 0xffc02bc8 /* CAN Controller 0 Mailbox 25 Acceptance Mask High Register */
  998. #define CAN0_AM25H 0xffc02bcc /* CAN Controller 0 Mailbox 25 Acceptance Mask Low Register */
  999. #define CAN0_AM26L 0xffc02bd0 /* CAN Controller 0 Mailbox 26 Acceptance Mask High Register */
  1000. #define CAN0_AM26H 0xffc02bd4 /* CAN Controller 0 Mailbox 26 Acceptance Mask Low Register */
  1001. #define CAN0_AM27L 0xffc02bd8 /* CAN Controller 0 Mailbox 27 Acceptance Mask High Register */
  1002. #define CAN0_AM27H 0xffc02bdc /* CAN Controller 0 Mailbox 27 Acceptance Mask Low Register */
  1003. #define CAN0_AM28L 0xffc02be0 /* CAN Controller 0 Mailbox 28 Acceptance Mask High Register */
  1004. #define CAN0_AM28H 0xffc02be4 /* CAN Controller 0 Mailbox 28 Acceptance Mask Low Register */
  1005. #define CAN0_AM29L 0xffc02be8 /* CAN Controller 0 Mailbox 29 Acceptance Mask High Register */
  1006. #define CAN0_AM29H 0xffc02bec /* CAN Controller 0 Mailbox 29 Acceptance Mask Low Register */
  1007. #define CAN0_AM30L 0xffc02bf0 /* CAN Controller 0 Mailbox 30 Acceptance Mask High Register */
  1008. #define CAN0_AM30H 0xffc02bf4 /* CAN Controller 0 Mailbox 30 Acceptance Mask Low Register */
  1009. #define CAN0_AM31L 0xffc02bf8 /* CAN Controller 0 Mailbox 31 Acceptance Mask High Register */
  1010. #define CAN0_AM31H 0xffc02bfc /* CAN Controller 0 Mailbox 31 Acceptance Mask Low Register */
  1011. /* CAN Controller 0 Mailbox Data Registers */
  1012. #define CAN0_MB00_DATA0 0xffc02c00 /* CAN Controller 0 Mailbox 0 Data 0 Register */
  1013. #define CAN0_MB00_DATA1 0xffc02c04 /* CAN Controller 0 Mailbox 0 Data 1 Register */
  1014. #define CAN0_MB00_DATA2 0xffc02c08 /* CAN Controller 0 Mailbox 0 Data 2 Register */
  1015. #define CAN0_MB00_DATA3 0xffc02c0c /* CAN Controller 0 Mailbox 0 Data 3 Register */
  1016. #define CAN0_MB00_LENGTH 0xffc02c10 /* CAN Controller 0 Mailbox 0 Length Register */
  1017. #define CAN0_MB00_TIMESTAMP 0xffc02c14 /* CAN Controller 0 Mailbox 0 Timestamp Register */
  1018. #define CAN0_MB00_ID0 0xffc02c18 /* CAN Controller 0 Mailbox 0 ID0 Register */
  1019. #define CAN0_MB00_ID1 0xffc02c1c /* CAN Controller 0 Mailbox 0 ID1 Register */
  1020. #define CAN0_MB01_DATA0 0xffc02c20 /* CAN Controller 0 Mailbox 1 Data 0 Register */
  1021. #define CAN0_MB01_DATA1 0xffc02c24 /* CAN Controller 0 Mailbox 1 Data 1 Register */
  1022. #define CAN0_MB01_DATA2 0xffc02c28 /* CAN Controller 0 Mailbox 1 Data 2 Register */
  1023. #define CAN0_MB01_DATA3 0xffc02c2c /* CAN Controller 0 Mailbox 1 Data 3 Register */
  1024. #define CAN0_MB01_LENGTH 0xffc02c30 /* CAN Controller 0 Mailbox 1 Length Register */
  1025. #define CAN0_MB01_TIMESTAMP 0xffc02c34 /* CAN Controller 0 Mailbox 1 Timestamp Register */
  1026. #define CAN0_MB01_ID0 0xffc02c38 /* CAN Controller 0 Mailbox 1 ID0 Register */
  1027. #define CAN0_MB01_ID1 0xffc02c3c /* CAN Controller 0 Mailbox 1 ID1 Register */
  1028. #define CAN0_MB02_DATA0 0xffc02c40 /* CAN Controller 0 Mailbox 2 Data 0 Register */
  1029. #define CAN0_MB02_DATA1 0xffc02c44 /* CAN Controller 0 Mailbox 2 Data 1 Register */
  1030. #define CAN0_MB02_DATA2 0xffc02c48 /* CAN Controller 0 Mailbox 2 Data 2 Register */
  1031. #define CAN0_MB02_DATA3 0xffc02c4c /* CAN Controller 0 Mailbox 2 Data 3 Register */
  1032. #define CAN0_MB02_LENGTH 0xffc02c50 /* CAN Controller 0 Mailbox 2 Length Register */
  1033. #define CAN0_MB02_TIMESTAMP 0xffc02c54 /* CAN Controller 0 Mailbox 2 Timestamp Register */
  1034. #define CAN0_MB02_ID0 0xffc02c58 /* CAN Controller 0 Mailbox 2 ID0 Register */
  1035. #define CAN0_MB02_ID1 0xffc02c5c /* CAN Controller 0 Mailbox 2 ID1 Register */
  1036. #define CAN0_MB03_DATA0 0xffc02c60 /* CAN Controller 0 Mailbox 3 Data 0 Register */
  1037. #define CAN0_MB03_DATA1 0xffc02c64 /* CAN Controller 0 Mailbox 3 Data 1 Register */
  1038. #define CAN0_MB03_DATA2 0xffc02c68 /* CAN Controller 0 Mailbox 3 Data 2 Register */
  1039. #define CAN0_MB03_DATA3 0xffc02c6c /* CAN Controller 0 Mailbox 3 Data 3 Register */
  1040. #define CAN0_MB03_LENGTH 0xffc02c70 /* CAN Controller 0 Mailbox 3 Length Register */
  1041. #define CAN0_MB03_TIMESTAMP 0xffc02c74 /* CAN Controller 0 Mailbox 3 Timestamp Register */
  1042. #define CAN0_MB03_ID0 0xffc02c78 /* CAN Controller 0 Mailbox 3 ID0 Register */
  1043. #define CAN0_MB03_ID1 0xffc02c7c /* CAN Controller 0 Mailbox 3 ID1 Register */
  1044. #define CAN0_MB04_DATA0 0xffc02c80 /* CAN Controller 0 Mailbox 4 Data 0 Register */
  1045. #define CAN0_MB04_DATA1 0xffc02c84 /* CAN Controller 0 Mailbox 4 Data 1 Register */
  1046. #define CAN0_MB04_DATA2 0xffc02c88 /* CAN Controller 0 Mailbox 4 Data 2 Register */
  1047. #define CAN0_MB04_DATA3 0xffc02c8c /* CAN Controller 0 Mailbox 4 Data 3 Register */
  1048. #define CAN0_MB04_LENGTH 0xffc02c90 /* CAN Controller 0 Mailbox 4 Length Register */
  1049. #define CAN0_MB04_TIMESTAMP 0xffc02c94 /* CAN Controller 0 Mailbox 4 Timestamp Register */
  1050. #define CAN0_MB04_ID0 0xffc02c98 /* CAN Controller 0 Mailbox 4 ID0 Register */
  1051. #define CAN0_MB04_ID1 0xffc02c9c /* CAN Controller 0 Mailbox 4 ID1 Register */
  1052. #define CAN0_MB05_DATA0 0xffc02ca0 /* CAN Controller 0 Mailbox 5 Data 0 Register */
  1053. #define CAN0_MB05_DATA1 0xffc02ca4 /* CAN Controller 0 Mailbox 5 Data 1 Register */
  1054. #define CAN0_MB05_DATA2 0xffc02ca8 /* CAN Controller 0 Mailbox 5 Data 2 Register */
  1055. #define CAN0_MB05_DATA3 0xffc02cac /* CAN Controller 0 Mailbox 5 Data 3 Register */
  1056. #define CAN0_MB05_LENGTH 0xffc02cb0 /* CAN Controller 0 Mailbox 5 Length Register */
  1057. #define CAN0_MB05_TIMESTAMP 0xffc02cb4 /* CAN Controller 0 Mailbox 5 Timestamp Register */
  1058. #define CAN0_MB05_ID0 0xffc02cb8 /* CAN Controller 0 Mailbox 5 ID0 Register */
  1059. #define CAN0_MB05_ID1 0xffc02cbc /* CAN Controller 0 Mailbox 5 ID1 Register */
  1060. #define CAN0_MB06_DATA0 0xffc02cc0 /* CAN Controller 0 Mailbox 6 Data 0 Register */
  1061. #define CAN0_MB06_DATA1 0xffc02cc4 /* CAN Controller 0 Mailbox 6 Data 1 Register */
  1062. #define CAN0_MB06_DATA2 0xffc02cc8 /* CAN Controller 0 Mailbox 6 Data 2 Register */
  1063. #define CAN0_MB06_DATA3 0xffc02ccc /* CAN Controller 0 Mailbox 6 Data 3 Register */
  1064. #define CAN0_MB06_LENGTH 0xffc02cd0 /* CAN Controller 0 Mailbox 6 Length Register */
  1065. #define CAN0_MB06_TIMESTAMP 0xffc02cd4 /* CAN Controller 0 Mailbox 6 Timestamp Register */
  1066. #define CAN0_MB06_ID0 0xffc02cd8 /* CAN Controller 0 Mailbox 6 ID0 Register */
  1067. #define CAN0_MB06_ID1 0xffc02cdc /* CAN Controller 0 Mailbox 6 ID1 Register */
  1068. #define CAN0_MB07_DATA0 0xffc02ce0 /* CAN Controller 0 Mailbox 7 Data 0 Register */
  1069. #define CAN0_MB07_DATA1 0xffc02ce4 /* CAN Controller 0 Mailbox 7 Data 1 Register */
  1070. #define CAN0_MB07_DATA2 0xffc02ce8 /* CAN Controller 0 Mailbox 7 Data 2 Register */
  1071. #define CAN0_MB07_DATA3 0xffc02cec /* CAN Controller 0 Mailbox 7 Data 3 Register */
  1072. #define CAN0_MB07_LENGTH 0xffc02cf0 /* CAN Controller 0 Mailbox 7 Length Register */
  1073. #define CAN0_MB07_TIMESTAMP 0xffc02cf4 /* CAN Controller 0 Mailbox 7 Timestamp Register */
  1074. #define CAN0_MB07_ID0 0xffc02cf8 /* CAN Controller 0 Mailbox 7 ID0 Register */
  1075. #define CAN0_MB07_ID1 0xffc02cfc /* CAN Controller 0 Mailbox 7 ID1 Register */
  1076. #define CAN0_MB08_DATA0 0xffc02d00 /* CAN Controller 0 Mailbox 8 Data 0 Register */
  1077. #define CAN0_MB08_DATA1 0xffc02d04 /* CAN Controller 0 Mailbox 8 Data 1 Register */
  1078. #define CAN0_MB08_DATA2 0xffc02d08 /* CAN Controller 0 Mailbox 8 Data 2 Register */
  1079. #define CAN0_MB08_DATA3 0xffc02d0c /* CAN Controller 0 Mailbox 8 Data 3 Register */
  1080. #define CAN0_MB08_LENGTH 0xffc02d10 /* CAN Controller 0 Mailbox 8 Length Register */
  1081. #define CAN0_MB08_TIMESTAMP 0xffc02d14 /* CAN Controller 0 Mailbox 8 Timestamp Register */
  1082. #define CAN0_MB08_ID0 0xffc02d18 /* CAN Controller 0 Mailbox 8 ID0 Register */
  1083. #define CAN0_MB08_ID1 0xffc02d1c /* CAN Controller 0 Mailbox 8 ID1 Register */
  1084. #define CAN0_MB09_DATA0 0xffc02d20 /* CAN Controller 0 Mailbox 9 Data 0 Register */
  1085. #define CAN0_MB09_DATA1 0xffc02d24 /* CAN Controller 0 Mailbox 9 Data 1 Register */
  1086. #define CAN0_MB09_DATA2 0xffc02d28 /* CAN Controller 0 Mailbox 9 Data 2 Register */
  1087. #define CAN0_MB09_DATA3 0xffc02d2c /* CAN Controller 0 Mailbox 9 Data 3 Register */
  1088. #define CAN0_MB09_LENGTH 0xffc02d30 /* CAN Controller 0 Mailbox 9 Length Register */
  1089. #define CAN0_MB09_TIMESTAMP 0xffc02d34 /* CAN Controller 0 Mailbox 9 Timestamp Register */
  1090. #define CAN0_MB09_ID0 0xffc02d38 /* CAN Controller 0 Mailbox 9 ID0 Register */
  1091. #define CAN0_MB09_ID1 0xffc02d3c /* CAN Controller 0 Mailbox 9 ID1 Register */
  1092. #define CAN0_MB10_DATA0 0xffc02d40 /* CAN Controller 0 Mailbox 10 Data 0 Register */
  1093. #define CAN0_MB10_DATA1 0xffc02d44 /* CAN Controller 0 Mailbox 10 Data 1 Register */
  1094. #define CAN0_MB10_DATA2 0xffc02d48 /* CAN Controller 0 Mailbox 10 Data 2 Register */
  1095. #define CAN0_MB10_DATA3 0xffc02d4c /* CAN Controller 0 Mailbox 10 Data 3 Register */
  1096. #define CAN0_MB10_LENGTH 0xffc02d50 /* CAN Controller 0 Mailbox 10 Length Register */
  1097. #define CAN0_MB10_TIMESTAMP 0xffc02d54 /* CAN Controller 0 Mailbox 10 Timestamp Register */
  1098. #define CAN0_MB10_ID0 0xffc02d58 /* CAN Controller 0 Mailbox 10 ID0 Register */
  1099. #define CAN0_MB10_ID1 0xffc02d5c /* CAN Controller 0 Mailbox 10 ID1 Register */
  1100. #define CAN0_MB11_DATA0 0xffc02d60 /* CAN Controller 0 Mailbox 11 Data 0 Register */
  1101. #define CAN0_MB11_DATA1 0xffc02d64 /* CAN Controller 0 Mailbox 11 Data 1 Register */
  1102. #define CAN0_MB11_DATA2 0xffc02d68 /* CAN Controller 0 Mailbox 11 Data 2 Register */
  1103. #define CAN0_MB11_DATA3 0xffc02d6c /* CAN Controller 0 Mailbox 11 Data 3 Register */
  1104. #define CAN0_MB11_LENGTH 0xffc02d70 /* CAN Controller 0 Mailbox 11 Length Register */
  1105. #define CAN0_MB11_TIMESTAMP 0xffc02d74 /* CAN Controller 0 Mailbox 11 Timestamp Register */
  1106. #define CAN0_MB11_ID0 0xffc02d78 /* CAN Controller 0 Mailbox 11 ID0 Register */
  1107. #define CAN0_MB11_ID1 0xffc02d7c /* CAN Controller 0 Mailbox 11 ID1 Register */
  1108. #define CAN0_MB12_DATA0 0xffc02d80 /* CAN Controller 0 Mailbox 12 Data 0 Register */
  1109. #define CAN0_MB12_DATA1 0xffc02d84 /* CAN Controller 0 Mailbox 12 Data 1 Register */
  1110. #define CAN0_MB12_DATA2 0xffc02d88 /* CAN Controller 0 Mailbox 12 Data 2 Register */
  1111. #define CAN0_MB12_DATA3 0xffc02d8c /* CAN Controller 0 Mailbox 12 Data 3 Register */
  1112. #define CAN0_MB12_LENGTH 0xffc02d90 /* CAN Controller 0 Mailbox 12 Length Register */
  1113. #define CAN0_MB12_TIMESTAMP 0xffc02d94 /* CAN Controller 0 Mailbox 12 Timestamp Register */
  1114. #define CAN0_MB12_ID0 0xffc02d98 /* CAN Controller 0 Mailbox 12 ID0 Register */
  1115. #define CAN0_MB12_ID1 0xffc02d9c /* CAN Controller 0 Mailbox 12 ID1 Register */
  1116. #define CAN0_MB13_DATA0 0xffc02da0 /* CAN Controller 0 Mailbox 13 Data 0 Register */
  1117. #define CAN0_MB13_DATA1 0xffc02da4 /* CAN Controller 0 Mailbox 13 Data 1 Register */
  1118. #define CAN0_MB13_DATA2 0xffc02da8 /* CAN Controller 0 Mailbox 13 Data 2 Register */
  1119. #define CAN0_MB13_DATA3 0xffc02dac /* CAN Controller 0 Mailbox 13 Data 3 Register */
  1120. #define CAN0_MB13_LENGTH 0xffc02db0 /* CAN Controller 0 Mailbox 13 Length Register */
  1121. #define CAN0_MB13_TIMESTAMP 0xffc02db4 /* CAN Controller 0 Mailbox 13 Timestamp Register */
  1122. #define CAN0_MB13_ID0 0xffc02db8 /* CAN Controller 0 Mailbox 13 ID0 Register */
  1123. #define CAN0_MB13_ID1 0xffc02dbc /* CAN Controller 0 Mailbox 13 ID1 Register */
  1124. #define CAN0_MB14_DATA0 0xffc02dc0 /* CAN Controller 0 Mailbox 14 Data 0 Register */
  1125. #define CAN0_MB14_DATA1 0xffc02dc4 /* CAN Controller 0 Mailbox 14 Data 1 Register */
  1126. #define CAN0_MB14_DATA2 0xffc02dc8 /* CAN Controller 0 Mailbox 14 Data 2 Register */
  1127. #define CAN0_MB14_DATA3 0xffc02dcc /* CAN Controller 0 Mailbox 14 Data 3 Register */
  1128. #define CAN0_MB14_LENGTH 0xffc02dd0 /* CAN Controller 0 Mailbox 14 Length Register */
  1129. #define CAN0_MB14_TIMESTAMP 0xffc02dd4 /* CAN Controller 0 Mailbox 14 Timestamp Register */
  1130. #define CAN0_MB14_ID0 0xffc02dd8 /* CAN Controller 0 Mailbox 14 ID0 Register */
  1131. #define CAN0_MB14_ID1 0xffc02ddc /* CAN Controller 0 Mailbox 14 ID1 Register */
  1132. #define CAN0_MB15_DATA0 0xffc02de0 /* CAN Controller 0 Mailbox 15 Data 0 Register */
  1133. #define CAN0_MB15_DATA1 0xffc02de4 /* CAN Controller 0 Mailbox 15 Data 1 Register */
  1134. #define CAN0_MB15_DATA2 0xffc02de8 /* CAN Controller 0 Mailbox 15 Data 2 Register */
  1135. #define CAN0_MB15_DATA3 0xffc02dec /* CAN Controller 0 Mailbox 15 Data 3 Register */
  1136. #define CAN0_MB15_LENGTH 0xffc02df0 /* CAN Controller 0 Mailbox 15 Length Register */
  1137. #define CAN0_MB15_TIMESTAMP 0xffc02df4 /* CAN Controller 0 Mailbox 15 Timestamp Register */
  1138. #define CAN0_MB15_ID0 0xffc02df8 /* CAN Controller 0 Mailbox 15 ID0 Register */
  1139. #define CAN0_MB15_ID1 0xffc02dfc /* CAN Controller 0 Mailbox 15 ID1 Register */
  1140. /* CAN Controller 0 Mailbox Data Registers */
  1141. #define CAN0_MB16_DATA0 0xffc02e00 /* CAN Controller 0 Mailbox 16 Data 0 Register */
  1142. #define CAN0_MB16_DATA1 0xffc02e04 /* CAN Controller 0 Mailbox 16 Data 1 Register */
  1143. #define CAN0_MB16_DATA2 0xffc02e08 /* CAN Controller 0 Mailbox 16 Data 2 Register */
  1144. #define CAN0_MB16_DATA3 0xffc02e0c /* CAN Controller 0 Mailbox 16 Data 3 Register */
  1145. #define CAN0_MB16_LENGTH 0xffc02e10 /* CAN Controller 0 Mailbox 16 Length Register */
  1146. #define CAN0_MB16_TIMESTAMP 0xffc02e14 /* CAN Controller 0 Mailbox 16 Timestamp Register */
  1147. #define CAN0_MB16_ID0 0xffc02e18 /* CAN Controller 0 Mailbox 16 ID0 Register */
  1148. #define CAN0_MB16_ID1 0xffc02e1c /* CAN Controller 0 Mailbox 16 ID1 Register */
  1149. #define CAN0_MB17_DATA0 0xffc02e20 /* CAN Controller 0 Mailbox 17 Data 0 Register */
  1150. #define CAN0_MB17_DATA1 0xffc02e24 /* CAN Controller 0 Mailbox 17 Data 1 Register */
  1151. #define CAN0_MB17_DATA2 0xffc02e28 /* CAN Controller 0 Mailbox 17 Data 2 Register */
  1152. #define CAN0_MB17_DATA3 0xffc02e2c /* CAN Controller 0 Mailbox 17 Data 3 Register */
  1153. #define CAN0_MB17_LENGTH 0xffc02e30 /* CAN Controller 0 Mailbox 17 Length Register */
  1154. #define CAN0_MB17_TIMESTAMP 0xffc02e34 /* CAN Controller 0 Mailbox 17 Timestamp Register */
  1155. #define CAN0_MB17_ID0 0xffc02e38 /* CAN Controller 0 Mailbox 17 ID0 Register */
  1156. #define CAN0_MB17_ID1 0xffc02e3c /* CAN Controller 0 Mailbox 17 ID1 Register */
  1157. #define CAN0_MB18_DATA0 0xffc02e40 /* CAN Controller 0 Mailbox 18 Data 0 Register */
  1158. #define CAN0_MB18_DATA1 0xffc02e44 /* CAN Controller 0 Mailbox 18 Data 1 Register */
  1159. #define CAN0_MB18_DATA2 0xffc02e48 /* CAN Controller 0 Mailbox 18 Data 2 Register */
  1160. #define CAN0_MB18_DATA3 0xffc02e4c /* CAN Controller 0 Mailbox 18 Data 3 Register */
  1161. #define CAN0_MB18_LENGTH 0xffc02e50 /* CAN Controller 0 Mailbox 18 Length Register */
  1162. #define CAN0_MB18_TIMESTAMP 0xffc02e54 /* CAN Controller 0 Mailbox 18 Timestamp Register */
  1163. #define CAN0_MB18_ID0 0xffc02e58 /* CAN Controller 0 Mailbox 18 ID0 Register */
  1164. #define CAN0_MB18_ID1 0xffc02e5c /* CAN Controller 0 Mailbox 18 ID1 Register */
  1165. #define CAN0_MB19_DATA0 0xffc02e60 /* CAN Controller 0 Mailbox 19 Data 0 Register */
  1166. #define CAN0_MB19_DATA1 0xffc02e64 /* CAN Controller 0 Mailbox 19 Data 1 Register */
  1167. #define CAN0_MB19_DATA2 0xffc02e68 /* CAN Controller 0 Mailbox 19 Data 2 Register */
  1168. #define CAN0_MB19_DATA3 0xffc02e6c /* CAN Controller 0 Mailbox 19 Data 3 Register */
  1169. #define CAN0_MB19_LENGTH 0xffc02e70 /* CAN Controller 0 Mailbox 19 Length Register */
  1170. #define CAN0_MB19_TIMESTAMP 0xffc02e74 /* CAN Controller 0 Mailbox 19 Timestamp Register */
  1171. #define CAN0_MB19_ID0 0xffc02e78 /* CAN Controller 0 Mailbox 19 ID0 Register */
  1172. #define CAN0_MB19_ID1 0xffc02e7c /* CAN Controller 0 Mailbox 19 ID1 Register */
  1173. #define CAN0_MB20_DATA0 0xffc02e80 /* CAN Controller 0 Mailbox 20 Data 0 Register */
  1174. #define CAN0_MB20_DATA1 0xffc02e84 /* CAN Controller 0 Mailbox 20 Data 1 Register */
  1175. #define CAN0_MB20_DATA2 0xffc02e88 /* CAN Controller 0 Mailbox 20 Data 2 Register */
  1176. #define CAN0_MB20_DATA3 0xffc02e8c /* CAN Controller 0 Mailbox 20 Data 3 Register */
  1177. #define CAN0_MB20_LENGTH 0xffc02e90 /* CAN Controller 0 Mailbox 20 Length Register */
  1178. #define CAN0_MB20_TIMESTAMP 0xffc02e94 /* CAN Controller 0 Mailbox 20 Timestamp Register */
  1179. #define CAN0_MB20_ID0 0xffc02e98 /* CAN Controller 0 Mailbox 20 ID0 Register */
  1180. #define CAN0_MB20_ID1 0xffc02e9c /* CAN Controller 0 Mailbox 20 ID1 Register */
  1181. #define CAN0_MB21_DATA0 0xffc02ea0 /* CAN Controller 0 Mailbox 21 Data 0 Register */
  1182. #define CAN0_MB21_DATA1 0xffc02ea4 /* CAN Controller 0 Mailbox 21 Data 1 Register */
  1183. #define CAN0_MB21_DATA2 0xffc02ea8 /* CAN Controller 0 Mailbox 21 Data 2 Register */
  1184. #define CAN0_MB21_DATA3 0xffc02eac /* CAN Controller 0 Mailbox 21 Data 3 Register */
  1185. #define CAN0_MB21_LENGTH 0xffc02eb0 /* CAN Controller 0 Mailbox 21 Length Register */
  1186. #define CAN0_MB21_TIMESTAMP 0xffc02eb4 /* CAN Controller 0 Mailbox 21 Timestamp Register */
  1187. #define CAN0_MB21_ID0 0xffc02eb8 /* CAN Controller 0 Mailbox 21 ID0 Register */
  1188. #define CAN0_MB21_ID1 0xffc02ebc /* CAN Controller 0 Mailbox 21 ID1 Register */
  1189. #define CAN0_MB22_DATA0 0xffc02ec0 /* CAN Controller 0 Mailbox 22 Data 0 Register */
  1190. #define CAN0_MB22_DATA1 0xffc02ec4 /* CAN Controller 0 Mailbox 22 Data 1 Register */
  1191. #define CAN0_MB22_DATA2 0xffc02ec8 /* CAN Controller 0 Mailbox 22 Data 2 Register */
  1192. #define CAN0_MB22_DATA3 0xffc02ecc /* CAN Controller 0 Mailbox 22 Data 3 Register */
  1193. #define CAN0_MB22_LENGTH 0xffc02ed0 /* CAN Controller 0 Mailbox 22 Length Register */
  1194. #define CAN0_MB22_TIMESTAMP 0xffc02ed4 /* CAN Controller 0 Mailbox 22 Timestamp Register */
  1195. #define CAN0_MB22_ID0 0xffc02ed8 /* CAN Controller 0 Mailbox 22 ID0 Register */
  1196. #define CAN0_MB22_ID1 0xffc02edc /* CAN Controller 0 Mailbox 22 ID1 Register */
  1197. #define CAN0_MB23_DATA0 0xffc02ee0 /* CAN Controller 0 Mailbox 23 Data 0 Register */
  1198. #define CAN0_MB23_DATA1 0xffc02ee4 /* CAN Controller 0 Mailbox 23 Data 1 Register */
  1199. #define CAN0_MB23_DATA2 0xffc02ee8 /* CAN Controller 0 Mailbox 23 Data 2 Register */
  1200. #define CAN0_MB23_DATA3 0xffc02eec /* CAN Controller 0 Mailbox 23 Data 3 Register */
  1201. #define CAN0_MB23_LENGTH 0xffc02ef0 /* CAN Controller 0 Mailbox 23 Length Register */
  1202. #define CAN0_MB23_TIMESTAMP 0xffc02ef4 /* CAN Controller 0 Mailbox 23 Timestamp Register */
  1203. #define CAN0_MB23_ID0 0xffc02ef8 /* CAN Controller 0 Mailbox 23 ID0 Register */
  1204. #define CAN0_MB23_ID1 0xffc02efc /* CAN Controller 0 Mailbox 23 ID1 Register */
  1205. #define CAN0_MB24_DATA0 0xffc02f00 /* CAN Controller 0 Mailbox 24 Data 0 Register */
  1206. #define CAN0_MB24_DATA1 0xffc02f04 /* CAN Controller 0 Mailbox 24 Data 1 Register */
  1207. #define CAN0_MB24_DATA2 0xffc02f08 /* CAN Controller 0 Mailbox 24 Data 2 Register */
  1208. #define CAN0_MB24_DATA3 0xffc02f0c /* CAN Controller 0 Mailbox 24 Data 3 Register */
  1209. #define CAN0_MB24_LENGTH 0xffc02f10 /* CAN Controller 0 Mailbox 24 Length Register */
  1210. #define CAN0_MB24_TIMESTAMP 0xffc02f14 /* CAN Controller 0 Mailbox 24 Timestamp Register */
  1211. #define CAN0_MB24_ID0 0xffc02f18 /* CAN Controller 0 Mailbox 24 ID0 Register */
  1212. #define CAN0_MB24_ID1 0xffc02f1c /* CAN Controller 0 Mailbox 24 ID1 Register */
  1213. #define CAN0_MB25_DATA0 0xffc02f20 /* CAN Controller 0 Mailbox 25 Data 0 Register */
  1214. #define CAN0_MB25_DATA1 0xffc02f24 /* CAN Controller 0 Mailbox 25 Data 1 Register */
  1215. #define CAN0_MB25_DATA2 0xffc02f28 /* CAN Controller 0 Mailbox 25 Data 2 Register */
  1216. #define CAN0_MB25_DATA3 0xffc02f2c /* CAN Controller 0 Mailbox 25 Data 3 Register */
  1217. #define CAN0_MB25_LENGTH 0xffc02f30 /* CAN Controller 0 Mailbox 25 Length Register */
  1218. #define CAN0_MB25_TIMESTAMP 0xffc02f34 /* CAN Controller 0 Mailbox 25 Timestamp Register */
  1219. #define CAN0_MB25_ID0 0xffc02f38 /* CAN Controller 0 Mailbox 25 ID0 Register */
  1220. #define CAN0_MB25_ID1 0xffc02f3c /* CAN Controller 0 Mailbox 25 ID1 Register */
  1221. #define CAN0_MB26_DATA0 0xffc02f40 /* CAN Controller 0 Mailbox 26 Data 0 Register */
  1222. #define CAN0_MB26_DATA1 0xffc02f44 /* CAN Controller 0 Mailbox 26 Data 1 Register */
  1223. #define CAN0_MB26_DATA2 0xffc02f48 /* CAN Controller 0 Mailbox 26 Data 2 Register */
  1224. #define CAN0_MB26_DATA3 0xffc02f4c /* CAN Controller 0 Mailbox 26 Data 3 Register */
  1225. #define CAN0_MB26_LENGTH 0xffc02f50 /* CAN Controller 0 Mailbox 26 Length Register */
  1226. #define CAN0_MB26_TIMESTAMP 0xffc02f54 /* CAN Controller 0 Mailbox 26 Timestamp Register */
  1227. #define CAN0_MB26_ID0 0xffc02f58 /* CAN Controller 0 Mailbox 26 ID0 Register */
  1228. #define CAN0_MB26_ID1 0xffc02f5c /* CAN Controller 0 Mailbox 26 ID1 Register */
  1229. #define CAN0_MB27_DATA0 0xffc02f60 /* CAN Controller 0 Mailbox 27 Data 0 Register */
  1230. #define CAN0_MB27_DATA1 0xffc02f64 /* CAN Controller 0 Mailbox 27 Data 1 Register */
  1231. #define CAN0_MB27_DATA2 0xffc02f68 /* CAN Controller 0 Mailbox 27 Data 2 Register */
  1232. #define CAN0_MB27_DATA3 0xffc02f6c /* CAN Controller 0 Mailbox 27 Data 3 Register */
  1233. #define CAN0_MB27_LENGTH 0xffc02f70 /* CAN Controller 0 Mailbox 27 Length Register */
  1234. #define CAN0_MB27_TIMESTAMP 0xffc02f74 /* CAN Controller 0 Mailbox 27 Timestamp Register */
  1235. #define CAN0_MB27_ID0 0xffc02f78 /* CAN Controller 0 Mailbox 27 ID0 Register */
  1236. #define CAN0_MB27_ID1 0xffc02f7c /* CAN Controller 0 Mailbox 27 ID1 Register */
  1237. #define CAN0_MB28_DATA0 0xffc02f80 /* CAN Controller 0 Mailbox 28 Data 0 Register */
  1238. #define CAN0_MB28_DATA1 0xffc02f84 /* CAN Controller 0 Mailbox 28 Data 1 Register */
  1239. #define CAN0_MB28_DATA2 0xffc02f88 /* CAN Controller 0 Mailbox 28 Data 2 Register */
  1240. #define CAN0_MB28_DATA3 0xffc02f8c /* CAN Controller 0 Mailbox 28 Data 3 Register */
  1241. #define CAN0_MB28_LENGTH 0xffc02f90 /* CAN Controller 0 Mailbox 28 Length Register */
  1242. #define CAN0_MB28_TIMESTAMP 0xffc02f94 /* CAN Controller 0 Mailbox 28 Timestamp Register */
  1243. #define CAN0_MB28_ID0 0xffc02f98 /* CAN Controller 0 Mailbox 28 ID0 Register */
  1244. #define CAN0_MB28_ID1 0xffc02f9c /* CAN Controller 0 Mailbox 28 ID1 Register */
  1245. #define CAN0_MB29_DATA0 0xffc02fa0 /* CAN Controller 0 Mailbox 29 Data 0 Register */
  1246. #define CAN0_MB29_DATA1 0xffc02fa4 /* CAN Controller 0 Mailbox 29 Data 1 Register */
  1247. #define CAN0_MB29_DATA2 0xffc02fa8 /* CAN Controller 0 Mailbox 29 Data 2 Register */
  1248. #define CAN0_MB29_DATA3 0xffc02fac /* CAN Controller 0 Mailbox 29 Data 3 Register */
  1249. #define CAN0_MB29_LENGTH 0xffc02fb0 /* CAN Controller 0 Mailbox 29 Length Register */
  1250. #define CAN0_MB29_TIMESTAMP 0xffc02fb4 /* CAN Controller 0 Mailbox 29 Timestamp Register */
  1251. #define CAN0_MB29_ID0 0xffc02fb8 /* CAN Controller 0 Mailbox 29 ID0 Register */
  1252. #define CAN0_MB29_ID1 0xffc02fbc /* CAN Controller 0 Mailbox 29 ID1 Register */
  1253. #define CAN0_MB30_DATA0 0xffc02fc0 /* CAN Controller 0 Mailbox 30 Data 0 Register */
  1254. #define CAN0_MB30_DATA1 0xffc02fc4 /* CAN Controller 0 Mailbox 30 Data 1 Register */
  1255. #define CAN0_MB30_DATA2 0xffc02fc8 /* CAN Controller 0 Mailbox 30 Data 2 Register */
  1256. #define CAN0_MB30_DATA3 0xffc02fcc /* CAN Controller 0 Mailbox 30 Data 3 Register */
  1257. #define CAN0_MB30_LENGTH 0xffc02fd0 /* CAN Controller 0 Mailbox 30 Length Register */
  1258. #define CAN0_MB30_TIMESTAMP 0xffc02fd4 /* CAN Controller 0 Mailbox 30 Timestamp Register */
  1259. #define CAN0_MB30_ID0 0xffc02fd8 /* CAN Controller 0 Mailbox 30 ID0 Register */
  1260. #define CAN0_MB30_ID1 0xffc02fdc /* CAN Controller 0 Mailbox 30 ID1 Register */
  1261. #define CAN0_MB31_DATA0 0xffc02fe0 /* CAN Controller 0 Mailbox 31 Data 0 Register */
  1262. #define CAN0_MB31_DATA1 0xffc02fe4 /* CAN Controller 0 Mailbox 31 Data 1 Register */
  1263. #define CAN0_MB31_DATA2 0xffc02fe8 /* CAN Controller 0 Mailbox 31 Data 2 Register */
  1264. #define CAN0_MB31_DATA3 0xffc02fec /* CAN Controller 0 Mailbox 31 Data 3 Register */
  1265. #define CAN0_MB31_LENGTH 0xffc02ff0 /* CAN Controller 0 Mailbox 31 Length Register */
  1266. #define CAN0_MB31_TIMESTAMP 0xffc02ff4 /* CAN Controller 0 Mailbox 31 Timestamp Register */
  1267. #define CAN0_MB31_ID0 0xffc02ff8 /* CAN Controller 0 Mailbox 31 ID0 Register */
  1268. #define CAN0_MB31_ID1 0xffc02ffc /* CAN Controller 0 Mailbox 31 ID1 Register */
  1269. /* UART3 Registers */
  1270. #define UART3_DLL 0xffc03100 /* Divisor Latch Low Byte */
  1271. #define UART3_DLH 0xffc03104 /* Divisor Latch High Byte */
  1272. #define UART3_GCTL 0xffc03108 /* Global Control Register */
  1273. #define UART3_LCR 0xffc0310c /* Line Control Register */
  1274. #define UART3_MCR 0xffc03110 /* Modem Control Register */
  1275. #define UART3_LSR 0xffc03114 /* Line Status Register */
  1276. #define UART3_MSR 0xffc03118 /* Modem Status Register */
  1277. #define UART3_SCR 0xffc0311c /* Scratch Register */
  1278. #define UART3_IER_SET 0xffc03120 /* Interrupt Enable Register Set */
  1279. #define UART3_IER_CLEAR 0xffc03124 /* Interrupt Enable Register Clear */
  1280. #define UART3_THR 0xffc03128 /* Transmit Hold Register */
  1281. #define UART3_RBR 0xffc0312c /* Receive Buffer Register */
  1282. /* NFC Registers */
  1283. #define NFC_CTL 0xffc03b00 /* NAND Control Register */
  1284. #define NFC_STAT 0xffc03b04 /* NAND Status Register */
  1285. #define NFC_IRQSTAT 0xffc03b08 /* NAND Interrupt Status Register */
  1286. #define NFC_IRQMASK 0xffc03b0c /* NAND Interrupt Mask Register */
  1287. #define NFC_ECC0 0xffc03b10 /* NAND ECC Register 0 */
  1288. #define NFC_ECC1 0xffc03b14 /* NAND ECC Register 1 */
  1289. #define NFC_ECC2 0xffc03b18 /* NAND ECC Register 2 */
  1290. #define NFC_ECC3 0xffc03b1c /* NAND ECC Register 3 */
  1291. #define NFC_COUNT 0xffc03b20 /* NAND ECC Count Register */
  1292. #define NFC_RST 0xffc03b24 /* NAND ECC Reset Register */
  1293. #define NFC_PGCTL 0xffc03b28 /* NAND Page Control Register */
  1294. #define NFC_READ 0xffc03b2c /* NAND Read Data Register */
  1295. #define NFC_ADDR 0xffc03b40 /* NAND Address Register */
  1296. #define NFC_CMD 0xffc03b44 /* NAND Command Register */
  1297. #define NFC_DATA_WR 0xffc03b48 /* NAND Data Write Register */
  1298. #define NFC_DATA_RD 0xffc03b4c /* NAND Data Read Register */
  1299. /* Counter Registers */
  1300. #define CNT_CONFIG 0xffc04200 /* Configuration Register */
  1301. #define CNT_IMASK 0xffc04204 /* Interrupt Mask Register */
  1302. #define CNT_STATUS 0xffc04208 /* Status Register */
  1303. #define CNT_COMMAND 0xffc0420c /* Command Register */
  1304. #define CNT_DEBOUNCE 0xffc04210 /* Debounce Register */
  1305. #define CNT_COUNTER 0xffc04214 /* Counter Register */
  1306. #define CNT_MAX 0xffc04218 /* Maximal Count Register */
  1307. #define CNT_MIN 0xffc0421c /* Minimal Count Register */
  1308. /* OTP/FUSE Registers */
  1309. #define OTP_CONTROL 0xffc04300 /* OTP/Fuse Control Register */
  1310. #define OTP_BEN 0xffc04304 /* OTP/Fuse Byte Enable */
  1311. #define OTP_STATUS 0xffc04308 /* OTP/Fuse Status */
  1312. #define OTP_TIMING 0xffc0430c /* OTP/Fuse Access Timing */
  1313. /* Security Registers */
  1314. #define SECURE_SYSSWT 0xffc04320 /* Secure System Switches */
  1315. #define SECURE_CONTROL 0xffc04324 /* Secure Control */
  1316. #define SECURE_STATUS 0xffc04328 /* Secure Status */
  1317. /* DMA Peripheral Mux Register */
  1318. #define DMAC1_PERIMUX 0xffc04340 /* DMA Controller 1 Peripheral Multiplexer Register */
  1319. /* OTP Read/Write Data Buffer Registers */
  1320. #define OTP_DATA0 0xffc04380 /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  1321. #define OTP_DATA1 0xffc04384 /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  1322. #define OTP_DATA2 0xffc04388 /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  1323. #define OTP_DATA3 0xffc0438c /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  1324. /* Handshake MDMA is not defined in the shared file because it is not available on the ADSP-BF542 processor */
  1325. /* ********************************************************** */
  1326. /* SINGLE BIT MACRO PAIRS (bit mask and negated one) */
  1327. /* and MULTI BIT READ MACROS */
  1328. /* ********************************************************** */
  1329. /* SIC_IMASK Masks */
  1330. #define SIC_UNMASK_ALL 0x00000000 /* Unmask all peripheral interrupts */
  1331. #define SIC_MASK_ALL 0xFFFFFFFF /* Mask all peripheral interrupts */
  1332. #define SIC_MASK(x) (1 << (x)) /* Mask Peripheral #x interrupt */
  1333. #define SIC_UNMASK(x) (0xFFFFFFFF ^ (1 << (x))) /* Unmask Peripheral #x interrupt */
  1334. /* SIC_IWR Masks */
  1335. #define IWR_DISABLE_ALL 0x00000000 /* Wakeup Disable all peripherals */
  1336. #define IWR_ENABLE_ALL 0xFFFFFFFF /* Wakeup Enable all peripherals */
  1337. #define IWR_ENABLE(x) (1 << (x)) /* Wakeup Enable Peripheral #x */
  1338. #define IWR_DISABLE(x) (0xFFFFFFFF ^ (1 << (x))) /* Wakeup Disable Peripheral #x */
  1339. /* Bit masks for SIC_IAR0 */
  1340. #define PLL_WAKEUP 0x1 /* PLL Wakeup */
  1341. /* Bit masks for SIC_IWR0, SIC_IMASK0, SIC_ISR0 */
  1342. #define DMA0_ERR 0x2 /* DMA Controller 0 Error */
  1343. #define EPPI0_ERR 0x4 /* EPPI0 Error */
  1344. #define SPORT0_ERR 0x8 /* SPORT0 Error */
  1345. #define SPORT1_ERR 0x10 /* SPORT1 Error */
  1346. #define SPI0_ERR 0x20 /* SPI0 Error */
  1347. #define UART0_ERR 0x40 /* UART0 Error */
  1348. #define RTC 0x80 /* Real-Time Clock */
  1349. #define DMA12 0x100 /* DMA Channel 12 */
  1350. #define DMA0 0x200 /* DMA Channel 0 */
  1351. #define DMA1 0x400 /* DMA Channel 1 */
  1352. #define DMA2 0x800 /* DMA Channel 2 */
  1353. #define DMA3 0x1000 /* DMA Channel 3 */
  1354. #define DMA4 0x2000 /* DMA Channel 4 */
  1355. #define DMA6 0x4000 /* DMA Channel 6 */
  1356. #define DMA7 0x8000 /* DMA Channel 7 */
  1357. #define PINT0 0x80000 /* Pin Interrupt 0 */
  1358. #define PINT1 0x100000 /* Pin Interrupt 1 */
  1359. #define MDMA0 0x200000 /* Memory DMA Stream 0 */
  1360. #define MDMA1 0x400000 /* Memory DMA Stream 1 */
  1361. #define WDOG 0x800000 /* Watchdog Timer */
  1362. #define DMA1_ERR 0x1000000 /* DMA Controller 1 Error */
  1363. #define SPORT2_ERR 0x2000000 /* SPORT2 Error */
  1364. #define SPORT3_ERR 0x4000000 /* SPORT3 Error */
  1365. #define MXVR_SD 0x8000000 /* MXVR Synchronous Data */
  1366. #define SPI1_ERR 0x10000000 /* SPI1 Error */
  1367. #define SPI2_ERR 0x20000000 /* SPI2 Error */
  1368. #define UART1_ERR 0x40000000 /* UART1 Error */
  1369. #define UART2_ERR 0x80000000 /* UART2 Error */
  1370. /* Bit masks for SIC_IWR1, SIC_IMASK1, SIC_ISR1 */
  1371. #define CAN0_ERR 0x1 /* CAN0 Error */
  1372. #define DMA18 0x2 /* DMA Channel 18 */
  1373. #define DMA19 0x4 /* DMA Channel 19 */
  1374. #define DMA20 0x8 /* DMA Channel 20 */
  1375. #define DMA21 0x10 /* DMA Channel 21 */
  1376. #define DMA13 0x20 /* DMA Channel 13 */
  1377. #define DMA14 0x40 /* DMA Channel 14 */
  1378. #define DMA5 0x80 /* DMA Channel 5 */
  1379. #define DMA23 0x100 /* DMA Channel 23 */
  1380. #define DMA8 0x200 /* DMA Channel 8 */
  1381. #define DMA9 0x400 /* DMA Channel 9 */
  1382. #define DMA10 0x800 /* DMA Channel 10 */
  1383. #define DMA11 0x1000 /* DMA Channel 11 */
  1384. #define TWI0 0x2000 /* TWI0 */
  1385. #define TWI1 0x4000 /* TWI1 */
  1386. #define CAN0_RX 0x8000 /* CAN0 Receive */
  1387. #define CAN0_TX 0x10000 /* CAN0 Transmit */
  1388. #define MDMA2 0x20000 /* Memory DMA Stream 0 */
  1389. #define MDMA3 0x40000 /* Memory DMA Stream 1 */
  1390. #define MXVR_STAT 0x80000 /* MXVR Status */
  1391. #define MXVR_CM 0x100000 /* MXVR Control Message */
  1392. #define MXVR_AP 0x200000 /* MXVR Asynchronous Packet */
  1393. #define EPPI1_ERR 0x400000 /* EPPI1 Error */
  1394. #define EPPI2_ERR 0x800000 /* EPPI2 Error */
  1395. #define UART3_ERR 0x1000000 /* UART3 Error */
  1396. #define HOST_ERR 0x2000000 /* Host DMA Port Error */
  1397. #define USB_ERR 0x4000000 /* USB Error */
  1398. #define PIXC_ERR 0x8000000 /* Pixel Compositor Error */
  1399. #define NFC_ERR 0x10000000 /* Nand Flash Controller Error */
  1400. #define ATAPI_ERR 0x20000000 /* ATAPI Error */
  1401. #define CAN1_ERR 0x40000000 /* CAN1 Error */
  1402. #define DMAR0_ERR 0x80000000 /* DMAR0 Overflow Error */
  1403. #define DMAR1_ERR 0x80000000 /* DMAR1 Overflow Error */
  1404. #define DMAR0 0x80000000 /* DMAR0 Block */
  1405. #define DMAR1 0x80000000 /* DMAR1 Block */
  1406. /* Bit masks for SIC_IWR2, SIC_IMASK2, SIC_ISR2 */
  1407. #define DMA15 0x1 /* DMA Channel 15 */
  1408. #define DMA16 0x2 /* DMA Channel 16 */
  1409. #define DMA17 0x4 /* DMA Channel 17 */
  1410. #define DMA22 0x8 /* DMA Channel 22 */
  1411. #define CNT 0x10 /* Counter */
  1412. #define KEY 0x20 /* Keypad */
  1413. #define CAN1_RX 0x40 /* CAN1 Receive */
  1414. #define CAN1_TX 0x80 /* CAN1 Transmit */
  1415. #define SDH_INT_MASK0 0x100 /* SDH Mask 0 */
  1416. #define SDH_INT_MASK1 0x200 /* SDH Mask 1 */
  1417. #define USB_EINT 0x400 /* USB Exception */
  1418. #define USB_INT0 0x800 /* USB Interrupt 0 */
  1419. #define USB_INT1 0x1000 /* USB Interrupt 1 */
  1420. #define USB_INT2 0x2000 /* USB Interrupt 2 */
  1421. #define USB_DMAINT 0x4000 /* USB DMA */
  1422. #define OTPSEC 0x8000 /* OTP Access Complete */
  1423. #define TIMER0 0x400000 /* Timer 0 */
  1424. #define TIMER1 0x800000 /* Timer 1 */
  1425. #define TIMER2 0x1000000 /* Timer 2 */
  1426. #define TIMER3 0x2000000 /* Timer 3 */
  1427. #define TIMER4 0x4000000 /* Timer 4 */
  1428. #define TIMER5 0x8000000 /* Timer 5 */
  1429. #define TIMER6 0x10000000 /* Timer 6 */
  1430. #define TIMER7 0x20000000 /* Timer 7 */
  1431. #define PINT2 0x40000000 /* Pin Interrupt 2 */
  1432. #define PINT3 0x80000000 /* Pin Interrupt 3 */
  1433. /* Bit masks for DMAx_CONFIG, MDMA_Sx_CONFIG, MDMA_Dx_CONFIG */
  1434. #define DMAEN 0x1 /* DMA Channel Enable */
  1435. #define WNR 0x2 /* DMA Direction */
  1436. #define WDSIZE_8 0x0 /* Transfer Word Size = 8 */
  1437. #define WDSIZE_16 0x4 /* Transfer Word Size = 16 */
  1438. #define WDSIZE_32 0x8 /* Transfer Word Size = 32 */
  1439. #define DMA2D 0x10 /* DMA Mode */
  1440. #define RESTART 0x20 /* Work Unit Transitions */
  1441. #define DI_SEL 0x40 /* Data Interrupt Timing Select */
  1442. #define DI_EN 0x80 /* Data Interrupt Enable */
  1443. #define NDSIZE 0xf00 /* Flex Descriptor Size */
  1444. #define NDSIZE_0 0x0000 /* Next Descriptor Size = 0 (Stop/Autobuffer) */
  1445. #define NDSIZE_1 0x0100 /* Next Descriptor Size = 1 */
  1446. #define NDSIZE_2 0x0200 /* Next Descriptor Size = 2 */
  1447. #define NDSIZE_3 0x0300 /* Next Descriptor Size = 3 */
  1448. #define NDSIZE_4 0x0400 /* Next Descriptor Size = 4 */
  1449. #define NDSIZE_5 0x0500 /* Next Descriptor Size = 5 */
  1450. #define NDSIZE_6 0x0600 /* Next Descriptor Size = 6 */
  1451. #define NDSIZE_7 0x0700 /* Next Descriptor Size = 7 */
  1452. #define NDSIZE_8 0x0800 /* Next Descriptor Size = 8 */
  1453. #define NDSIZE_9 0x0900 /* Next Descriptor Size = 9 */
  1454. #define DMAFLOW 0xf000 /* Next Operation */
  1455. #define DMAFLOW_STOP 0x0000 /* Stop Mode */
  1456. #define DMAFLOW_AUTO 0x1000 /* Autobuffer Mode */
  1457. #define DMAFLOW_ARRAY 0x4000 /* Descriptor Array Mode */
  1458. #define DMAFLOW_SMALL 0x6000 /* Small Model Descriptor List Mode */
  1459. #define DMAFLOW_LARGE 0x7000 /* Large Model Descriptor List Mode */
  1460. /* Bit masks for DMAx_IRQ_STATUS, MDMA_Sx_IRQ_STATUS, MDMA_Dx_IRQ_STATUS */
  1461. #define DMA_DONE 0x1 /* DMA Completion Interrupt Status */
  1462. #define DMA_ERR 0x2 /* DMA Error Interrupt Status */
  1463. #define DFETCH 0x4 /* DMA Descriptor Fetch */
  1464. #define DMA_RUN 0x8 /* DMA Channel Running */
  1465. /* Bit masks for DMAx_PERIPHERAL_MAP, MDMA_Sx_IRQ_STATUS, MDMA_Dx_IRQ_STATUS */
  1466. #define CTYPE 0x40 /* DMA Channel Type */
  1467. #define PMAP 0xf000 /* Peripheral Mapped To This Channel */
  1468. /* Bit masks for DMACx_TCPER */
  1469. #define DCB_TRAFFIC_PERIOD 0xf /* DCB Traffic Control Period */
  1470. #define DEB_TRAFFIC_PERIOD 0xf0 /* DEB Traffic Control Period */
  1471. #define DAB_TRAFFIC_PERIOD 0x700 /* DAB Traffic Control Period */
  1472. #define MDMA_ROUND_ROBIN_PERIOD 0xf800 /* MDMA Round Robin Period */
  1473. /* Bit masks for DMACx_TCCNT */
  1474. #define DCB_TRAFFIC_COUNT 0xf /* DCB Traffic Control Count */
  1475. #define DEB_TRAFFIC_COUNT 0xf0 /* DEB Traffic Control Count */
  1476. #define DAB_TRAFFIC_COUNT 0x700 /* DAB Traffic Control Count */
  1477. #define MDMA_ROUND_ROBIN_COUNT 0xf800 /* MDMA Round Robin Count */
  1478. /* Bit masks for DMAC1_PERIMUX */
  1479. #define PMUXSDH 0x1 /* Peripheral Select for DMA22 channel */
  1480. /* ********************* ASYNCHRONOUS MEMORY CONTROLLER MASKS *************************/
  1481. /* EBIU_AMGCTL Masks */
  1482. #define AMCKEN 0x0001 /* Enable CLKOUT */
  1483. #define AMBEN_NONE 0x0000 /* All Banks Disabled */
  1484. #define AMBEN_B0 0x0002 /* Enable Async Memory Bank 0 only */
  1485. #define AMBEN_B0_B1 0x0004 /* Enable Async Memory Banks 0 & 1 only */
  1486. #define AMBEN_B0_B1_B2 0x0006 /* Enable Async Memory Banks 0, 1, and 2 */
  1487. #define AMBEN_ALL 0x0008 /* Enable Async Memory Banks (all) 0, 1, 2, and 3 */
  1488. /* Bit masks for EBIU_AMBCTL0 */
  1489. #define B0RDYEN 0x1 /* Bank 0 ARDY Enable */
  1490. #define B0RDYPOL 0x2 /* Bank 0 ARDY Polarity */
  1491. #define B0TT 0xc /* Bank 0 transition time */
  1492. #define B0ST 0x30 /* Bank 0 Setup time */
  1493. #define B0HT 0xc0 /* Bank 0 Hold time */
  1494. #define B0RAT 0xf00 /* Bank 0 Read access time */
  1495. #define B0WAT 0xf000 /* Bank 0 write access time */
  1496. #define B1RDYEN 0x10000 /* Bank 1 ARDY Enable */
  1497. #define B1RDYPOL 0x20000 /* Bank 1 ARDY Polarity */
  1498. #define B1TT 0xc0000 /* Bank 1 transition time */
  1499. #define B1ST 0x300000 /* Bank 1 Setup time */
  1500. #define B1HT 0xc00000 /* Bank 1 Hold time */
  1501. #define B1RAT 0xf000000 /* Bank 1 Read access time */
  1502. #define B1WAT 0xf0000000 /* Bank 1 write access time */
  1503. /* Bit masks for EBIU_AMBCTL1 */
  1504. #define B2RDYEN 0x1 /* Bank 2 ARDY Enable */
  1505. #define B2RDYPOL 0x2 /* Bank 2 ARDY Polarity */
  1506. #define B2TT 0xc /* Bank 2 transition time */
  1507. #define B2ST 0x30 /* Bank 2 Setup time */
  1508. #define B2HT 0xc0 /* Bank 2 Hold time */
  1509. #define B2RAT 0xf00 /* Bank 2 Read access time */
  1510. #define B2WAT 0xf000 /* Bank 2 write access time */
  1511. #define B3RDYEN 0x10000 /* Bank 3 ARDY Enable */
  1512. #define B3RDYPOL 0x20000 /* Bank 3 ARDY Polarity */
  1513. #define B3TT 0xc0000 /* Bank 3 transition time */
  1514. #define B3ST 0x300000 /* Bank 3 Setup time */
  1515. #define B3HT 0xc00000 /* Bank 3 Hold time */
  1516. #define B3RAT 0xf000000 /* Bank 3 Read access time */
  1517. #define B3WAT 0xf0000000 /* Bank 3 write access time */
  1518. /* Bit masks for EBIU_MBSCTL */
  1519. #define AMSB0CTL 0x3 /* Async Memory Bank 0 select */
  1520. #define AMSB1CTL 0xc /* Async Memory Bank 1 select */
  1521. #define AMSB2CTL 0x30 /* Async Memory Bank 2 select */
  1522. #define AMSB3CTL 0xc0 /* Async Memory Bank 3 select */
  1523. /* Bit masks for EBIU_MODE */
  1524. #define B0MODE 0x3 /* Async Memory Bank 0 Access Mode */
  1525. #define B1MODE 0xc /* Async Memory Bank 1 Access Mode */
  1526. #define B2MODE 0x30 /* Async Memory Bank 2 Access Mode */
  1527. #define B3MODE 0xc0 /* Async Memory Bank 3 Access Mode */
  1528. /* Bit masks for EBIU_FCTL */
  1529. #define TESTSETLOCK 0x1 /* Test set lock */
  1530. #define BCLK 0x6 /* Burst clock frequency */
  1531. #define PGWS 0x38 /* Page wait states */
  1532. #define PGSZ 0x40 /* Page size */
  1533. #define RDDL 0x380 /* Read data delay */
  1534. /* Bit masks for EBIU_ARBSTAT */
  1535. #define ARBSTAT 0x1 /* Arbitration status */
  1536. #define BGSTAT 0x2 /* Bus grant status */
  1537. /* Bit masks for EBIU_DDRCTL0 */
  1538. #define TREFI 0x3fff /* Refresh Interval */
  1539. #define TRFC 0x3c000 /* Auto-refresh command period */
  1540. #define TRP 0x3c0000 /* Pre charge-to-active command period */
  1541. #define TRAS 0x3c00000 /* Min Active-to-pre charge time */
  1542. #define TRC 0x3c000000 /* Active-to-active time */
  1543. #define DDR_TRAS(x) ((x<<22)&TRAS) /* DDR tRAS = (1~15) cycles */
  1544. #define DDR_TRP(x) ((x<<18)&TRP) /* DDR tRP = (1~15) cycles */
  1545. #define DDR_TRC(x) ((x<<26)&TRC) /* DDR tRC = (1~15) cycles */
  1546. #define DDR_TRFC(x) ((x<<14)&TRFC) /* DDR tRFC = (1~15) cycles */
  1547. #define DDR_TREFI(x) (x&TREFI) /* DDR tRFC = (1~15) cycles */
  1548. /* Bit masks for EBIU_DDRCTL1 */
  1549. #define TRCD 0xf /* Active-to-Read/write delay */
  1550. #define TMRD 0xf0 /* Mode register set to active */
  1551. #define TWR 0x300 /* Write Recovery time */
  1552. #define DDRDATWIDTH 0x3000 /* DDR data width */
  1553. #define EXTBANKS 0xc000 /* External banks */
  1554. #define DDRDEVWIDTH 0x30000 /* DDR device width */
  1555. #define DDRDEVSIZE 0xc0000 /* DDR device size */
  1556. #define TWTR 0xf0000000 /* Write-to-read delay */
  1557. #define DDR_TWTR(x) ((x<<28)&TWTR) /* DDR tWTR = (1~15) cycles */
  1558. #define DDR_TMRD(x) ((x<<4)&TMRD) /* DDR tMRD = (1~15) cycles */
  1559. #define DDR_TWR(x) ((x<<8)&TWR) /* DDR tWR = (1~15) cycles */
  1560. #define DDR_TRCD(x) (x&TRCD) /* DDR tRCD = (1~15) cycles */
  1561. #define DDR_DATWIDTH 0x2000 /* DDR data width */
  1562. #define EXTBANK_1 0 /* 1 external bank */
  1563. #define EXTBANK_2 0x4000 /* 2 external banks */
  1564. #define DEVSZ_64 0x40000 /* DDR External Bank Size = 64MB */
  1565. #define DEVSZ_128 0x80000 /* DDR External Bank Size = 128MB */
  1566. #define DEVSZ_256 0xc0000 /* DDR External Bank Size = 256MB */
  1567. #define DEVSZ_512 0 /* DDR External Bank Size = 512MB */
  1568. #define DEVWD_4 0 /* DDR Device Width = 4 Bits */
  1569. #define DEVWD_8 0x10000 /* DDR Device Width = 8 Bits */
  1570. #define DEVWD_16 0x20000 /* DDR Device Width = 16 Bits */
  1571. /* Bit masks for EBIU_DDRCTL2 */
  1572. #define BURSTLENGTH 0x7 /* Burst length */
  1573. #define CASLATENCY 0x70 /* CAS latency */
  1574. #define DLLRESET 0x100 /* DLL Reset */
  1575. #define REGE 0x1000 /* Register mode enable */
  1576. #define CL_1_5 0x50 /* DDR CAS Latency = 1.5 cycles */
  1577. #define CL_2 0x20 /* DDR CAS Latency = 2 cycles */
  1578. #define CL_2_5 0x60 /* DDR CAS Latency = 2.5 cycles */
  1579. #define CL_3 0x30 /* DDR CAS Latency = 3 cycles */
  1580. /* Bit masks for EBIU_DDRCTL3 */
  1581. #define PASR 0x7 /* Partial array self-refresh */
  1582. /* Bit masks for EBIU_DDRQUE */
  1583. #define DEB1_PFLEN 0x3 /* Pre fetch length for DEB1 accesses */
  1584. #define DEB2_PFLEN 0xc /* Pre fetch length for DEB2 accesses */
  1585. #define DEB3_PFLEN 0x30 /* Pre fetch length for DEB3 accesses */
  1586. #define DEB_ARB_PRIORITY 0x700 /* Arbitration between DEB busses */
  1587. #define DEB1_URGENT 0x1000 /* DEB1 Urgent */
  1588. #define DEB2_URGENT 0x2000 /* DEB2 Urgent */
  1589. #define DEB3_URGENT 0x4000 /* DEB3 Urgent */
  1590. /* Bit masks for EBIU_ERRMST */
  1591. #define DEB1_ERROR 0x1 /* DEB1 Error */
  1592. #define DEB2_ERROR 0x2 /* DEB2 Error */
  1593. #define DEB3_ERROR 0x4 /* DEB3 Error */
  1594. #define CORE_ERROR 0x8 /* Core error */
  1595. #define DEB_MERROR 0x10 /* DEB1 Error (2nd) */
  1596. #define DEB2_MERROR 0x20 /* DEB2 Error (2nd) */
  1597. #define DEB3_MERROR 0x40 /* DEB3 Error (2nd) */
  1598. #define CORE_MERROR 0x80 /* Core Error (2nd) */
  1599. /* Bit masks for EBIU_ERRADD */
  1600. #define ERROR_ADDRESS 0xffffffff /* Error Address */
  1601. /* Bit masks for EBIU_RSTCTL */
  1602. #define DDRSRESET 0x1 /* DDR soft reset */
  1603. #define PFTCHSRESET 0x4 /* DDR prefetch reset */
  1604. #define SRREQ 0x8 /* Self-refresh request */
  1605. #define SRACK 0x10 /* Self-refresh acknowledge */
  1606. #define MDDRENABLE 0x20 /* Mobile DDR enable */
  1607. /* Bit masks for EBIU_DDRBRC0 */
  1608. #define BRC0 0xffffffff /* Count */
  1609. /* Bit masks for EBIU_DDRBRC1 */
  1610. #define BRC1 0xffffffff /* Count */
  1611. /* Bit masks for EBIU_DDRBRC2 */
  1612. #define BRC2 0xffffffff /* Count */
  1613. /* Bit masks for EBIU_DDRBRC3 */
  1614. #define BRC3 0xffffffff /* Count */
  1615. /* Bit masks for EBIU_DDRBRC4 */
  1616. #define BRC4 0xffffffff /* Count */
  1617. /* Bit masks for EBIU_DDRBRC5 */
  1618. #define BRC5 0xffffffff /* Count */
  1619. /* Bit masks for EBIU_DDRBRC6 */
  1620. #define BRC6 0xffffffff /* Count */
  1621. /* Bit masks for EBIU_DDRBRC7 */
  1622. #define BRC7 0xffffffff /* Count */
  1623. /* Bit masks for EBIU_DDRBWC0 */
  1624. #define BWC0 0xffffffff /* Count */
  1625. /* Bit masks for EBIU_DDRBWC1 */
  1626. #define BWC1 0xffffffff /* Count */
  1627. /* Bit masks for EBIU_DDRBWC2 */
  1628. #define BWC2 0xffffffff /* Count */
  1629. /* Bit masks for EBIU_DDRBWC3 */
  1630. #define BWC3 0xffffffff /* Count */
  1631. /* Bit masks for EBIU_DDRBWC4 */
  1632. #define BWC4 0xffffffff /* Count */
  1633. /* Bit masks for EBIU_DDRBWC5 */
  1634. #define BWC5 0xffffffff /* Count */
  1635. /* Bit masks for EBIU_DDRBWC6 */
  1636. #define BWC6 0xffffffff /* Count */
  1637. /* Bit masks for EBIU_DDRBWC7 */
  1638. #define BWC7 0xffffffff /* Count */
  1639. /* Bit masks for EBIU_DDRACCT */
  1640. #define ACCT 0xffffffff /* Count */
  1641. /* Bit masks for EBIU_DDRTACT */
  1642. #define TECT 0xffffffff /* Count */
  1643. /* Bit masks for EBIU_DDRARCT */
  1644. #define ARCT 0xffffffff /* Count */
  1645. /* Bit masks for EBIU_DDRGC0 */
  1646. #define GC0 0xffffffff /* Count */
  1647. /* Bit masks for EBIU_DDRGC1 */
  1648. #define GC1 0xffffffff /* Count */
  1649. /* Bit masks for EBIU_DDRGC2 */
  1650. #define GC2 0xffffffff /* Count */
  1651. /* Bit masks for EBIU_DDRGC3 */
  1652. #define GC3 0xffffffff /* Count */
  1653. /* Bit masks for EBIU_DDRMCEN */
  1654. #define B0WCENABLE 0x1 /* Bank 0 write count enable */
  1655. #define B1WCENABLE 0x2 /* Bank 1 write count enable */
  1656. #define B2WCENABLE 0x4 /* Bank 2 write count enable */
  1657. #define B3WCENABLE 0x8 /* Bank 3 write count enable */
  1658. #define B4WCENABLE 0x10 /* Bank 4 write count enable */
  1659. #define B5WCENABLE 0x20 /* Bank 5 write count enable */
  1660. #define B6WCENABLE 0x40 /* Bank 6 write count enable */
  1661. #define B7WCENABLE 0x80 /* Bank 7 write count enable */
  1662. #define B0RCENABLE 0x100 /* Bank 0 read count enable */
  1663. #define B1RCENABLE 0x200 /* Bank 1 read count enable */
  1664. #define B2RCENABLE 0x400 /* Bank 2 read count enable */
  1665. #define B3RCENABLE 0x800 /* Bank 3 read count enable */
  1666. #define B4RCENABLE 0x1000 /* Bank 4 read count enable */
  1667. #define B5RCENABLE 0x2000 /* Bank 5 read count enable */
  1668. #define B6RCENABLE 0x4000 /* Bank 6 read count enable */
  1669. #define B7RCENABLE 0x8000 /* Bank 7 read count enable */
  1670. #define ROWACTCENABLE 0x10000 /* DDR Row activate count enable */
  1671. #define RWTCENABLE 0x20000 /* DDR R/W Turn around count enable */
  1672. #define ARCENABLE 0x40000 /* DDR Auto-refresh count enable */
  1673. #define GC0ENABLE 0x100000 /* DDR Grant count 0 enable */
  1674. #define GC1ENABLE 0x200000 /* DDR Grant count 1 enable */
  1675. #define GC2ENABLE 0x400000 /* DDR Grant count 2 enable */
  1676. #define GC3ENABLE 0x800000 /* DDR Grant count 3 enable */
  1677. #define GCCONTROL 0x3000000 /* DDR Grant Count Control */
  1678. /* Bit masks for EBIU_DDRMCCL */
  1679. #define CB0WCOUNT 0x1 /* Clear write count 0 */
  1680. #define CB1WCOUNT 0x2 /* Clear write count 1 */
  1681. #define CB2WCOUNT 0x4 /* Clear write count 2 */
  1682. #define CB3WCOUNT 0x8 /* Clear write count 3 */
  1683. #define CB4WCOUNT 0x10 /* Clear write count 4 */
  1684. #define CB5WCOUNT 0x20 /* Clear write count 5 */
  1685. #define CB6WCOUNT 0x40 /* Clear write count 6 */
  1686. #define CB7WCOUNT 0x80 /* Clear write count 7 */
  1687. #define CBRCOUNT 0x100 /* Clear read count 0 */
  1688. #define CB1RCOUNT 0x200 /* Clear read count 1 */
  1689. #define CB2RCOUNT 0x400 /* Clear read count 2 */
  1690. #define CB3RCOUNT 0x800 /* Clear read count 3 */
  1691. #define CB4RCOUNT 0x1000 /* Clear read count 4 */
  1692. #define CB5RCOUNT 0x2000 /* Clear read count 5 */
  1693. #define CB6RCOUNT 0x4000 /* Clear read count 6 */
  1694. #define CB7RCOUNT 0x8000 /* Clear read count 7 */
  1695. #define CRACOUNT 0x10000 /* Clear row activation count */
  1696. #define CRWTACOUNT 0x20000 /* Clear R/W turn-around count */
  1697. #define CARCOUNT 0x40000 /* Clear auto-refresh count */
  1698. #define CG0COUNT 0x100000 /* Clear grant count 0 */
  1699. #define CG1COUNT 0x200000 /* Clear grant count 1 */
  1700. #define CG2COUNT 0x400000 /* Clear grant count 2 */
  1701. #define CG3COUNT 0x800000 /* Clear grant count 3 */
  1702. /* Bit masks for (PORTx is PORTA - PORTJ) includes PORTx_FER, PORTx_SET, PORTx_CLEAR, PORTx_DIR_SET, PORTx_DIR_CLEAR, PORTx_INEN */
  1703. #define Px0 0x1 /* GPIO 0 */
  1704. #define Px1 0x2 /* GPIO 1 */
  1705. #define Px2 0x4 /* GPIO 2 */
  1706. #define Px3 0x8 /* GPIO 3 */
  1707. #define Px4 0x10 /* GPIO 4 */
  1708. #define Px5 0x20 /* GPIO 5 */
  1709. #define Px6 0x40 /* GPIO 6 */
  1710. #define Px7 0x80 /* GPIO 7 */
  1711. #define Px8 0x100 /* GPIO 8 */
  1712. #define Px9 0x200 /* GPIO 9 */
  1713. #define Px10 0x400 /* GPIO 10 */
  1714. #define Px11 0x800 /* GPIO 11 */
  1715. #define Px12 0x1000 /* GPIO 12 */
  1716. #define Px13 0x2000 /* GPIO 13 */
  1717. #define Px14 0x4000 /* GPIO 14 */
  1718. #define Px15 0x8000 /* GPIO 15 */
  1719. /* Bit masks for PORTA_MUX - PORTJ_MUX */
  1720. #define PxM0 0x3 /* GPIO Mux 0 */
  1721. #define PxM1 0xc /* GPIO Mux 1 */
  1722. #define PxM2 0x30 /* GPIO Mux 2 */
  1723. #define PxM3 0xc0 /* GPIO Mux 3 */
  1724. #define PxM4 0x300 /* GPIO Mux 4 */
  1725. #define PxM5 0xc00 /* GPIO Mux 5 */
  1726. #define PxM6 0x3000 /* GPIO Mux 6 */
  1727. #define PxM7 0xc000 /* GPIO Mux 7 */
  1728. #define PxM8 0x30000 /* GPIO Mux 8 */
  1729. #define PxM9 0xc0000 /* GPIO Mux 9 */
  1730. #define PxM10 0x300000 /* GPIO Mux 10 */
  1731. #define PxM11 0xc00000 /* GPIO Mux 11 */
  1732. #define PxM12 0x3000000 /* GPIO Mux 12 */
  1733. #define PxM13 0xc000000 /* GPIO Mux 13 */
  1734. #define PxM14 0x30000000 /* GPIO Mux 14 */
  1735. #define PxM15 0xc0000000 /* GPIO Mux 15 */
  1736. /* Bit masks for PINTx_MASK_SET/CLEAR, PINTx_REQUEST, PINTx_LATCH, PINTx_EDGE_SET/CLEAR, PINTx_INVERT_SET/CLEAR, PINTx_PINTSTATE */
  1737. #define IB0 0x1 /* Interrupt Bit 0 */
  1738. #define IB1 0x2 /* Interrupt Bit 1 */
  1739. #define IB2 0x4 /* Interrupt Bit 2 */
  1740. #define IB3 0x8 /* Interrupt Bit 3 */
  1741. #define IB4 0x10 /* Interrupt Bit 4 */
  1742. #define IB5 0x20 /* Interrupt Bit 5 */
  1743. #define IB6 0x40 /* Interrupt Bit 6 */
  1744. #define IB7 0x80 /* Interrupt Bit 7 */
  1745. #define IB8 0x100 /* Interrupt Bit 8 */
  1746. #define IB9 0x200 /* Interrupt Bit 9 */
  1747. #define IB10 0x400 /* Interrupt Bit 10 */
  1748. #define IB11 0x800 /* Interrupt Bit 11 */
  1749. #define IB12 0x1000 /* Interrupt Bit 12 */
  1750. #define IB13 0x2000 /* Interrupt Bit 13 */
  1751. #define IB14 0x4000 /* Interrupt Bit 14 */
  1752. #define IB15 0x8000 /* Interrupt Bit 15 */
  1753. /* Bit masks for TIMERx_CONFIG */
  1754. #define TMODE 0x3 /* Timer Mode */
  1755. #define PULSE_HI 0x4 /* Pulse Polarity */
  1756. #define PERIOD_CNT 0x8 /* Period Count */
  1757. #define IRQ_ENA 0x10 /* Interrupt Request Enable */
  1758. #define TIN_SEL 0x20 /* Timer Input Select */
  1759. #define OUT_DIS 0x40 /* Output Pad Disable */
  1760. #define CLK_SEL 0x80 /* Timer Clock Select */
  1761. #define TOGGLE_HI 0x100 /* Toggle Mode */
  1762. #define EMU_RUN 0x200 /* Emulation Behavior Select */
  1763. #define ERR_TYP 0xc000 /* Error Type */
  1764. /* Bit masks for TIMER_ENABLE0 */
  1765. #define TIMEN0 0x1 /* Timer 0 Enable */
  1766. #define TIMEN1 0x2 /* Timer 1 Enable */
  1767. #define TIMEN2 0x4 /* Timer 2 Enable */
  1768. #define TIMEN3 0x8 /* Timer 3 Enable */
  1769. #define TIMEN4 0x10 /* Timer 4 Enable */
  1770. #define TIMEN5 0x20 /* Timer 5 Enable */
  1771. #define TIMEN6 0x40 /* Timer 6 Enable */
  1772. #define TIMEN7 0x80 /* Timer 7 Enable */
  1773. /* Bit masks for TIMER_DISABLE0 */
  1774. #define TIMDIS0 0x1 /* Timer 0 Disable */
  1775. #define TIMDIS1 0x2 /* Timer 1 Disable */
  1776. #define TIMDIS2 0x4 /* Timer 2 Disable */
  1777. #define TIMDIS3 0x8 /* Timer 3 Disable */
  1778. #define TIMDIS4 0x10 /* Timer 4 Disable */
  1779. #define TIMDIS5 0x20 /* Timer 5 Disable */
  1780. #define TIMDIS6 0x40 /* Timer 6 Disable */
  1781. #define TIMDIS7 0x80 /* Timer 7 Disable */
  1782. /* Bit masks for TIMER_STATUS0 */
  1783. #define TIMIL0 0x1 /* Timer 0 Interrupt */
  1784. #define TIMIL1 0x2 /* Timer 1 Interrupt */
  1785. #define TIMIL2 0x4 /* Timer 2 Interrupt */
  1786. #define TIMIL3 0x8 /* Timer 3 Interrupt */
  1787. #define TOVF_ERR0 0x10 /* Timer 0 Counter Overflow */
  1788. #define TOVF_ERR1 0x20 /* Timer 1 Counter Overflow */
  1789. #define TOVF_ERR2 0x40 /* Timer 2 Counter Overflow */
  1790. #define TOVF_ERR3 0x80 /* Timer 3 Counter Overflow */
  1791. #define TRUN0 0x1000 /* Timer 0 Slave Enable Status */
  1792. #define TRUN1 0x2000 /* Timer 1 Slave Enable Status */
  1793. #define TRUN2 0x4000 /* Timer 2 Slave Enable Status */
  1794. #define TRUN3 0x8000 /* Timer 3 Slave Enable Status */
  1795. #define TIMIL4 0x10000 /* Timer 4 Interrupt */
  1796. #define TIMIL5 0x20000 /* Timer 5 Interrupt */
  1797. #define TIMIL6 0x40000 /* Timer 6 Interrupt */
  1798. #define TIMIL7 0x80000 /* Timer 7 Interrupt */
  1799. #define TOVF_ERR4 0x100000 /* Timer 4 Counter Overflow */
  1800. #define TOVF_ERR5 0x200000 /* Timer 5 Counter Overflow */
  1801. #define TOVF_ERR6 0x400000 /* Timer 6 Counter Overflow */
  1802. #define TOVF_ERR7 0x800000 /* Timer 7 Counter Overflow */
  1803. #define TRUN4 0x10000000 /* Timer 4 Slave Enable Status */
  1804. #define TRUN5 0x20000000 /* Timer 5 Slave Enable Status */
  1805. #define TRUN6 0x40000000 /* Timer 6 Slave Enable Status */
  1806. #define TRUN7 0x80000000 /* Timer 7 Slave Enable Status */
  1807. /* Bit masks for WDOG_CTL */
  1808. #define WDEV 0x6 /* Watchdog Event */
  1809. #define WDEN 0xff0 /* Watchdog Enable */
  1810. #define WDRO 0x8000 /* Watchdog Rolled Over */
  1811. /* Bit masks for CNT_CONFIG */
  1812. #define CNTE 0x1 /* Counter Enable */
  1813. #define DEBE 0x2 /* Debounce Enable */
  1814. #define CDGINV 0x10 /* CDG Pin Polarity Invert */
  1815. #define CUDINV 0x20 /* CUD Pin Polarity Invert */
  1816. #define CZMINV 0x40 /* CZM Pin Polarity Invert */
  1817. #define CNTMODE 0x700 /* Counter Operating Mode */
  1818. #define ZMZC 0x800 /* CZM Zeroes Counter Enable */
  1819. #define BNDMODE 0x3000 /* Boundary register Mode */
  1820. #define INPDIS 0x8000 /* CUG and CDG Input Disable */
  1821. /* Bit masks for CNT_IMASK */
  1822. #define ICIE 0x1 /* Illegal Gray/Binary Code Interrupt Enable */
  1823. #define UCIE 0x2 /* Up count Interrupt Enable */
  1824. #define DCIE 0x4 /* Down count Interrupt Enable */
  1825. #define MINCIE 0x8 /* Min Count Interrupt Enable */
  1826. #define MAXCIE 0x10 /* Max Count Interrupt Enable */
  1827. #define COV31IE 0x20 /* Bit 31 Overflow Interrupt Enable */
  1828. #define COV15IE 0x40 /* Bit 15 Overflow Interrupt Enable */
  1829. #define CZEROIE 0x80 /* Count to Zero Interrupt Enable */
  1830. #define CZMIE 0x100 /* CZM Pin Interrupt Enable */
  1831. #define CZMEIE 0x200 /* CZM Error Interrupt Enable */
  1832. #define CZMZIE 0x400 /* CZM Zeroes Counter Interrupt Enable */
  1833. /* Bit masks for CNT_STATUS */
  1834. #define ICII 0x1 /* Illegal Gray/Binary Code Interrupt Identifier */
  1835. #define UCII 0x2 /* Up count Interrupt Identifier */
  1836. #define DCII 0x4 /* Down count Interrupt Identifier */
  1837. #define MINCII 0x8 /* Min Count Interrupt Identifier */
  1838. #define MAXCII 0x10 /* Max Count Interrupt Identifier */
  1839. #define COV31II 0x20 /* Bit 31 Overflow Interrupt Identifier */
  1840. #define COV15II 0x40 /* Bit 15 Overflow Interrupt Identifier */
  1841. #define CZEROII 0x80 /* Count to Zero Interrupt Identifier */
  1842. #define CZMII 0x100 /* CZM Pin Interrupt Identifier */
  1843. #define CZMEII 0x200 /* CZM Error Interrupt Identifier */
  1844. #define CZMZII 0x400 /* CZM Zeroes Counter Interrupt Identifier */
  1845. /* Bit masks for CNT_COMMAND */
  1846. #define W1LCNT 0xf /* Load Counter Register */
  1847. #define W1LMIN 0xf0 /* Load Min Register */
  1848. #define W1LMAX 0xf00 /* Load Max Register */
  1849. #define W1ZMONCE 0x1000 /* Enable CZM Clear Counter Once */
  1850. /* Bit masks for CNT_DEBOUNCE */
  1851. #define DPRESCALE 0xf /* Load Counter Register */
  1852. /* Bit masks for RTC_STAT */
  1853. #define SECONDS 0x3f /* Seconds */
  1854. #define MINUTES 0xfc0 /* Minutes */
  1855. #define HOURS 0x1f000 /* Hours */
  1856. #define DAY_COUNTER 0xfffe0000 /* Day Counter */
  1857. /* Bit masks for RTC_ICTL */
  1858. #define STOPWATCH_INTERRUPT_ENABLE 0x1 /* Stopwatch Interrupt Enable */
  1859. #define ALARM_INTERRUPT_ENABLE 0x2 /* Alarm Interrupt Enable */
  1860. #define SECONDS_INTERRUPT_ENABLE 0x4 /* Seconds Interrupt Enable */
  1861. #define MINUTES_INTERRUPT_ENABLE 0x8 /* Minutes Interrupt Enable */
  1862. #define HOURS_INTERRUPT_ENABLE 0x10 /* Hours Interrupt Enable */
  1863. #define TWENTY_FOUR_HOURS_INTERRUPT_ENABLE 0x20 /* 24 Hours Interrupt Enable */
  1864. #define DAY_ALARM_INTERRUPT_ENABLE 0x40 /* Day Alarm Interrupt Enable */
  1865. #define WRITE_COMPLETE_INTERRUPT_ENABLE 0x8000 /* Write Complete Interrupt Enable */
  1866. /* Bit masks for RTC_ISTAT */
  1867. #define STOPWATCH_EVENT_FLAG 0x1 /* Stopwatch Event Flag */
  1868. #define ALARM_EVENT_FLAG 0x2 /* Alarm Event Flag */
  1869. #define SECONDS_EVENT_FLAG 0x4 /* Seconds Event Flag */
  1870. #define MINUTES_EVENT_FLAG 0x8 /* Minutes Event Flag */
  1871. #define HOURS_EVENT_FLAG 0x10 /* Hours Event Flag */
  1872. #define TWENTY_FOUR_HOURS_EVENT_FLAG 0x20 /* 24 Hours Event Flag */
  1873. #define DAY_ALARM_EVENT_FLAG 0x40 /* Day Alarm Event Flag */
  1874. #define WRITE_PENDING__STATUS 0x4000 /* Write Pending Status */
  1875. #define WRITE_COMPLETE 0x8000 /* Write Complete */
  1876. /* Bit masks for RTC_SWCNT */
  1877. #define STOPWATCH_COUNT 0xffff /* Stopwatch Count */
  1878. /* Bit masks for RTC_ALARM */
  1879. #define SECONDS 0x3f /* Seconds */
  1880. #define MINUTES 0xfc0 /* Minutes */
  1881. #define HOURS 0x1f000 /* Hours */
  1882. #define DAY 0xfffe0000 /* Day */
  1883. /* Bit masks for RTC_PREN */
  1884. #define PREN 0x1 /* Prescaler Enable */
  1885. /* Bit masks for OTP_CONTROL */
  1886. #define FUSE_FADDR 0x1ff /* OTP/Fuse Address */
  1887. #define FIEN 0x800 /* OTP/Fuse Interrupt Enable */
  1888. #define FTESTDEC 0x1000 /* OTP/Fuse Test Decoder */
  1889. #define FWRTEST 0x2000 /* OTP/Fuse Write Test */
  1890. #define FRDEN 0x4000 /* OTP/Fuse Read Enable */
  1891. #define FWREN 0x8000 /* OTP/Fuse Write Enable */
  1892. /* Bit masks for OTP_BEN */
  1893. #define FBEN 0xffff /* OTP/Fuse Byte Enable */
  1894. /* Bit masks for OTP_STATUS */
  1895. #define FCOMP 0x1 /* OTP/Fuse Access Complete */
  1896. #define FERROR 0x2 /* OTP/Fuse Access Error */
  1897. #define MMRGLOAD 0x10 /* Memory Mapped Register Gasket Load */
  1898. #define MMRGLOCK 0x20 /* Memory Mapped Register Gasket Lock */
  1899. #define FPGMEN 0x40 /* OTP/Fuse Program Enable */
  1900. /* Bit masks for OTP_TIMING */
  1901. #define USECDIV 0xff /* Micro Second Divider */
  1902. #define READACC 0x7f00 /* Read Access Time */
  1903. #define CPUMPRL 0x38000 /* Charge Pump Release Time */
  1904. #define CPUMPSU 0xc0000 /* Charge Pump Setup Time */
  1905. #define CPUMPHD 0xf00000 /* Charge Pump Hold Time */
  1906. #define PGMTIME 0xff000000 /* Program Time */
  1907. /* Bit masks for SECURE_SYSSWT */
  1908. #define EMUDABL 0x1 /* Emulation Disable. */
  1909. #define RSTDABL 0x2 /* Reset Disable */
  1910. #define L1IDABL 0x1c /* L1 Instruction Memory Disable. */
  1911. #define L1DADABL 0xe0 /* L1 Data Bank A Memory Disable. */
  1912. #define L1DBDABL 0x700 /* L1 Data Bank B Memory Disable. */
  1913. #define DMA0OVR 0x800 /* DMA0 Memory Access Override */
  1914. #define DMA1OVR 0x1000 /* DMA1 Memory Access Override */
  1915. #define EMUOVR 0x4000 /* Emulation Override */
  1916. #define OTPSEN 0x8000 /* OTP Secrets Enable. */
  1917. #define L2DABL 0x70000 /* L2 Memory Disable. */
  1918. /* Bit masks for SECURE_CONTROL */
  1919. #define SECURE0 0x1 /* SECURE 0 */
  1920. #define SECURE1 0x2 /* SECURE 1 */
  1921. #define SECURE2 0x4 /* SECURE 2 */
  1922. #define SECURE3 0x8 /* SECURE 3 */
  1923. /* Bit masks for SECURE_STATUS */
  1924. #define SECMODE 0x3 /* Secured Mode Control State */
  1925. #define NMI 0x4 /* Non Maskable Interrupt */
  1926. #define AFVALID 0x8 /* Authentication Firmware Valid */
  1927. #define AFEXIT 0x10 /* Authentication Firmware Exit */
  1928. #define SECSTAT 0xe0 /* Secure Status */
  1929. /* Bit masks for PLL_DIV */
  1930. #define CSEL 0x30 /* Core Select */
  1931. #define SSEL 0xf /* System Select */
  1932. #define CSEL_DIV1 0x0000 /* CCLK = VCO / 1 */
  1933. #define CSEL_DIV2 0x0010 /* CCLK = VCO / 2 */
  1934. #define CSEL_DIV4 0x0020 /* CCLK = VCO / 4 */
  1935. #define CSEL_DIV8 0x0030 /* CCLK = VCO / 8 */
  1936. /* Bit masks for PLL_CTL */
  1937. #define MSEL 0x7e00 /* Multiplier Select */
  1938. #define BYPASS 0x100 /* PLL Bypass Enable */
  1939. #define OUTPUT_DELAY 0x80 /* External Memory Output Delay Enable */
  1940. #define INPUT_DELAY 0x40 /* External Memory Input Delay Enable */
  1941. #define PDWN 0x20 /* Power Down */
  1942. #define STOPCK 0x8 /* Stop Clock */
  1943. #define PLL_OFF 0x2 /* Disable PLL */
  1944. #define DF 0x1 /* Divide Frequency */
  1945. /* SWRST Masks */
  1946. #define SYSTEM_RESET 0x0007 /* Initiates A System Software Reset */
  1947. #define DOUBLE_FAULT 0x0008 /* Core Double Fault Causes Reset */
  1948. #define RESET_DOUBLE 0x2000 /* SW Reset Generated By Core Double-Fault */
  1949. #define RESET_WDOG 0x4000 /* SW Reset Generated By Watchdog Timer */
  1950. #define RESET_SOFTWARE 0x8000 /* SW Reset Occurred Since Last Read Of SWRST */
  1951. /* Bit masks for PLL_STAT */
  1952. #define PLL_LOCKED 0x20 /* PLL Locked Status */
  1953. #define ACTIVE_PLLDISABLED 0x4 /* Active Mode With PLL Disabled */
  1954. #define FULL_ON 0x2 /* Full-On Mode */
  1955. #define ACTIVE_PLLENABLED 0x1 /* Active Mode With PLL Enabled */
  1956. #define RTCWS 0x400 /* RTC/Reset Wake-Up Status */
  1957. #define CANWS 0x800 /* CAN Wake-Up Status */
  1958. #define USBWS 0x2000 /* USB Wake-Up Status */
  1959. #define KPADWS 0x4000 /* Keypad Wake-Up Status */
  1960. #define ROTWS 0x8000 /* Rotary Wake-Up Status */
  1961. #define GPWS 0x1000 /* General-Purpose Wake-Up Status */
  1962. /* Bit masks for VR_CTL */
  1963. #define FREQ 0x3 /* Regulator Switching Frequency */
  1964. #define GAIN 0xc /* Voltage Output Level Gain */
  1965. #define VLEV 0xf0 /* Internal Voltage Level */
  1966. #define SCKELOW 0x8000 /* Drive SCKE Low During Reset Enable */
  1967. #define WAKE 0x100 /* RTC/Reset Wake-Up Enable */
  1968. #define CANWE 0x200 /* CAN0/1 Wake-Up Enable */
  1969. #define GPWE 0x400 /* General-Purpose Wake-Up Enable */
  1970. #define USBWE 0x800 /* USB Wake-Up Enable */
  1971. #define KPADWE 0x1000 /* Keypad Wake-Up Enable */
  1972. #define ROTWE 0x2000 /* Rotary Wake-Up Enable */
  1973. #define FREQ_333 0x0001 /* Switching Frequency Is 333 kHz */
  1974. #define FREQ_667 0x0002 /* Switching Frequency Is 667 kHz */
  1975. #define FREQ_1000 0x0003 /* Switching Frequency Is 1 MHz */
  1976. #define GAIN_5 0x0000 /* GAIN = 5*/
  1977. #define GAIN_10 0x0004 /* GAIN = 1*/
  1978. #define GAIN_20 0x0008 /* GAIN = 2*/
  1979. #define GAIN_50 0x000C /* GAIN = 5*/
  1980. #define VLEV_085 0x0060 /* VLEV = 0.85 V (-5% - +10% Accuracy) */
  1981. #define VLEV_090 0x0070 /* VLEV = 0.90 V (-5% - +10% Accuracy) */
  1982. #define VLEV_095 0x0080 /* VLEV = 0.95 V (-5% - +10% Accuracy) */
  1983. #define VLEV_100 0x0090 /* VLEV = 1.00 V (-5% - +10% Accuracy) */
  1984. #define VLEV_105 0x00A0 /* VLEV = 1.05 V (-5% - +10% Accuracy) */
  1985. #define VLEV_110 0x00B0 /* VLEV = 1.10 V (-5% - +10% Accuracy) */
  1986. #define VLEV_115 0x00C0 /* VLEV = 1.15 V (-5% - +10% Accuracy) */
  1987. #define VLEV_120 0x00D0 /* VLEV = 1.20 V (-5% - +10% Accuracy) */
  1988. #define VLEV_125 0x00E0 /* VLEV = 1.25 V (-5% - +10% Accuracy) */
  1989. #define VLEV_130 0x00F0 /* VLEV = 1.30 V (-5% - +10% Accuracy) */
  1990. /* Bit masks for NFC_CTL */
  1991. #define WR_DLY 0xf /* Write Strobe Delay */
  1992. #define RD_DLY 0xf0 /* Read Strobe Delay */
  1993. #define NWIDTH 0x100 /* NAND Data Width */
  1994. #define PG_SIZE 0x200 /* Page Size */
  1995. /* Bit masks for NFC_STAT */
  1996. #define NBUSY 0x1 /* Not Busy */
  1997. #define WB_FULL 0x2 /* Write Buffer Full */
  1998. #define PG_WR_STAT 0x4 /* Page Write Pending */
  1999. #define PG_RD_STAT 0x8 /* Page Read Pending */
  2000. #define WB_EMPTY 0x10 /* Write Buffer Empty */
  2001. /* Bit masks for NFC_IRQSTAT */
  2002. #define NBUSYIRQ 0x1 /* Not Busy IRQ */
  2003. #define WB_OVF 0x2 /* Write Buffer Overflow */
  2004. #define WB_EDGE 0x4 /* Write Buffer Edge Detect */
  2005. #define RD_RDY 0x8 /* Read Data Ready */
  2006. #define WR_DONE 0x10 /* Page Write Done */
  2007. /* Bit masks for NFC_IRQMASK */
  2008. #define MASK_BUSYIRQ 0x1 /* Mask Not Busy IRQ */
  2009. #define MASK_WBOVF 0x2 /* Mask Write Buffer Overflow */
  2010. #define MASK_WBEMPTY 0x4 /* Mask Write Buffer Empty */
  2011. #define MASK_RDRDY 0x8 /* Mask Read Data Ready */
  2012. #define MASK_WRDONE 0x10 /* Mask Write Done */
  2013. /* Bit masks for NFC_RST */
  2014. #define ECC_RST 0x1 /* ECC (and NFC counters) Reset */
  2015. /* Bit masks for NFC_PGCTL */
  2016. #define PG_RD_START 0x1 /* Page Read Start */
  2017. #define PG_WR_START 0x2 /* Page Write Start */
  2018. /* Bit masks for NFC_ECC0 */
  2019. #define ECC0 0x7ff /* Parity Calculation Result0 */
  2020. /* Bit masks for NFC_ECC1 */
  2021. #define ECC1 0x7ff /* Parity Calculation Result1 */
  2022. /* Bit masks for NFC_ECC2 */
  2023. #define ECC2 0x7ff /* Parity Calculation Result2 */
  2024. /* Bit masks for NFC_ECC3 */
  2025. #define ECC3 0x7ff /* Parity Calculation Result3 */
  2026. /* Bit masks for NFC_COUNT */
  2027. #define ECCCNT 0x3ff /* Transfer Count */
  2028. /* Bit masks for CAN0_CONTROL */
  2029. #define SRS 0x1 /* Software Reset */
  2030. #define DNM 0x2 /* DeviceNet Mode */
  2031. #define ABO 0x4 /* Auto Bus On */
  2032. #define WBA 0x10 /* Wakeup On CAN Bus Activity */
  2033. #define SMR 0x20 /* Sleep Mode Request */
  2034. #define CSR 0x40 /* CAN Suspend Mode Request */
  2035. #define CCR 0x80 /* CAN Configuration Mode Request */
  2036. /* Bit masks for CAN0_STATUS */
  2037. #define WT 0x1 /* CAN Transmit Warning Flag */
  2038. #define WR 0x2 /* CAN Receive Warning Flag */
  2039. #define EP 0x4 /* CAN Error Passive Mode */
  2040. #define EBO 0x8 /* CAN Error Bus Off Mode */
  2041. #define CSA 0x40 /* CAN Suspend Mode Acknowledge */
  2042. #define CCA 0x80 /* CAN Configuration Mode Acknowledge */
  2043. #define MBPTR 0x1f00 /* Mailbox Pointer */
  2044. #define TRM 0x4000 /* Transmit Mode Status */
  2045. #define REC 0x8000 /* Receive Mode Status */
  2046. /* Bit masks for CAN0_DEBUG */
  2047. #define DEC 0x1 /* Disable Transmit/Receive Error Counters */
  2048. #define DRI 0x2 /* Disable CANRX Input Pin */
  2049. #define DTO 0x4 /* Disable CANTX Output Pin */
  2050. #define DIL 0x8 /* Disable Internal Loop */
  2051. #define MAA 0x10 /* Mode Auto-Acknowledge */
  2052. #define MRB 0x20 /* Mode Read Back */
  2053. #define CDE 0x8000 /* CAN Debug Mode Enable */
  2054. /* Bit masks for CAN0_CLOCK */
  2055. #define BRP 0x3ff /* CAN Bit Rate Prescaler */
  2056. /* Bit masks for CAN0_TIMING */
  2057. #define SJW 0x300 /* Synchronization Jump Width */
  2058. #define SAM 0x80 /* Sampling */
  2059. #define TSEG2 0x70 /* Time Segment 2 */
  2060. #define TSEG1 0xf /* Time Segment 1 */
  2061. /* Bit masks for CAN0_INTR */
  2062. #define CANRX 0x80 /* Serial Input From Transceiver */
  2063. #define CANTX 0x40 /* Serial Output To Transceiver */
  2064. #define SMACK 0x8 /* Sleep Mode Acknowledge */
  2065. #define GIRQ 0x4 /* Global Interrupt Request Status */
  2066. #define MBTIRQ 0x2 /* Mailbox Transmit Interrupt Request */
  2067. #define MBRIRQ 0x1 /* Mailbox Receive Interrupt Request */
  2068. /* Bit masks for CAN0_GIM */
  2069. #define EWTIM 0x1 /* Error Warning Transmit Interrupt Mask */
  2070. #define EWRIM 0x2 /* Error Warning Receive Interrupt Mask */
  2071. #define EPIM 0x4 /* Error Passive Interrupt Mask */
  2072. #define BOIM 0x8 /* Bus Off Interrupt Mask */
  2073. #define WUIM 0x10 /* Wakeup Interrupt Mask */
  2074. #define UIAIM 0x20 /* Unimplemented Address Interrupt Mask */
  2075. #define AAIM 0x40 /* Abort Acknowledge Interrupt Mask */
  2076. #define RMLIM 0x80 /* Receive Message Lost Interrupt Mask */
  2077. #define UCEIM 0x100 /* Universal Counter Exceeded Interrupt Mask */
  2078. #define ADIM 0x400 /* Access Denied Interrupt Mask */
  2079. /* Bit masks for CAN0_GIS */
  2080. #define EWTIS 0x1 /* Error Warning Transmit Interrupt Status */
  2081. #define EWRIS 0x2 /* Error Warning Receive Interrupt Status */
  2082. #define EPIS 0x4 /* Error Passive Interrupt Status */
  2083. #define BOIS 0x8 /* Bus Off Interrupt Status */
  2084. #define WUIS 0x10 /* Wakeup Interrupt Status */
  2085. #define UIAIS 0x20 /* Unimplemented Address Interrupt Status */
  2086. #define AAIS 0x40 /* Abort Acknowledge Interrupt Status */
  2087. #define RMLIS 0x80 /* Receive Message Lost Interrupt Status */
  2088. #define UCEIS 0x100 /* Universal Counter Exceeded Interrupt Status */
  2089. #define ADIS 0x400 /* Access Denied Interrupt Status */
  2090. /* Bit masks for CAN0_GIF */
  2091. #define EWTIF 0x1 /* Error Warning Transmit Interrupt Flag */
  2092. #define EWRIF 0x2 /* Error Warning Receive Interrupt Flag */
  2093. #define EPIF 0x4 /* Error Passive Interrupt Flag */
  2094. #define BOIF 0x8 /* Bus Off Interrupt Flag */
  2095. #define WUIF 0x10 /* Wakeup Interrupt Flag */
  2096. #define UIAIF 0x20 /* Unimplemented Address Interrupt Flag */
  2097. #define AAIF 0x40 /* Abort Acknowledge Interrupt Flag */
  2098. #define RMLIF 0x80 /* Receive Message Lost Interrupt Flag */
  2099. #define UCEIF 0x100 /* Universal Counter Exceeded Interrupt Flag */
  2100. #define ADIF 0x400 /* Access Denied Interrupt Flag */
  2101. /* Bit masks for CAN0_MBTD */
  2102. #define TDR 0x80 /* Temporary Disable Request */
  2103. #define TDA 0x40 /* Temporary Disable Acknowledge */
  2104. #define TDPTR 0x1f /* Temporary Disable Pointer */
  2105. /* Bit masks for CAN0_UCCNF */
  2106. #define UCCNF 0xf /* Universal Counter Configuration */
  2107. #define UCRC 0x20 /* Universal Counter Reload/Clear */
  2108. #define UCCT 0x40 /* Universal Counter CAN Trigger */
  2109. #define UCE 0x80 /* Universal Counter Enable */
  2110. /* Bit masks for CAN0_UCCNT */
  2111. #define UCCNT 0xffff /* Universal Counter Count Value */
  2112. /* Bit masks for CAN0_UCRC */
  2113. #define UCVAL 0xffff /* Universal Counter Reload/Capture Value */
  2114. /* Bit masks for CAN0_CEC */
  2115. #define RXECNT 0xff /* Receive Error Counter */
  2116. #define TXECNT 0xff00 /* Transmit Error Counter */
  2117. /* Bit masks for CAN0_ESR */
  2118. #define FER 0x80 /* Form Error */
  2119. #define BEF 0x40 /* Bit Error Flag */
  2120. #define SA0 0x20 /* Stuck At Dominant */
  2121. #define CRCE 0x10 /* CRC Error */
  2122. #define SER 0x8 /* Stuff Bit Error */
  2123. #define ACKE 0x4 /* Acknowledge Error */
  2124. /* Bit masks for CAN0_EWR */
  2125. #define EWLTEC 0xff00 /* Transmit Error Warning Limit */
  2126. #define EWLREC 0xff /* Receive Error Warning Limit */
  2127. /* Bit masks for CAN0_AMxx_H */
  2128. #define FDF 0x8000 /* Filter On Data Field */
  2129. #define FMD 0x4000 /* Full Mask Data */
  2130. #define AMIDE 0x2000 /* Acceptance Mask Identifier Extension */
  2131. #define BASEID 0x1ffc /* Base Identifier */
  2132. #define EXTID_HI 0x3 /* Extended Identifier High Bits */
  2133. /* Bit masks for CAN0_AMxx_L */
  2134. #define EXTID_LO 0xffff /* Extended Identifier Low Bits */
  2135. #define DFM 0xffff /* Data Field Mask */
  2136. /* Bit masks for CAN0_MBxx_ID1 */
  2137. #define AME 0x8000 /* Acceptance Mask Enable */
  2138. #define RTR 0x4000 /* Remote Transmission Request */
  2139. #define IDE 0x2000 /* Identifier Extension */
  2140. #define BASEID 0x1ffc /* Base Identifier */
  2141. #define EXTID_HI 0x3 /* Extended Identifier High Bits */
  2142. /* Bit masks for CAN0_MBxx_ID0 */
  2143. #define EXTID_LO 0xffff /* Extended Identifier Low Bits */
  2144. #define DFM 0xffff /* Data Field Mask */
  2145. /* Bit masks for CAN0_MBxx_TIMESTAMP */
  2146. #define TSV 0xffff /* Time Stamp Value */
  2147. /* Bit masks for CAN0_MBxx_LENGTH */
  2148. #define DLC 0xf /* Data Length Code */
  2149. /* Bit masks for CAN0_MBxx_DATA3 */
  2150. #define CAN_BYTE0 0xff00 /* Data Field Byte 0 */
  2151. #define CAN_BYTE1 0xff /* Data Field Byte 1 */
  2152. /* Bit masks for CAN0_MBxx_DATA2 */
  2153. #define CAN_BYTE2 0xff00 /* Data Field Byte 2 */
  2154. #define CAN_BYTE3 0xff /* Data Field Byte 3 */
  2155. /* Bit masks for CAN0_MBxx_DATA1 */
  2156. #define CAN_BYTE4 0xff00 /* Data Field Byte 4 */
  2157. #define CAN_BYTE5 0xff /* Data Field Byte 5 */
  2158. /* Bit masks for CAN0_MBxx_DATA0 */
  2159. #define CAN_BYTE6 0xff00 /* Data Field Byte 6 */
  2160. #define CAN_BYTE7 0xff /* Data Field Byte 7 */
  2161. /* Bit masks for CAN0_MC1 */
  2162. #define MC0 0x1 /* Mailbox 0 Enable */
  2163. #define MC1 0x2 /* Mailbox 1 Enable */
  2164. #define MC2 0x4 /* Mailbox 2 Enable */
  2165. #define MC3 0x8 /* Mailbox 3 Enable */
  2166. #define MC4 0x10 /* Mailbox 4 Enable */
  2167. #define MC5 0x20 /* Mailbox 5 Enable */
  2168. #define MC6 0x40 /* Mailbox 6 Enable */
  2169. #define MC7 0x80 /* Mailbox 7 Enable */
  2170. #define MC8 0x100 /* Mailbox 8 Enable */
  2171. #define MC9 0x200 /* Mailbox 9 Enable */
  2172. #define MC10 0x400 /* Mailbox 10 Enable */
  2173. #define MC11 0x800 /* Mailbox 11 Enable */
  2174. #define MC12 0x1000 /* Mailbox 12 Enable */
  2175. #define MC13 0x2000 /* Mailbox 13 Enable */
  2176. #define MC14 0x4000 /* Mailbox 14 Enable */
  2177. #define MC15 0x8000 /* Mailbox 15 Enable */
  2178. /* Bit masks for CAN0_MC2 */
  2179. #define MC16 0x1 /* Mailbox 16 Enable */
  2180. #define MC17 0x2 /* Mailbox 17 Enable */
  2181. #define MC18 0x4 /* Mailbox 18 Enable */
  2182. #define MC19 0x8 /* Mailbox 19 Enable */
  2183. #define MC20 0x10 /* Mailbox 20 Enable */
  2184. #define MC21 0x20 /* Mailbox 21 Enable */
  2185. #define MC22 0x40 /* Mailbox 22 Enable */
  2186. #define MC23 0x80 /* Mailbox 23 Enable */
  2187. #define MC24 0x100 /* Mailbox 24 Enable */
  2188. #define MC25 0x200 /* Mailbox 25 Enable */
  2189. #define MC26 0x400 /* Mailbox 26 Enable */
  2190. #define MC27 0x800 /* Mailbox 27 Enable */
  2191. #define MC28 0x1000 /* Mailbox 28 Enable */
  2192. #define MC29 0x2000 /* Mailbox 29 Enable */
  2193. #define MC30 0x4000 /* Mailbox 30 Enable */
  2194. #define MC31 0x8000 /* Mailbox 31 Enable */
  2195. /* Bit masks for CAN0_MD1 */
  2196. #define MD0 0x1 /* Mailbox 0 Receive Enable */
  2197. #define MD1 0x2 /* Mailbox 1 Receive Enable */
  2198. #define MD2 0x4 /* Mailbox 2 Receive Enable */
  2199. #define MD3 0x8 /* Mailbox 3 Receive Enable */
  2200. #define MD4 0x10 /* Mailbox 4 Receive Enable */
  2201. #define MD5 0x20 /* Mailbox 5 Receive Enable */
  2202. #define MD6 0x40 /* Mailbox 6 Receive Enable */
  2203. #define MD7 0x80 /* Mailbox 7 Receive Enable */
  2204. #define MD8 0x100 /* Mailbox 8 Receive Enable */
  2205. #define MD9 0x200 /* Mailbox 9 Receive Enable */
  2206. #define MD10 0x400 /* Mailbox 10 Receive Enable */
  2207. #define MD11 0x800 /* Mailbox 11 Receive Enable */
  2208. #define MD12 0x1000 /* Mailbox 12 Receive Enable */
  2209. #define MD13 0x2000 /* Mailbox 13 Receive Enable */
  2210. #define MD14 0x4000 /* Mailbox 14 Receive Enable */
  2211. #define MD15 0x8000 /* Mailbox 15 Receive Enable */
  2212. /* Bit masks for CAN0_MD2 */
  2213. #define MD16 0x1 /* Mailbox 16 Receive Enable */
  2214. #define MD17 0x2 /* Mailbox 17 Receive Enable */
  2215. #define MD18 0x4 /* Mailbox 18 Receive Enable */
  2216. #define MD19 0x8 /* Mailbox 19 Receive Enable */
  2217. #define MD20 0x10 /* Mailbox 20 Receive Enable */
  2218. #define MD21 0x20 /* Mailbox 21 Receive Enable */
  2219. #define MD22 0x40 /* Mailbox 22 Receive Enable */
  2220. #define MD23 0x80 /* Mailbox 23 Receive Enable */
  2221. #define MD24 0x100 /* Mailbox 24 Receive Enable */
  2222. #define MD25 0x200 /* Mailbox 25 Receive Enable */
  2223. #define MD26 0x400 /* Mailbox 26 Receive Enable */
  2224. #define MD27 0x800 /* Mailbox 27 Receive Enable */
  2225. #define MD28 0x1000 /* Mailbox 28 Receive Enable */
  2226. #define MD29 0x2000 /* Mailbox 29 Receive Enable */
  2227. #define MD30 0x4000 /* Mailbox 30 Receive Enable */
  2228. #define MD31 0x8000 /* Mailbox 31 Receive Enable */
  2229. /* Bit masks for CAN0_RMP1 */
  2230. #define RMP0 0x1 /* Mailbox 0 Receive Message Pending */
  2231. #define RMP1 0x2 /* Mailbox 1 Receive Message Pending */
  2232. #define RMP2 0x4 /* Mailbox 2 Receive Message Pending */
  2233. #define RMP3 0x8 /* Mailbox 3 Receive Message Pending */
  2234. #define RMP4 0x10 /* Mailbox 4 Receive Message Pending */
  2235. #define RMP5 0x20 /* Mailbox 5 Receive Message Pending */
  2236. #define RMP6 0x40 /* Mailbox 6 Receive Message Pending */
  2237. #define RMP7 0x80 /* Mailbox 7 Receive Message Pending */
  2238. #define RMP8 0x100 /* Mailbox 8 Receive Message Pending */
  2239. #define RMP9 0x200 /* Mailbox 9 Receive Message Pending */
  2240. #define RMP10 0x400 /* Mailbox 10 Receive Message Pending */
  2241. #define RMP11 0x800 /* Mailbox 11 Receive Message Pending */
  2242. #define RMP12 0x1000 /* Mailbox 12 Receive Message Pending */
  2243. #define RMP13 0x2000 /* Mailbox 13 Receive Message Pending */
  2244. #define RMP14 0x4000 /* Mailbox 14 Receive Message Pending */
  2245. #define RMP15 0x8000 /* Mailbox 15 Receive Message Pending */
  2246. /* Bit masks for CAN0_RMP2 */
  2247. #define RMP16 0x1 /* Mailbox 16 Receive Message Pending */
  2248. #define RMP17 0x2 /* Mailbox 17 Receive Message Pending */
  2249. #define RMP18 0x4 /* Mailbox 18 Receive Message Pending */
  2250. #define RMP19 0x8 /* Mailbox 19 Receive Message Pending */
  2251. #define RMP20 0x10 /* Mailbox 20 Receive Message Pending */
  2252. #define RMP21 0x20 /* Mailbox 21 Receive Message Pending */
  2253. #define RMP22 0x40 /* Mailbox 22 Receive Message Pending */
  2254. #define RMP23 0x80 /* Mailbox 23 Receive Message Pending */
  2255. #define RMP24 0x100 /* Mailbox 24 Receive Message Pending */
  2256. #define RMP25 0x200 /* Mailbox 25 Receive Message Pending */
  2257. #define RMP26 0x400 /* Mailbox 26 Receive Message Pending */
  2258. #define RMP27 0x800 /* Mailbox 27 Receive Message Pending */
  2259. #define RMP28 0x1000 /* Mailbox 28 Receive Message Pending */
  2260. #define RMP29 0x2000 /* Mailbox 29 Receive Message Pending */
  2261. #define RMP30 0x4000 /* Mailbox 30 Receive Message Pending */
  2262. #define RMP31 0x8000 /* Mailbox 31 Receive Message Pending */
  2263. /* Bit masks for CAN0_RML1 */
  2264. #define RML0 0x1 /* Mailbox 0 Receive Message Lost */
  2265. #define RML1 0x2 /* Mailbox 1 Receive Message Lost */
  2266. #define RML2 0x4 /* Mailbox 2 Receive Message Lost */
  2267. #define RML3 0x8 /* Mailbox 3 Receive Message Lost */
  2268. #define RML4 0x10 /* Mailbox 4 Receive Message Lost */
  2269. #define RML5 0x20 /* Mailbox 5 Receive Message Lost */
  2270. #define RML6 0x40 /* Mailbox 6 Receive Message Lost */
  2271. #define RML7 0x80 /* Mailbox 7 Receive Message Lost */
  2272. #define RML8 0x100 /* Mailbox 8 Receive Message Lost */
  2273. #define RML9 0x200 /* Mailbox 9 Receive Message Lost */
  2274. #define RML10 0x400 /* Mailbox 10 Receive Message Lost */
  2275. #define RML11 0x800 /* Mailbox 11 Receive Message Lost */
  2276. #define RML12 0x1000 /* Mailbox 12 Receive Message Lost */
  2277. #define RML13 0x2000 /* Mailbox 13 Receive Message Lost */
  2278. #define RML14 0x4000 /* Mailbox 14 Receive Message Lost */
  2279. #define RML15 0x8000 /* Mailbox 15 Receive Message Lost */
  2280. /* Bit masks for CAN0_RML2 */
  2281. #define RML16 0x1 /* Mailbox 16 Receive Message Lost */
  2282. #define RML17 0x2 /* Mailbox 17 Receive Message Lost */
  2283. #define RML18 0x4 /* Mailbox 18 Receive Message Lost */
  2284. #define RML19 0x8 /* Mailbox 19 Receive Message Lost */
  2285. #define RML20 0x10 /* Mailbox 20 Receive Message Lost */
  2286. #define RML21 0x20 /* Mailbox 21 Receive Message Lost */
  2287. #define RML22 0x40 /* Mailbox 22 Receive Message Lost */
  2288. #define RML23 0x80 /* Mailbox 23 Receive Message Lost */
  2289. #define RML24 0x100 /* Mailbox 24 Receive Message Lost */
  2290. #define RML25 0x200 /* Mailbox 25 Receive Message Lost */
  2291. #define RML26 0x400 /* Mailbox 26 Receive Message Lost */
  2292. #define RML27 0x800 /* Mailbox 27 Receive Message Lost */
  2293. #define RML28 0x1000 /* Mailbox 28 Receive Message Lost */
  2294. #define RML29 0x2000 /* Mailbox 29 Receive Message Lost */
  2295. #define RML30 0x4000 /* Mailbox 30 Receive Message Lost */
  2296. #define RML31 0x8000 /* Mailbox 31 Receive Message Lost */
  2297. /* Bit masks for CAN0_OPSS1 */
  2298. #define OPSS0 0x1 /* Mailbox 0 Overwrite Protection/Single-Shot Transmission Enable */
  2299. #define OPSS1 0x2 /* Mailbox 1 Overwrite Protection/Single-Shot Transmission Enable */
  2300. #define OPSS2 0x4 /* Mailbox 2 Overwrite Protection/Single-Shot Transmission Enable */
  2301. #define OPSS3 0x8 /* Mailbox 3 Overwrite Protection/Single-Shot Transmission Enable */
  2302. #define OPSS4 0x10 /* Mailbox 4 Overwrite Protection/Single-Shot Transmission Enable */
  2303. #define OPSS5 0x20 /* Mailbox 5 Overwrite Protection/Single-Shot Transmission Enable */
  2304. #define OPSS6 0x40 /* Mailbox 6 Overwrite Protection/Single-Shot Transmission Enable */
  2305. #define OPSS7 0x80 /* Mailbox 7 Overwrite Protection/Single-Shot Transmission Enable */
  2306. #define OPSS8 0x100 /* Mailbox 8 Overwrite Protection/Single-Shot Transmission Enable */
  2307. #define OPSS9 0x200 /* Mailbox 9 Overwrite Protection/Single-Shot Transmission Enable */
  2308. #define OPSS10 0x400 /* Mailbox 10 Overwrite Protection/Single-Shot Transmission Enable */
  2309. #define OPSS11 0x800 /* Mailbox 11 Overwrite Protection/Single-Shot Transmission Enable */
  2310. #define OPSS12 0x1000 /* Mailbox 12 Overwrite Protection/Single-Shot Transmission Enable */
  2311. #define OPSS13 0x2000 /* Mailbox 13 Overwrite Protection/Single-Shot Transmission Enable */
  2312. #define OPSS14 0x4000 /* Mailbox 14 Overwrite Protection/Single-Shot Transmission Enable */
  2313. #define OPSS15 0x8000 /* Mailbox 15 Overwrite Protection/Single-Shot Transmission Enable */
  2314. /* Bit masks for CAN0_OPSS2 */
  2315. #define OPSS16 0x1 /* Mailbox 16 Overwrite Protection/Single-Shot Transmission Enable */
  2316. #define OPSS17 0x2 /* Mailbox 17 Overwrite Protection/Single-Shot Transmission Enable */
  2317. #define OPSS18 0x4 /* Mailbox 18 Overwrite Protection/Single-Shot Transmission Enable */
  2318. #define OPSS19 0x8 /* Mailbox 19 Overwrite Protection/Single-Shot Transmission Enable */
  2319. #define OPSS20 0x10 /* Mailbox 20 Overwrite Protection/Single-Shot Transmission Enable */
  2320. #define OPSS21 0x20 /* Mailbox 21 Overwrite Protection/Single-Shot Transmission Enable */
  2321. #define OPSS22 0x40 /* Mailbox 22 Overwrite Protection/Single-Shot Transmission Enable */
  2322. #define OPSS23 0x80 /* Mailbox 23 Overwrite Protection/Single-Shot Transmission Enable */
  2323. #define OPSS24 0x100 /* Mailbox 24 Overwrite Protection/Single-Shot Transmission Enable */
  2324. #define OPSS25 0x200 /* Mailbox 25 Overwrite Protection/Single-Shot Transmission Enable */
  2325. #define OPSS26 0x400 /* Mailbox 26 Overwrite Protection/Single-Shot Transmission Enable */
  2326. #define OPSS27 0x800 /* Mailbox 27 Overwrite Protection/Single-Shot Transmission Enable */
  2327. #define OPSS28 0x1000 /* Mailbox 28 Overwrite Protection/Single-Shot Transmission Enable */
  2328. #define OPSS29 0x2000 /* Mailbox 29 Overwrite Protection/Single-Shot Transmission Enable */
  2329. #define OPSS30 0x4000 /* Mailbox 30 Overwrite Protection/Single-Shot Transmission Enable */
  2330. #define OPSS31 0x8000 /* Mailbox 31 Overwrite Protection/Single-Shot Transmission Enable */
  2331. /* Bit masks for CAN0_TRS1 */
  2332. #define TRS0 0x1 /* Mailbox 0 Transmit Request Set */
  2333. #define TRS1 0x2 /* Mailbox 1 Transmit Request Set */
  2334. #define TRS2 0x4 /* Mailbox 2 Transmit Request Set */
  2335. #define TRS3 0x8 /* Mailbox 3 Transmit Request Set */
  2336. #define TRS4 0x10 /* Mailbox 4 Transmit Request Set */
  2337. #define TRS5 0x20 /* Mailbox 5 Transmit Request Set */
  2338. #define TRS6 0x40 /* Mailbox 6 Transmit Request Set */
  2339. #define TRS7 0x80 /* Mailbox 7 Transmit Request Set */
  2340. #define TRS8 0x100 /* Mailbox 8 Transmit Request Set */
  2341. #define TRS9 0x200 /* Mailbox 9 Transmit Request Set */
  2342. #define TRS10 0x400 /* Mailbox 10 Transmit Request Set */
  2343. #define TRS11 0x800 /* Mailbox 11 Transmit Request Set */
  2344. #define TRS12 0x1000 /* Mailbox 12 Transmit Request Set */
  2345. #define TRS13 0x2000 /* Mailbox 13 Transmit Request Set */
  2346. #define TRS14 0x4000 /* Mailbox 14 Transmit Request Set */
  2347. #define TRS15 0x8000 /* Mailbox 15 Transmit Request Set */
  2348. /* Bit masks for CAN0_TRS2 */
  2349. #define TRS16 0x1 /* Mailbox 16 Transmit Request Set */
  2350. #define TRS17 0x2 /* Mailbox 17 Transmit Request Set */
  2351. #define TRS18 0x4 /* Mailbox 18 Transmit Request Set */
  2352. #define TRS19 0x8 /* Mailbox 19 Transmit Request Set */
  2353. #define TRS20 0x10 /* Mailbox 20 Transmit Request Set */
  2354. #define TRS21 0x20 /* Mailbox 21 Transmit Request Set */
  2355. #define TRS22 0x40 /* Mailbox 22 Transmit Request Set */
  2356. #define TRS23 0x80 /* Mailbox 23 Transmit Request Set */
  2357. #define TRS24 0x100 /* Mailbox 24 Transmit Request Set */
  2358. #define TRS25 0x200 /* Mailbox 25 Transmit Request Set */
  2359. #define TRS26 0x400 /* Mailbox 26 Transmit Request Set */
  2360. #define TRS27 0x800 /* Mailbox 27 Transmit Request Set */
  2361. #define TRS28 0x1000 /* Mailbox 28 Transmit Request Set */
  2362. #define TRS29 0x2000 /* Mailbox 29 Transmit Request Set */
  2363. #define TRS30 0x4000 /* Mailbox 30 Transmit Request Set */
  2364. #define TRS31 0x8000 /* Mailbox 31 Transmit Request Set */
  2365. /* Bit masks for CAN0_TRR1 */
  2366. #define TRR0 0x1 /* Mailbox 0 Transmit Request Reset */
  2367. #define TRR1 0x2 /* Mailbox 1 Transmit Request Reset */
  2368. #define TRR2 0x4 /* Mailbox 2 Transmit Request Reset */
  2369. #define TRR3 0x8 /* Mailbox 3 Transmit Request Reset */
  2370. #define TRR4 0x10 /* Mailbox 4 Transmit Request Reset */
  2371. #define TRR5 0x20 /* Mailbox 5 Transmit Request Reset */
  2372. #define TRR6 0x40 /* Mailbox 6 Transmit Request Reset */
  2373. #define TRR7 0x80 /* Mailbox 7 Transmit Request Reset */
  2374. #define TRR8 0x100 /* Mailbox 8 Transmit Request Reset */
  2375. #define TRR9 0x200 /* Mailbox 9 Transmit Request Reset */
  2376. #define TRR10 0x400 /* Mailbox 10 Transmit Request Reset */
  2377. #define TRR11 0x800 /* Mailbox 11 Transmit Request Reset */
  2378. #define TRR12 0x1000 /* Mailbox 12 Transmit Request Reset */
  2379. #define TRR13 0x2000 /* Mailbox 13 Transmit Request Reset */
  2380. #define TRR14 0x4000 /* Mailbox 14 Transmit Request Reset */
  2381. #define TRR15 0x8000 /* Mailbox 15 Transmit Request Reset */
  2382. /* Bit masks for CAN0_TRR2 */
  2383. #define TRR16 0x1 /* Mailbox 16 Transmit Request Reset */
  2384. #define TRR17 0x2 /* Mailbox 17 Transmit Request Reset */
  2385. #define TRR18 0x4 /* Mailbox 18 Transmit Request Reset */
  2386. #define TRR19 0x8 /* Mailbox 19 Transmit Request Reset */
  2387. #define TRR20 0x10 /* Mailbox 20 Transmit Request Reset */
  2388. #define TRR21 0x20 /* Mailbox 21 Transmit Request Reset */
  2389. #define TRR22 0x40 /* Mailbox 22 Transmit Request Reset */
  2390. #define TRR23 0x80 /* Mailbox 23 Transmit Request Reset */
  2391. #define TRR24 0x100 /* Mailbox 24 Transmit Request Reset */
  2392. #define TRR25 0x200 /* Mailbox 25 Transmit Request Reset */
  2393. #define TRR26 0x400 /* Mailbox 26 Transmit Request Reset */
  2394. #define TRR27 0x800 /* Mailbox 27 Transmit Request Reset */
  2395. #define TRR28 0x1000 /* Mailbox 28 Transmit Request Reset */
  2396. #define TRR29 0x2000 /* Mailbox 29 Transmit Request Reset */
  2397. #define TRR30 0x4000 /* Mailbox 30 Transmit Request Reset */
  2398. #define TRR31 0x8000 /* Mailbox 31 Transmit Request Reset */
  2399. /* Bit masks for CAN0_AA1 */
  2400. #define AA0 0x1 /* Mailbox 0 Abort Acknowledge */
  2401. #define AA1 0x2 /* Mailbox 1 Abort Acknowledge */
  2402. #define AA2 0x4 /* Mailbox 2 Abort Acknowledge */
  2403. #define AA3 0x8 /* Mailbox 3 Abort Acknowledge */
  2404. #define AA4 0x10 /* Mailbox 4 Abort Acknowledge */
  2405. #define AA5 0x20 /* Mailbox 5 Abort Acknowledge */
  2406. #define AA6 0x40 /* Mailbox 6 Abort Acknowledge */
  2407. #define AA7 0x80 /* Mailbox 7 Abort Acknowledge */
  2408. #define AA8 0x100 /* Mailbox 8 Abort Acknowledge */
  2409. #define AA9 0x200 /* Mailbox 9 Abort Acknowledge */
  2410. #define AA10 0x400 /* Mailbox 10 Abort Acknowledge */
  2411. #define AA11 0x800 /* Mailbox 11 Abort Acknowledge */
  2412. #define AA12 0x1000 /* Mailbox 12 Abort Acknowledge */
  2413. #define AA13 0x2000 /* Mailbox 13 Abort Acknowledge */
  2414. #define AA14 0x4000 /* Mailbox 14 Abort Acknowledge */
  2415. #define AA15 0x8000 /* Mailbox 15 Abort Acknowledge */
  2416. /* Bit masks for CAN0_AA2 */
  2417. #define AA16 0x1 /* Mailbox 16 Abort Acknowledge */
  2418. #define AA17 0x2 /* Mailbox 17 Abort Acknowledge */
  2419. #define AA18 0x4 /* Mailbox 18 Abort Acknowledge */
  2420. #define AA19 0x8 /* Mailbox 19 Abort Acknowledge */
  2421. #define AA20 0x10 /* Mailbox 20 Abort Acknowledge */
  2422. #define AA21 0x20 /* Mailbox 21 Abort Acknowledge */
  2423. #define AA22 0x40 /* Mailbox 22 Abort Acknowledge */
  2424. #define AA23 0x80 /* Mailbox 23 Abort Acknowledge */
  2425. #define AA24 0x100 /* Mailbox 24 Abort Acknowledge */
  2426. #define AA25 0x200 /* Mailbox 25 Abort Acknowledge */
  2427. #define AA26 0x400 /* Mailbox 26 Abort Acknowledge */
  2428. #define AA27 0x800 /* Mailbox 27 Abort Acknowledge */
  2429. #define AA28 0x1000 /* Mailbox 28 Abort Acknowledge */
  2430. #define AA29 0x2000 /* Mailbox 29 Abort Acknowledge */
  2431. #define AA30 0x4000 /* Mailbox 30 Abort Acknowledge */
  2432. #define AA31 0x8000 /* Mailbox 31 Abort Acknowledge */
  2433. /* Bit masks for CAN0_TA1 */
  2434. #define TA0 0x1 /* Mailbox 0 Transmit Acknowledge */
  2435. #define TA1 0x2 /* Mailbox 1 Transmit Acknowledge */
  2436. #define TA2 0x4 /* Mailbox 2 Transmit Acknowledge */
  2437. #define TA3 0x8 /* Mailbox 3 Transmit Acknowledge */
  2438. #define TA4 0x10 /* Mailbox 4 Transmit Acknowledge */
  2439. #define TA5 0x20 /* Mailbox 5 Transmit Acknowledge */
  2440. #define TA6 0x40 /* Mailbox 6 Transmit Acknowledge */
  2441. #define TA7 0x80 /* Mailbox 7 Transmit Acknowledge */
  2442. #define TA8 0x100 /* Mailbox 8 Transmit Acknowledge */
  2443. #define TA9 0x200 /* Mailbox 9 Transmit Acknowledge */
  2444. #define TA10 0x400 /* Mailbox 10 Transmit Acknowledge */
  2445. #define TA11 0x800 /* Mailbox 11 Transmit Acknowledge */
  2446. #define TA12 0x1000 /* Mailbox 12 Transmit Acknowledge */
  2447. #define TA13 0x2000 /* Mailbox 13 Transmit Acknowledge */
  2448. #define TA14 0x4000 /* Mailbox 14 Transmit Acknowledge */
  2449. #define TA15 0x8000 /* Mailbox 15 Transmit Acknowledge */
  2450. /* Bit masks for CAN0_TA2 */
  2451. #define TA16 0x1 /* Mailbox 16 Transmit Acknowledge */
  2452. #define TA17 0x2 /* Mailbox 17 Transmit Acknowledge */
  2453. #define TA18 0x4 /* Mailbox 18 Transmit Acknowledge */
  2454. #define TA19 0x8 /* Mailbox 19 Transmit Acknowledge */
  2455. #define TA20 0x10 /* Mailbox 20 Transmit Acknowledge */
  2456. #define TA21 0x20 /* Mailbox 21 Transmit Acknowledge */
  2457. #define TA22 0x40 /* Mailbox 22 Transmit Acknowledge */
  2458. #define TA23 0x80 /* Mailbox 23 Transmit Acknowledge */
  2459. #define TA24 0x100 /* Mailbox 24 Transmit Acknowledge */
  2460. #define TA25 0x200 /* Mailbox 25 Transmit Acknowledge */
  2461. #define TA26 0x400 /* Mailbox 26 Transmit Acknowledge */
  2462. #define TA27 0x800 /* Mailbox 27 Transmit Acknowledge */
  2463. #define TA28 0x1000 /* Mailbox 28 Transmit Acknowledge */
  2464. #define TA29 0x2000 /* Mailbox 29 Transmit Acknowledge */
  2465. #define TA30 0x4000 /* Mailbox 30 Transmit Acknowledge */
  2466. #define TA31 0x8000 /* Mailbox 31 Transmit Acknowledge */
  2467. /* Bit masks for CAN0_RFH1 */
  2468. #define RFH0 0x1 /* Mailbox 0 Remote Frame Handling Enable */
  2469. #define RFH1 0x2 /* Mailbox 1 Remote Frame Handling Enable */
  2470. #define RFH2 0x4 /* Mailbox 2 Remote Frame Handling Enable */
  2471. #define RFH3 0x8 /* Mailbox 3 Remote Frame Handling Enable */
  2472. #define RFH4 0x10 /* Mailbox 4 Remote Frame Handling Enable */
  2473. #define RFH5 0x20 /* Mailbox 5 Remote Frame Handling Enable */
  2474. #define RFH6 0x40 /* Mailbox 6 Remote Frame Handling Enable */
  2475. #define RFH7 0x80 /* Mailbox 7 Remote Frame Handling Enable */
  2476. #define RFH8 0x100 /* Mailbox 8 Remote Frame Handling Enable */
  2477. #define RFH9 0x200 /* Mailbox 9 Remote Frame Handling Enable */
  2478. #define RFH10 0x400 /* Mailbox 10 Remote Frame Handling Enable */
  2479. #define RFH11 0x800 /* Mailbox 11 Remote Frame Handling Enable */
  2480. #define RFH12 0x1000 /* Mailbox 12 Remote Frame Handling Enable */
  2481. #define RFH13 0x2000 /* Mailbox 13 Remote Frame Handling Enable */
  2482. #define RFH14 0x4000 /* Mailbox 14 Remote Frame Handling Enable */
  2483. #define RFH15 0x8000 /* Mailbox 15 Remote Frame Handling Enable */
  2484. /* Bit masks for CAN0_RFH2 */
  2485. #define RFH16 0x1 /* Mailbox 16 Remote Frame Handling Enable */
  2486. #define RFH17 0x2 /* Mailbox 17 Remote Frame Handling Enable */
  2487. #define RFH18 0x4 /* Mailbox 18 Remote Frame Handling Enable */
  2488. #define RFH19 0x8 /* Mailbox 19 Remote Frame Handling Enable */
  2489. #define RFH20 0x10 /* Mailbox 20 Remote Frame Handling Enable */
  2490. #define RFH21 0x20 /* Mailbox 21 Remote Frame Handling Enable */
  2491. #define RFH22 0x40 /* Mailbox 22 Remote Frame Handling Enable */
  2492. #define RFH23 0x80 /* Mailbox 23 Remote Frame Handling Enable */
  2493. #define RFH24 0x100 /* Mailbox 24 Remote Frame Handling Enable */
  2494. #define RFH25 0x200 /* Mailbox 25 Remote Frame Handling Enable */
  2495. #define RFH26 0x400 /* Mailbox 26 Remote Frame Handling Enable */
  2496. #define RFH27 0x800 /* Mailbox 27 Remote Frame Handling Enable */
  2497. #define RFH28 0x1000 /* Mailbox 28 Remote Frame Handling Enable */
  2498. #define RFH29 0x2000 /* Mailbox 29 Remote Frame Handling Enable */
  2499. #define RFH30 0x4000 /* Mailbox 30 Remote Frame Handling Enable */
  2500. #define RFH31 0x8000 /* Mailbox 31 Remote Frame Handling Enable */
  2501. /* Bit masks for CAN0_MBIM1 */
  2502. #define MBIM0 0x1 /* Mailbox 0 Mailbox Interrupt Mask */
  2503. #define MBIM1 0x2 /* Mailbox 1 Mailbox Interrupt Mask */
  2504. #define MBIM2 0x4 /* Mailbox 2 Mailbox Interrupt Mask */
  2505. #define MBIM3 0x8 /* Mailbox 3 Mailbox Interrupt Mask */
  2506. #define MBIM4 0x10 /* Mailbox 4 Mailbox Interrupt Mask */
  2507. #define MBIM5 0x20 /* Mailbox 5 Mailbox Interrupt Mask */
  2508. #define MBIM6 0x40 /* Mailbox 6 Mailbox Interrupt Mask */
  2509. #define MBIM7 0x80 /* Mailbox 7 Mailbox Interrupt Mask */
  2510. #define MBIM8 0x100 /* Mailbox 8 Mailbox Interrupt Mask */
  2511. #define MBIM9 0x200 /* Mailbox 9 Mailbox Interrupt Mask */
  2512. #define MBIM10 0x400 /* Mailbox 10 Mailbox Interrupt Mask */
  2513. #define MBIM11 0x800 /* Mailbox 11 Mailbox Interrupt Mask */
  2514. #define MBIM12 0x1000 /* Mailbox 12 Mailbox Interrupt Mask */
  2515. #define MBIM13 0x2000 /* Mailbox 13 Mailbox Interrupt Mask */
  2516. #define MBIM14 0x4000 /* Mailbox 14 Mailbox Interrupt Mask */
  2517. #define MBIM15 0x8000 /* Mailbox 15 Mailbox Interrupt Mask */
  2518. /* Bit masks for CAN0_MBIM2 */
  2519. #define MBIM16 0x1 /* Mailbox 16 Mailbox Interrupt Mask */
  2520. #define MBIM17 0x2 /* Mailbox 17 Mailbox Interrupt Mask */
  2521. #define MBIM18 0x4 /* Mailbox 18 Mailbox Interrupt Mask */
  2522. #define MBIM19 0x8 /* Mailbox 19 Mailbox Interrupt Mask */
  2523. #define MBIM20 0x10 /* Mailbox 20 Mailbox Interrupt Mask */
  2524. #define MBIM21 0x20 /* Mailbox 21 Mailbox Interrupt Mask */
  2525. #define MBIM22 0x40 /* Mailbox 22 Mailbox Interrupt Mask */
  2526. #define MBIM23 0x80 /* Mailbox 23 Mailbox Interrupt Mask */
  2527. #define MBIM24 0x100 /* Mailbox 24 Mailbox Interrupt Mask */
  2528. #define MBIM25 0x200 /* Mailbox 25 Mailbox Interrupt Mask */
  2529. #define MBIM26 0x400 /* Mailbox 26 Mailbox Interrupt Mask */
  2530. #define MBIM27 0x800 /* Mailbox 27 Mailbox Interrupt Mask */
  2531. #define MBIM28 0x1000 /* Mailbox 28 Mailbox Interrupt Mask */
  2532. #define MBIM29 0x2000 /* Mailbox 29 Mailbox Interrupt Mask */
  2533. #define MBIM30 0x4000 /* Mailbox 30 Mailbox Interrupt Mask */
  2534. #define MBIM31 0x8000 /* Mailbox 31 Mailbox Interrupt Mask */
  2535. /* Bit masks for CAN0_MBTIF1 */
  2536. #define MBTIF0 0x1 /* Mailbox 0 Mailbox Transmit Interrupt Flag */
  2537. #define MBTIF1 0x2 /* Mailbox 1 Mailbox Transmit Interrupt Flag */
  2538. #define MBTIF2 0x4 /* Mailbox 2 Mailbox Transmit Interrupt Flag */
  2539. #define MBTIF3 0x8 /* Mailbox 3 Mailbox Transmit Interrupt Flag */
  2540. #define MBTIF4 0x10 /* Mailbox 4 Mailbox Transmit Interrupt Flag */
  2541. #define MBTIF5 0x20 /* Mailbox 5 Mailbox Transmit Interrupt Flag */
  2542. #define MBTIF6 0x40 /* Mailbox 6 Mailbox Transmit Interrupt Flag */
  2543. #define MBTIF7 0x80 /* Mailbox 7 Mailbox Transmit Interrupt Flag */
  2544. #define MBTIF8 0x100 /* Mailbox 8 Mailbox Transmit Interrupt Flag */
  2545. #define MBTIF9 0x200 /* Mailbox 9 Mailbox Transmit Interrupt Flag */
  2546. #define MBTIF10 0x400 /* Mailbox 10 Mailbox Transmit Interrupt Flag */
  2547. #define MBTIF11 0x800 /* Mailbox 11 Mailbox Transmit Interrupt Flag */
  2548. #define MBTIF12 0x1000 /* Mailbox 12 Mailbox Transmit Interrupt Flag */
  2549. #define MBTIF13 0x2000 /* Mailbox 13 Mailbox Transmit Interrupt Flag */
  2550. #define MBTIF14 0x4000 /* Mailbox 14 Mailbox Transmit Interrupt Flag */
  2551. #define MBTIF15 0x8000 /* Mailbox 15 Mailbox Transmit Interrupt Flag */
  2552. /* Bit masks for CAN0_MBTIF2 */
  2553. #define MBTIF16 0x1 /* Mailbox 16 Mailbox Transmit Interrupt Flag */
  2554. #define MBTIF17 0x2 /* Mailbox 17 Mailbox Transmit Interrupt Flag */
  2555. #define MBTIF18 0x4 /* Mailbox 18 Mailbox Transmit Interrupt Flag */
  2556. #define MBTIF19 0x8 /* Mailbox 19 Mailbox Transmit Interrupt Flag */
  2557. #define MBTIF20 0x10 /* Mailbox 20 Mailbox Transmit Interrupt Flag */
  2558. #define MBTIF21 0x20 /* Mailbox 21 Mailbox Transmit Interrupt Flag */
  2559. #define MBTIF22 0x40 /* Mailbox 22 Mailbox Transmit Interrupt Flag */
  2560. #define MBTIF23 0x80 /* Mailbox 23 Mailbox Transmit Interrupt Flag */
  2561. #define MBTIF24 0x100 /* Mailbox 24 Mailbox Transmit Interrupt Flag */
  2562. #define MBTIF25 0x200 /* Mailbox 25 Mailbox Transmit Interrupt Flag */
  2563. #define MBTIF26 0x400 /* Mailbox 26 Mailbox Transmit Interrupt Flag */
  2564. #define MBTIF27 0x800 /* Mailbox 27 Mailbox Transmit Interrupt Flag */
  2565. #define MBTIF28 0x1000 /* Mailbox 28 Mailbox Transmit Interrupt Flag */
  2566. #define MBTIF29 0x2000 /* Mailbox 29 Mailbox Transmit Interrupt Flag */
  2567. #define MBTIF30 0x4000 /* Mailbox 30 Mailbox Transmit Interrupt Flag */
  2568. #define MBTIF31 0x8000 /* Mailbox 31 Mailbox Transmit Interrupt Flag */
  2569. /* Bit masks for CAN0_MBRIF1 */
  2570. #define MBRIF0 0x1 /* Mailbox 0 Mailbox Receive Interrupt Flag */
  2571. #define MBRIF1 0x2 /* Mailbox 1 Mailbox Receive Interrupt Flag */
  2572. #define MBRIF2 0x4 /* Mailbox 2 Mailbox Receive Interrupt Flag */
  2573. #define MBRIF3 0x8 /* Mailbox 3 Mailbox Receive Interrupt Flag */
  2574. #define MBRIF4 0x10 /* Mailbox 4 Mailbox Receive Interrupt Flag */
  2575. #define MBRIF5 0x20 /* Mailbox 5 Mailbox Receive Interrupt Flag */
  2576. #define MBRIF6 0x40 /* Mailbox 6 Mailbox Receive Interrupt Flag */
  2577. #define MBRIF7 0x80 /* Mailbox 7 Mailbox Receive Interrupt Flag */
  2578. #define MBRIF8 0x100 /* Mailbox 8 Mailbox Receive Interrupt Flag */
  2579. #define MBRIF9 0x200 /* Mailbox 9 Mailbox Receive Interrupt Flag */
  2580. #define MBRIF10 0x400 /* Mailbox 10 Mailbox Receive Interrupt Flag */
  2581. #define MBRIF11 0x800 /* Mailbox 11 Mailbox Receive Interrupt Flag */
  2582. #define MBRIF12 0x1000 /* Mailbox 12 Mailbox Receive Interrupt Flag */
  2583. #define MBRIF13 0x2000 /* Mailbox 13 Mailbox Receive Interrupt Flag */
  2584. #define MBRIF14 0x4000 /* Mailbox 14 Mailbox Receive Interrupt Flag */
  2585. #define MBRIF15 0x8000 /* Mailbox 15 Mailbox Receive Interrupt Flag */
  2586. /* Bit masks for CAN0_MBRIF2 */
  2587. #define MBRIF16 0x1 /* Mailbox 16 Mailbox Receive Interrupt Flag */
  2588. #define MBRIF17 0x2 /* Mailbox 17 Mailbox Receive Interrupt Flag */
  2589. #define MBRIF18 0x4 /* Mailbox 18 Mailbox Receive Interrupt Flag */
  2590. #define MBRIF19 0x8 /* Mailbox 19 Mailbox Receive Interrupt Flag */
  2591. #define MBRIF20 0x10 /* Mailbox 20 Mailbox Receive Interrupt Flag */
  2592. #define MBRIF21 0x20 /* Mailbox 21 Mailbox Receive Interrupt Flag */
  2593. #define MBRIF22 0x40 /* Mailbox 22 Mailbox Receive Interrupt Flag */
  2594. #define MBRIF23 0x80 /* Mailbox 23 Mailbox Receive Interrupt Flag */
  2595. #define MBRIF24 0x100 /* Mailbox 24 Mailbox Receive Interrupt Flag */
  2596. #define MBRIF25 0x200 /* Mailbox 25 Mailbox Receive Interrupt Flag */
  2597. #define MBRIF26 0x400 /* Mailbox 26 Mailbox Receive Interrupt Flag */
  2598. #define MBRIF27 0x800 /* Mailbox 27 Mailbox Receive Interrupt Flag */
  2599. #define MBRIF28 0x1000 /* Mailbox 28 Mailbox Receive Interrupt Flag */
  2600. #define MBRIF29 0x2000 /* Mailbox 29 Mailbox Receive Interrupt Flag */
  2601. #define MBRIF30 0x4000 /* Mailbox 30 Mailbox Receive Interrupt Flag */
  2602. #define MBRIF31 0x8000 /* Mailbox 31 Mailbox Receive Interrupt Flag */
  2603. /* Bit masks for EPPIx_STATUS */
  2604. #define CFIFO_ERR 0x1 /* Chroma FIFO Error */
  2605. #define YFIFO_ERR 0x2 /* Luma FIFO Error */
  2606. #define LTERR_OVR 0x4 /* Line Track Overflow */
  2607. #define LTERR_UNDR 0x8 /* Line Track Underflow */
  2608. #define FTERR_OVR 0x10 /* Frame Track Overflow */
  2609. #define FTERR_UNDR 0x20 /* Frame Track Underflow */
  2610. #define ERR_NCOR 0x40 /* Preamble Error Not Corrected */
  2611. #define DMA1URQ 0x80 /* DMA1 Urgent Request */
  2612. #define DMA0URQ 0x100 /* DMA0 Urgent Request */
  2613. #define ERR_DET 0x4000 /* Preamble Error Detected */
  2614. #define FLD 0x8000 /* Field */
  2615. /* Bit masks for EPPIx_CONTROL */
  2616. #define EPPI_EN 0x1 /* Enable */
  2617. #define EPPI_DIR 0x2 /* Direction */
  2618. #define XFR_TYPE 0xc /* Operating Mode */
  2619. #define FS_CFG 0x30 /* Frame Sync Configuration */
  2620. #define FLD_SEL 0x40 /* Field Select/Trigger */
  2621. #define ITU_TYPE 0x80 /* ITU Interlaced or Progressive */
  2622. #define BLANKGEN 0x100 /* ITU Output Mode with Internal Blanking Generation */
  2623. #define ICLKGEN 0x200 /* Internal Clock Generation */
  2624. #define IFSGEN 0x400 /* Internal Frame Sync Generation */
  2625. #define POLC 0x1800 /* Frame Sync and Data Driving/Sampling Edges */
  2626. #define POLS 0x6000 /* Frame Sync Polarity */
  2627. #define DLENGTH 0x38000 /* Data Length */
  2628. #define SKIP_EN 0x40000 /* Skip Enable */
  2629. #define SKIP_EO 0x80000 /* Skip Even or Odd */
  2630. #define PACKEN 0x100000 /* Packing/Unpacking Enable */
  2631. #define SWAPEN 0x200000 /* Swap Enable */
  2632. #define SIGN_EXT 0x400000 /* Sign Extension or Zero-filled / Data Split Format */
  2633. #define SPLT_EVEN_ODD 0x800000 /* Split Even and Odd Data Samples */
  2634. #define SUBSPLT_ODD 0x1000000 /* Sub-split Odd Samples */
  2635. #define DMACFG 0x2000000 /* One or Two DMA Channels Mode */
  2636. #define RGB_FMT_EN 0x4000000 /* RGB Formatting Enable */
  2637. #define FIFO_RWM 0x18000000 /* FIFO Regular Watermarks */
  2638. #define FIFO_UWM 0x60000000 /* FIFO Urgent Watermarks */
  2639. #define DLEN_8 (0 << 15) /* 000 - 8 bits */
  2640. #define DLEN_10 (1 << 15) /* 001 - 10 bits */
  2641. #define DLEN_12 (2 << 15) /* 010 - 12 bits */
  2642. #define DLEN_14 (3 << 15) /* 011 - 14 bits */
  2643. #define DLEN_16 (4 << 15) /* 100 - 16 bits */
  2644. #define DLEN_18 (5 << 15) /* 101 - 18 bits */
  2645. #define DLEN_24 (6 << 15) /* 110 - 24 bits */
  2646. /* Bit masks for EPPIx_FS2W_LVB */
  2647. #define F1VB_BD 0xff /* Vertical Blanking before Field 1 Active Data */
  2648. #define F1VB_AD 0xff00 /* Vertical Blanking after Field 1 Active Data */
  2649. #define F2VB_BD 0xff0000 /* Vertical Blanking before Field 2 Active Data */
  2650. #define F2VB_AD 0xff000000 /* Vertical Blanking after Field 2 Active Data */
  2651. /* Bit masks for EPPIx_FS2W_LAVF */
  2652. #define F1_ACT 0xffff /* Number of Lines of Active Data in Field 1 */
  2653. #define F2_ACT 0xffff0000 /* Number of Lines of Active Data in Field 2 */
  2654. /* Bit masks for EPPIx_CLIP */
  2655. #define LOW_ODD 0xff /* Lower Limit for Odd Bytes (Chroma) */
  2656. #define HIGH_ODD 0xff00 /* Upper Limit for Odd Bytes (Chroma) */
  2657. #define LOW_EVEN 0xff0000 /* Lower Limit for Even Bytes (Luma) */
  2658. #define HIGH_EVEN 0xff000000 /* Upper Limit for Even Bytes (Luma) */
  2659. /* Bit masks for SPIx_BAUD */
  2660. #define SPI_BAUD 0xffff /* Baud Rate */
  2661. /* Bit masks for SPIx_CTL */
  2662. #define SPE 0x4000 /* SPI Enable */
  2663. #define WOM 0x2000 /* Write Open Drain Master */
  2664. #define MSTR 0x1000 /* Master Mode */
  2665. #define CPOL 0x800 /* Clock Polarity */
  2666. #define CPHA 0x400 /* Clock Phase */
  2667. #define LSBF 0x200 /* LSB First */
  2668. #define SIZE 0x100 /* Size of Words */
  2669. #define EMISO 0x20 /* Enable MISO Output */
  2670. #define PSSE 0x10 /* Slave-Select Enable */
  2671. #define GM 0x8 /* Get More Data */
  2672. #define SZ 0x4 /* Send Zero */
  2673. #define TIMOD 0x3 /* Transfer Initiation Mode */
  2674. /* Bit masks for SPIx_FLG */
  2675. #define FLS1 0x2 /* Slave Select Enable 1 */
  2676. #define FLS2 0x4 /* Slave Select Enable 2 */
  2677. #define FLS3 0x8 /* Slave Select Enable 3 */
  2678. #define FLG1 0x200 /* Slave Select Value 1 */
  2679. #define FLG2 0x400 /* Slave Select Value 2 */
  2680. #define FLG3 0x800 /* Slave Select Value 3 */
  2681. /* Bit masks for SPIx_STAT */
  2682. #define TXCOL 0x40 /* Transmit Collision Error */
  2683. #define RXS 0x20 /* RDBR Data Buffer Status */
  2684. #define RBSY 0x10 /* Receive Error */
  2685. #define TXS 0x8 /* TDBR Data Buffer Status */
  2686. #define TXE 0x4 /* Transmission Error */
  2687. #define MODF 0x2 /* Mode Fault Error */
  2688. #define SPIF 0x1 /* SPI Finished */
  2689. /* Bit masks for SPIx_TDBR */
  2690. #define TDBR 0xffff /* Transmit Data Buffer */
  2691. /* Bit masks for SPIx_RDBR */
  2692. #define RDBR 0xffff /* Receive Data Buffer */
  2693. /* Bit masks for SPIx_SHADOW */
  2694. #define SHADOW 0xffff /* RDBR Shadow */
  2695. /* ************************************************ */
  2696. /* The TWI bit masks fields are from the ADSP-BF538 */
  2697. /* and they have not been verified as the final */
  2698. /* ones for the Moab processors ... bz 1/19/2007 */
  2699. /* ************************************************ */
  2700. /* Bit masks for TWIx_CONTROL */
  2701. #define PRESCALE 0x7f /* Prescale Value */
  2702. #define TWI_ENA 0x80 /* TWI Enable */
  2703. #define SCCB 0x200 /* Serial Camera Control Bus */
  2704. /* Bit maskes for TWIx_CLKDIV */
  2705. #define CLKLOW 0xff /* Clock Low */
  2706. #define CLKHI 0xff00 /* Clock High */
  2707. /* Bit maskes for TWIx_SLAVE_CTL */
  2708. #define SEN 0x1 /* Slave Enable */
  2709. #define STDVAL 0x4 /* Slave Transmit Data Valid */
  2710. #define NAK 0x8 /* Not Acknowledge */
  2711. #define GEN 0x10 /* General Call Enable */
  2712. /* Bit maskes for TWIx_SLAVE_ADDR */
  2713. #define SADDR 0x7f /* Slave Mode Address */
  2714. /* Bit maskes for TWIx_SLAVE_STAT */
  2715. #define SDIR 0x1 /* Slave Transfer Direction */
  2716. #define GCALL 0x2 /* General Call */
  2717. /* Bit maskes for TWIx_MASTER_CTL */
  2718. #define MEN 0x1 /* Master Mode Enable */
  2719. #define MDIR 0x4 /* Master Transfer Direction */
  2720. #define FAST 0x8 /* Fast Mode */
  2721. #define STOP 0x10 /* Issue Stop Condition */
  2722. #define RSTART 0x20 /* Repeat Start */
  2723. #define DCNT 0x3fc0 /* Data Transfer Count */
  2724. #define SDAOVR 0x4000 /* Serial Data Override */
  2725. #define SCLOVR 0x8000 /* Serial Clock Override */
  2726. /* Bit maskes for TWIx_MASTER_ADDR */
  2727. #define MADDR 0x7f /* Master Mode Address */
  2728. /* Bit maskes for TWIx_MASTER_STAT */
  2729. #define MPROG 0x1 /* Master Transfer in Progress */
  2730. #define LOSTARB 0x2 /* Lost Arbitration */
  2731. #define ANAK 0x4 /* Address Not Acknowledged */
  2732. #define DNAK 0x8 /* Data Not Acknowledged */
  2733. #define BUFRDERR 0x10 /* Buffer Read Error */
  2734. #define BUFWRERR 0x20 /* Buffer Write Error */
  2735. #define SDASEN 0x40 /* Serial Data Sense */
  2736. #define SCLSEN 0x80 /* Serial Clock Sense */
  2737. #define BUSBUSY 0x100 /* Bus Busy */
  2738. /* Bit maskes for TWIx_FIFO_CTL */
  2739. #define XMTFLUSH 0x1 /* Transmit Buffer Flush */
  2740. #define RCVFLUSH 0x2 /* Receive Buffer Flush */
  2741. #define XMTINTLEN 0x4 /* Transmit Buffer Interrupt Length */
  2742. #define RCVINTLEN 0x8 /* Receive Buffer Interrupt Length */
  2743. /* Bit maskes for TWIx_FIFO_STAT */
  2744. #define XMTSTAT 0x3 /* Transmit FIFO Status */
  2745. #define RCVSTAT 0xc /* Receive FIFO Status */
  2746. /* Bit maskes for TWIx_INT_MASK */
  2747. #define SINITM 0x1 /* Slave Transfer Initiated Interrupt Mask */
  2748. #define SCOMPM 0x2 /* Slave Transfer Complete Interrupt Mask */
  2749. #define SERRM 0x4 /* Slave Transfer Error Interrupt Mask */
  2750. #define SOVFM 0x8 /* Slave Overflow Interrupt Mask */
  2751. #define MCOMPM 0x10 /* Master Transfer Complete Interrupt Mask */
  2752. #define MERRM 0x20 /* Master Transfer Error Interrupt Mask */
  2753. #define XMTSERVM 0x40 /* Transmit FIFO Service Interrupt Mask */
  2754. #define RCVSERVM 0x80 /* Receive FIFO Service Interrupt Mask */
  2755. /* Bit maskes for TWIx_INT_STAT */
  2756. #define SINIT 0x1 /* Slave Transfer Initiated */
  2757. #define SCOMP 0x2 /* Slave Transfer Complete */
  2758. #define SERR 0x4 /* Slave Transfer Error */
  2759. #define SOVF 0x8 /* Slave Overflow */
  2760. #define MCOMP 0x10 /* Master Transfer Complete */
  2761. #define MERR 0x20 /* Master Transfer Error */
  2762. #define XMTSERV 0x40 /* Transmit FIFO Service */
  2763. #define RCVSERV 0x80 /* Receive FIFO Service */
  2764. /* Bit maskes for TWIx_XMT_DATA8 */
  2765. #define XMTDATA8 0xff /* Transmit FIFO 8-Bit Data */
  2766. /* Bit maskes for TWIx_XMT_DATA16 */
  2767. #define XMTDATA16 0xffff /* Transmit FIFO 16-Bit Data */
  2768. /* Bit maskes for TWIx_RCV_DATA8 */
  2769. #define RCVDATA8 0xff /* Receive FIFO 8-Bit Data */
  2770. /* Bit maskes for TWIx_RCV_DATA16 */
  2771. #define RCVDATA16 0xffff /* Receive FIFO 16-Bit Data */
  2772. /* Bit masks for SPORTx_TCR1 */
  2773. #define TCKFE 0x4000 /* Clock Falling Edge Select */
  2774. #define LATFS 0x2000 /* Late Transmit Frame Sync */
  2775. #define LTFS 0x1000 /* Low Transmit Frame Sync Select */
  2776. #define DITFS 0x800 /* Data-Independent Transmit Frame Sync Select */
  2777. #define TFSR 0x400 /* Transmit Frame Sync Required Select */
  2778. #define ITFS 0x200 /* Internal Transmit Frame Sync Select */
  2779. #define TLSBIT 0x10 /* Transmit Bit Order */
  2780. #define TDTYPE 0xc /* Data Formatting Type Select */
  2781. #define ITCLK 0x2 /* Internal Transmit Clock Select */
  2782. #define TSPEN 0x1 /* Transmit Enable */
  2783. /* Bit masks for SPORTx_TCR2 */
  2784. #define TRFST 0x400 /* Left/Right Order */
  2785. #define TSFSE 0x200 /* Transmit Stereo Frame Sync Enable */
  2786. #define TXSE 0x100 /* TxSEC Enable */
  2787. #define SLEN_T 0x1f /* SPORT Word Length */
  2788. /* Bit masks for SPORTx_RCR1 */
  2789. #define RCKFE 0x4000 /* Clock Falling Edge Select */
  2790. #define LARFS 0x2000 /* Late Receive Frame Sync */
  2791. #define LRFS 0x1000 /* Low Receive Frame Sync Select */
  2792. #define RFSR 0x400 /* Receive Frame Sync Required Select */
  2793. #define IRFS 0x200 /* Internal Receive Frame Sync Select */
  2794. #define RLSBIT 0x10 /* Receive Bit Order */
  2795. #define RDTYPE 0xc /* Data Formatting Type Select */
  2796. #define IRCLK 0x2 /* Internal Receive Clock Select */
  2797. #define RSPEN 0x1 /* Receive Enable */
  2798. /* Bit masks for SPORTx_RCR2 */
  2799. #define RRFST 0x400 /* Left/Right Order */
  2800. #define RSFSE 0x200 /* Receive Stereo Frame Sync Enable */
  2801. #define RXSE 0x100 /* RxSEC Enable */
  2802. #define SLEN_R 0x1f /* SPORT Word Length */
  2803. /* Bit masks for SPORTx_STAT */
  2804. #define TXHRE 0x40 /* Transmit Hold Register Empty */
  2805. #define TOVF 0x20 /* Sticky Transmit Overflow Status */
  2806. #define TUVF 0x10 /* Sticky Transmit Underflow Status */
  2807. #define TXF 0x8 /* Transmit FIFO Full Status */
  2808. #define ROVF 0x4 /* Sticky Receive Overflow Status */
  2809. #define RUVF 0x2 /* Sticky Receive Underflow Status */
  2810. #define RXNE 0x1 /* Receive FIFO Not Empty Status */
  2811. /* Bit masks for SPORTx_MCMC1 */
  2812. #define SP_WSIZE 0xf000 /* Window Size */
  2813. #define SP_WOFF 0x3ff /* Windows Offset */
  2814. /* Bit masks for SPORTx_MCMC2 */
  2815. #define MFD 0xf000 /* Multi channel Frame Delay */
  2816. #define FSDR 0x80 /* Frame Sync to Data Relationship */
  2817. #define MCMEN 0x10 /* Multi channel Frame Mode Enable */
  2818. #define MCDRXPE 0x8 /* Multi channel DMA Receive Packing */
  2819. #define MCDTXPE 0x4 /* Multi channel DMA Transmit Packing */
  2820. #define MCCRM 0x3 /* 2X Clock Recovery Mode */
  2821. /* Bit masks for SPORTx_CHNL */
  2822. #define CUR_CHNL 0x3ff /* Current Channel Indicator */
  2823. /* Bit masks for UARTx_LCR */
  2824. #if 0
  2825. /* conflicts with legacy one in last section */
  2826. #define WLS 0x3 /* Word Length Select */
  2827. #endif
  2828. #define STB 0x4 /* Stop Bits */
  2829. #define PEN 0x8 /* Parity Enable */
  2830. #define EPS 0x10 /* Even Parity Select */
  2831. #define STP 0x20 /* Sticky Parity */
  2832. #define SB 0x40 /* Set Break */
  2833. /* Bit masks for UARTx_MCR */
  2834. #define XOFF 0x1 /* Transmitter Off */
  2835. #define MRTS 0x2 /* Manual Request To Send */
  2836. #define RFIT 0x4 /* Receive FIFO IRQ Threshold */
  2837. #define RFRT 0x8 /* Receive FIFO RTS Threshold */
  2838. #define LOOP_ENA 0x10 /* Loopback Mode Enable */
  2839. #define FCPOL 0x20 /* Flow Control Pin Polarity */
  2840. #define ARTS 0x40 /* Automatic Request To Send */
  2841. #define ACTS 0x80 /* Automatic Clear To Send */
  2842. /* Bit masks for UARTx_LSR */
  2843. #define DR 0x1 /* Data Ready */
  2844. #define OE 0x2 /* Overrun Error */
  2845. #define PE 0x4 /* Parity Error */
  2846. #define FE 0x8 /* Framing Error */
  2847. #define BI 0x10 /* Break Interrupt */
  2848. #define THRE 0x20 /* THR Empty */
  2849. #define TEMT 0x40 /* Transmitter Empty */
  2850. #define TFI 0x80 /* Transmission Finished Indicator */
  2851. /* Bit masks for UARTx_MSR */
  2852. #define SCTS 0x1 /* Sticky CTS */
  2853. #define CTS 0x10 /* Clear To Send */
  2854. #define RFCS 0x20 /* Receive FIFO Count Status */
  2855. /* Bit masks for UARTx_IER_SET & UARTx_IER_CLEAR */
  2856. #define ERBFI 0x1 /* Enable Receive Buffer Full Interrupt */
  2857. #define ETBEI 0x2 /* Enable Transmit Buffer Empty Interrupt */
  2858. #define ELSI 0x4 /* Enable Receive Status Interrupt */
  2859. #define EDSSI 0x8 /* Enable Modem Status Interrupt */
  2860. #define EDTPTI 0x10 /* Enable DMA Transmit PIRQ Interrupt */
  2861. #define ETFI 0x20 /* Enable Transmission Finished Interrupt */
  2862. #define ERFCI 0x40 /* Enable Receive FIFO Count Interrupt */
  2863. /* Bit masks for UARTx_GCTL */
  2864. #define UCEN 0x1 /* UART Enable */
  2865. #define IREN 0x2 /* IrDA Mode Enable */
  2866. #define TPOLC 0x4 /* IrDA TX Polarity Change */
  2867. #define RPOLC 0x8 /* IrDA RX Polarity Change */
  2868. #define FPE 0x10 /* Force Parity Error */
  2869. #define FFE 0x20 /* Force Framing Error */
  2870. #define EDBO 0x40 /* Enable Divide-by-One */
  2871. #define EGLSI 0x80 /* Enable Global LS Interrupt */
  2872. /* ******************************************* */
  2873. /* MULTI BIT MACRO ENUMERATIONS */
  2874. /* ******************************************* */
  2875. /* BCODE bit field options (SYSCFG register) */
  2876. #define BCODE_WAKEUP 0x0000 /* boot according to wake-up condition */
  2877. #define BCODE_FULLBOOT 0x0010 /* always perform full boot */
  2878. #define BCODE_QUICKBOOT 0x0020 /* always perform quick boot */
  2879. #define BCODE_NOBOOT 0x0030 /* always perform full boot */
  2880. /* CNT_COMMAND bit field options */
  2881. #define W1LCNT_ZERO 0x0001 /* write 1 to load CNT_COUNTER with zero */
  2882. #define W1LCNT_MIN 0x0004 /* write 1 to load CNT_COUNTER from CNT_MIN */
  2883. #define W1LCNT_MAX 0x0008 /* write 1 to load CNT_COUNTER from CNT_MAX */
  2884. #define W1LMIN_ZERO 0x0010 /* write 1 to load CNT_MIN with zero */
  2885. #define W1LMIN_CNT 0x0020 /* write 1 to load CNT_MIN from CNT_COUNTER */
  2886. #define W1LMIN_MAX 0x0080 /* write 1 to load CNT_MIN from CNT_MAX */
  2887. #define W1LMAX_ZERO 0x0100 /* write 1 to load CNT_MAX with zero */
  2888. #define W1LMAX_CNT 0x0200 /* write 1 to load CNT_MAX from CNT_COUNTER */
  2889. #define W1LMAX_MIN 0x0400 /* write 1 to load CNT_MAX from CNT_MIN */
  2890. /* CNT_CONFIG bit field options */
  2891. #define CNTMODE_QUADENC 0x0000 /* quadrature encoder mode */
  2892. #define CNTMODE_BINENC 0x0100 /* binary encoder mode */
  2893. #define CNTMODE_UDCNT 0x0200 /* up/down counter mode */
  2894. #define CNTMODE_DIRCNT 0x0400 /* direction counter mode */
  2895. #define CNTMODE_DIRTMR 0x0500 /* direction timer mode */
  2896. #define BNDMODE_COMP 0x0000 /* boundary compare mode */
  2897. #define BNDMODE_ZERO 0x1000 /* boundary compare and zero mode */
  2898. #define BNDMODE_CAPT 0x2000 /* boundary capture mode */
  2899. #define BNDMODE_AEXT 0x3000 /* boundary auto-extend mode */
  2900. /* TMODE in TIMERx_CONFIG bit field options */
  2901. #define PWM_OUT 0x0001
  2902. #define WDTH_CAP 0x0002
  2903. #define EXT_CLK 0x0003
  2904. /* UARTx_LCR bit field options */
  2905. #define WLS_5 0x0000 /* 5 data bits */
  2906. #define WLS_6 0x0001 /* 6 data bits */
  2907. #define WLS_7 0x0002 /* 7 data bits */
  2908. #define WLS_8 0x0003 /* 8 data bits */
  2909. /* PINTx Register Bit Definitions */
  2910. #define PIQ0 0x00000001
  2911. #define PIQ1 0x00000002
  2912. #define PIQ2 0x00000004
  2913. #define PIQ3 0x00000008
  2914. #define PIQ4 0x00000010
  2915. #define PIQ5 0x00000020
  2916. #define PIQ6 0x00000040
  2917. #define PIQ7 0x00000080
  2918. #define PIQ8 0x00000100
  2919. #define PIQ9 0x00000200
  2920. #define PIQ10 0x00000400
  2921. #define PIQ11 0x00000800
  2922. #define PIQ12 0x00001000
  2923. #define PIQ13 0x00002000
  2924. #define PIQ14 0x00004000
  2925. #define PIQ15 0x00008000
  2926. #define PIQ16 0x00010000
  2927. #define PIQ17 0x00020000
  2928. #define PIQ18 0x00040000
  2929. #define PIQ19 0x00080000
  2930. #define PIQ20 0x00100000
  2931. #define PIQ21 0x00200000
  2932. #define PIQ22 0x00400000
  2933. #define PIQ23 0x00800000
  2934. #define PIQ24 0x01000000
  2935. #define PIQ25 0x02000000
  2936. #define PIQ26 0x04000000
  2937. #define PIQ27 0x08000000
  2938. #define PIQ28 0x10000000
  2939. #define PIQ29 0x20000000
  2940. #define PIQ30 0x40000000
  2941. #define PIQ31 0x80000000
  2942. /* PORT A Bit Definitions for the registers
  2943. PORTA, PORTA_SET, PORTA_CLEAR,
  2944. PORTA_DIR_SET, PORTA_DIR_CLEAR, PORTA_INEN,
  2945. PORTA_FER registers
  2946. */
  2947. #define PA0 0x0001
  2948. #define PA1 0x0002
  2949. #define PA2 0x0004
  2950. #define PA3 0x0008
  2951. #define PA4 0x0010
  2952. #define PA5 0x0020
  2953. #define PA6 0x0040
  2954. #define PA7 0x0080
  2955. #define PA8 0x0100
  2956. #define PA9 0x0200
  2957. #define PA10 0x0400
  2958. #define PA11 0x0800
  2959. #define PA12 0x1000
  2960. #define PA13 0x2000
  2961. #define PA14 0x4000
  2962. #define PA15 0x8000
  2963. /* PORT B Bit Definitions for the registers
  2964. PORTB, PORTB_SET, PORTB_CLEAR,
  2965. PORTB_DIR_SET, PORTB_DIR_CLEAR, PORTB_INEN,
  2966. PORTB_FER registers
  2967. */
  2968. #define PB0 0x0001
  2969. #define PB1 0x0002
  2970. #define PB2 0x0004
  2971. #define PB3 0x0008
  2972. #define PB4 0x0010
  2973. #define PB5 0x0020
  2974. #define PB6 0x0040
  2975. #define PB7 0x0080
  2976. #define PB8 0x0100
  2977. #define PB9 0x0200
  2978. #define PB10 0x0400
  2979. #define PB11 0x0800
  2980. #define PB12 0x1000
  2981. #define PB13 0x2000
  2982. #define PB14 0x4000
  2983. /* PORT C Bit Definitions for the registers
  2984. PORTC, PORTC_SET, PORTC_CLEAR,
  2985. PORTC_DIR_SET, PORTC_DIR_CLEAR, PORTC_INEN,
  2986. PORTC_FER registers
  2987. */
  2988. #define PC0 0x0001
  2989. #define PC1 0x0002
  2990. #define PC2 0x0004
  2991. #define PC3 0x0008
  2992. #define PC4 0x0010
  2993. #define PC5 0x0020
  2994. #define PC6 0x0040
  2995. #define PC7 0x0080
  2996. #define PC8 0x0100
  2997. #define PC9 0x0200
  2998. #define PC10 0x0400
  2999. #define PC11 0x0800
  3000. #define PC12 0x1000
  3001. #define PC13 0x2000
  3002. /* PORT D Bit Definitions for the registers
  3003. PORTD, PORTD_SET, PORTD_CLEAR,
  3004. PORTD_DIR_SET, PORTD_DIR_CLEAR, PORTD_INEN,
  3005. PORTD_FER registers
  3006. */
  3007. #define PD0 0x0001
  3008. #define PD1 0x0002
  3009. #define PD2 0x0004
  3010. #define PD3 0x0008
  3011. #define PD4 0x0010
  3012. #define PD5 0x0020
  3013. #define PD6 0x0040
  3014. #define PD7 0x0080
  3015. #define PD8 0x0100
  3016. #define PD9 0x0200
  3017. #define PD10 0x0400
  3018. #define PD11 0x0800
  3019. #define PD12 0x1000
  3020. #define PD13 0x2000
  3021. #define PD14 0x4000
  3022. #define PD15 0x8000
  3023. /* PORT E Bit Definitions for the registers
  3024. PORTE, PORTE_SET, PORTE_CLEAR,
  3025. PORTE_DIR_SET, PORTE_DIR_CLEAR, PORTE_INEN,
  3026. PORTE_FER registers
  3027. */
  3028. #define PE0 0x0001
  3029. #define PE1 0x0002
  3030. #define PE2 0x0004
  3031. #define PE3 0x0008
  3032. #define PE4 0x0010
  3033. #define PE5 0x0020
  3034. #define PE6 0x0040
  3035. #define PE7 0x0080
  3036. #define PE8 0x0100
  3037. #define PE9 0x0200
  3038. #define PE10 0x0400
  3039. #define PE11 0x0800
  3040. #define PE12 0x1000
  3041. #define PE13 0x2000
  3042. #define PE14 0x4000
  3043. #define PE15 0x8000
  3044. /* PORT F Bit Definitions for the registers
  3045. PORTF, PORTF_SET, PORTF_CLEAR,
  3046. PORTF_DIR_SET, PORTF_DIR_CLEAR, PORTF_INEN,
  3047. PORTF_FER registers
  3048. */
  3049. #define PF0 0x0001
  3050. #define PF1 0x0002
  3051. #define PF2 0x0004
  3052. #define PF3 0x0008
  3053. #define PF4 0x0010
  3054. #define PF5 0x0020
  3055. #define PF6 0x0040
  3056. #define PF7 0x0080
  3057. #define PF8 0x0100
  3058. #define PF9 0x0200
  3059. #define PF10 0x0400
  3060. #define PF11 0x0800
  3061. #define PF12 0x1000
  3062. #define PF13 0x2000
  3063. #define PF14 0x4000
  3064. #define PF15 0x8000
  3065. /* PORT G Bit Definitions for the registers
  3066. PORTG, PORTG_SET, PORTG_CLEAR,
  3067. PORTG_DIR_SET, PORTG_DIR_CLEAR, PORTG_INEN,
  3068. PORTG_FER registers
  3069. */
  3070. #define PG0 0x0001
  3071. #define PG1 0x0002
  3072. #define PG2 0x0004
  3073. #define PG3 0x0008
  3074. #define PG4 0x0010
  3075. #define PG5 0x0020
  3076. #define PG6 0x0040
  3077. #define PG7 0x0080
  3078. #define PG8 0x0100
  3079. #define PG9 0x0200
  3080. #define PG10 0x0400
  3081. #define PG11 0x0800
  3082. #define PG12 0x1000
  3083. #define PG13 0x2000
  3084. #define PG14 0x4000
  3085. #define PG15 0x8000
  3086. /* PORT H Bit Definitions for the registers
  3087. PORTH, PORTH_SET, PORTH_CLEAR,
  3088. PORTH_DIR_SET, PORTH_DIR_CLEAR, PORTH_INEN,
  3089. PORTH_FER registers
  3090. */
  3091. #define PH0 0x0001
  3092. #define PH1 0x0002
  3093. #define PH2 0x0004
  3094. #define PH3 0x0008
  3095. #define PH4 0x0010
  3096. #define PH5 0x0020
  3097. #define PH6 0x0040
  3098. #define PH7 0x0080
  3099. #define PH8 0x0100
  3100. #define PH9 0x0200
  3101. #define PH10 0x0400
  3102. #define PH11 0x0800
  3103. #define PH12 0x1000
  3104. #define PH13 0x2000
  3105. /* PORT I Bit Definitions for the registers
  3106. PORTI, PORTI_SET, PORTI_CLEAR,
  3107. PORTI_DIR_SET, PORTI_DIR_CLEAR, PORTI_INEN,
  3108. PORTI_FER registers
  3109. */
  3110. #define PI0 0x0001
  3111. #define PI1 0x0002
  3112. #define PI2 0x0004
  3113. #define PI3 0x0008
  3114. #define PI4 0x0010
  3115. #define PI5 0x0020
  3116. #define PI6 0x0040
  3117. #define PI7 0x0080
  3118. #define PI8 0x0100
  3119. #define PI9 0x0200
  3120. #define PI10 0x0400
  3121. #define PI11 0x0800
  3122. #define PI12 0x1000
  3123. #define PI13 0x2000
  3124. #define PI14 0x4000
  3125. #define PI15 0x8000
  3126. /* PORT J Bit Definitions for the registers
  3127. PORTJ, PORTJ_SET, PORTJ_CLEAR,
  3128. PORTJ_DIR_SET, PORTJ_DIR_CLEAR, PORTJ_INEN,
  3129. PORTJ_FER registers
  3130. */
  3131. #define PJ0 0x0001
  3132. #define PJ1 0x0002
  3133. #define PJ2 0x0004
  3134. #define PJ3 0x0008
  3135. #define PJ4 0x0010
  3136. #define PJ5 0x0020
  3137. #define PJ6 0x0040
  3138. #define PJ7 0x0080
  3139. #define PJ8 0x0100
  3140. #define PJ9 0x0200
  3141. #define PJ10 0x0400
  3142. #define PJ11 0x0800
  3143. #define PJ12 0x1000
  3144. #define PJ13 0x2000
  3145. /* Port Muxing Bit Fields for PORTx_MUX Registers */
  3146. #define MUX0 0x00000003
  3147. #define MUX0_0 0x00000000
  3148. #define MUX0_1 0x00000001
  3149. #define MUX0_2 0x00000002
  3150. #define MUX0_3 0x00000003
  3151. #define MUX1 0x0000000C
  3152. #define MUX1_0 0x00000000
  3153. #define MUX1_1 0x00000004
  3154. #define MUX1_2 0x00000008
  3155. #define MUX1_3 0x0000000C
  3156. #define MUX2 0x00000030
  3157. #define MUX2_0 0x00000000
  3158. #define MUX2_1 0x00000010
  3159. #define MUX2_2 0x00000020
  3160. #define MUX2_3 0x00000030
  3161. #define MUX3 0x000000C0
  3162. #define MUX3_0 0x00000000
  3163. #define MUX3_1 0x00000040
  3164. #define MUX3_2 0x00000080
  3165. #define MUX3_3 0x000000C0
  3166. #define MUX4 0x00000300
  3167. #define MUX4_0 0x00000000
  3168. #define MUX4_1 0x00000100
  3169. #define MUX4_2 0x00000200
  3170. #define MUX4_3 0x00000300
  3171. #define MUX5 0x00000C00
  3172. #define MUX5_0 0x00000000
  3173. #define MUX5_1 0x00000400
  3174. #define MUX5_2 0x00000800
  3175. #define MUX5_3 0x00000C00
  3176. #define MUX6 0x00003000
  3177. #define MUX6_0 0x00000000
  3178. #define MUX6_1 0x00001000
  3179. #define MUX6_2 0x00002000
  3180. #define MUX6_3 0x00003000
  3181. #define MUX7 0x0000C000
  3182. #define MUX7_0 0x00000000
  3183. #define MUX7_1 0x00004000
  3184. #define MUX7_2 0x00008000
  3185. #define MUX7_3 0x0000C000
  3186. #define MUX8 0x00030000
  3187. #define MUX8_0 0x00000000
  3188. #define MUX8_1 0x00010000
  3189. #define MUX8_2 0x00020000
  3190. #define MUX8_3 0x00030000
  3191. #define MUX9 0x000C0000
  3192. #define MUX9_0 0x00000000
  3193. #define MUX9_1 0x00040000
  3194. #define MUX9_2 0x00080000
  3195. #define MUX9_3 0x000C0000
  3196. #define MUX10 0x00300000
  3197. #define MUX10_0 0x00000000
  3198. #define MUX10_1 0x00100000
  3199. #define MUX10_2 0x00200000
  3200. #define MUX10_3 0x00300000
  3201. #define MUX11 0x00C00000
  3202. #define MUX11_0 0x00000000
  3203. #define MUX11_1 0x00400000
  3204. #define MUX11_2 0x00800000
  3205. #define MUX11_3 0x00C00000
  3206. #define MUX12 0x03000000
  3207. #define MUX12_0 0x00000000
  3208. #define MUX12_1 0x01000000
  3209. #define MUX12_2 0x02000000
  3210. #define MUX12_3 0x03000000
  3211. #define MUX13 0x0C000000
  3212. #define MUX13_0 0x00000000
  3213. #define MUX13_1 0x04000000
  3214. #define MUX13_2 0x08000000
  3215. #define MUX13_3 0x0C000000
  3216. #define MUX14 0x30000000
  3217. #define MUX14_0 0x00000000
  3218. #define MUX14_1 0x10000000
  3219. #define MUX14_2 0x20000000
  3220. #define MUX14_3 0x30000000
  3221. #define MUX15 0xC0000000
  3222. #define MUX15_0 0x00000000
  3223. #define MUX15_1 0x40000000
  3224. #define MUX15_2 0x80000000
  3225. #define MUX15_3 0xC0000000
  3226. #define MUX(b15,b14,b13,b12,b11,b10,b9,b8,b7,b6,b5,b4,b3,b2,b1,b0) \
  3227. ((((b15)&3) << 30) | \
  3228. (((b14)&3) << 28) | \
  3229. (((b13)&3) << 26) | \
  3230. (((b12)&3) << 24) | \
  3231. (((b11)&3) << 22) | \
  3232. (((b10)&3) << 20) | \
  3233. (((b9) &3) << 18) | \
  3234. (((b8) &3) << 16) | \
  3235. (((b7) &3) << 14) | \
  3236. (((b6) &3) << 12) | \
  3237. (((b5) &3) << 10) | \
  3238. (((b4) &3) << 8) | \
  3239. (((b3) &3) << 6) | \
  3240. (((b2) &3) << 4) | \
  3241. (((b1) &3) << 2) | \
  3242. (((b0) &3)))
  3243. /* Bit fields for PINT0_ASSIGN and PINT1_ASSIGN registers */
  3244. #define B0MAP 0x000000FF /* Byte 0 Lower Half Port Mapping */
  3245. #define B0MAP_PAL 0x00000000 /* Map Port A Low to Byte 0 */
  3246. #define B0MAP_PBL 0x00000001 /* Map Port B Low to Byte 0 */
  3247. #define B1MAP 0x0000FF00 /* Byte 1 Upper Half Port Mapping */
  3248. #define B1MAP_PAH 0x00000000 /* Map Port A High to Byte 1 */
  3249. #define B1MAP_PBH 0x00000100 /* Map Port B High to Byte 1 */
  3250. #define B2MAP 0x00FF0000 /* Byte 2 Lower Half Port Mapping */
  3251. #define B2MAP_PAL 0x00000000 /* Map Port A Low to Byte 2 */
  3252. #define B2MAP_PBL 0x00010000 /* Map Port B Low to Byte 2 */
  3253. #define B3MAP 0xFF000000 /* Byte 3 Upper Half Port Mapping */
  3254. #define B3MAP_PAH 0x00000000 /* Map Port A High to Byte 3 */
  3255. #define B3MAP_PBH 0x01000000 /* Map Port B High to Byte 3 */
  3256. /* Bit fields for PINT2_ASSIGN and PINT3_ASSIGN registers */
  3257. #define B0MAP_PCL 0x00000000 /* Map Port C Low to Byte 0 */
  3258. #define B0MAP_PDL 0x00000001 /* Map Port D Low to Byte 0 */
  3259. #define B0MAP_PEL 0x00000002 /* Map Port E Low to Byte 0 */
  3260. #define B0MAP_PFL 0x00000003 /* Map Port F Low to Byte 0 */
  3261. #define B0MAP_PGL 0x00000004 /* Map Port G Low to Byte 0 */
  3262. #define B0MAP_PHL 0x00000005 /* Map Port H Low to Byte 0 */
  3263. #define B0MAP_PIL 0x00000006 /* Map Port I Low to Byte 0 */
  3264. #define B0MAP_PJL 0x00000007 /* Map Port J Low to Byte 0 */
  3265. #define B1MAP_PCH 0x00000000 /* Map Port C High to Byte 1 */
  3266. #define B1MAP_PDH 0x00000100 /* Map Port D High to Byte 1 */
  3267. #define B1MAP_PEH 0x00000200 /* Map Port E High to Byte 1 */
  3268. #define B1MAP_PFH 0x00000300 /* Map Port F High to Byte 1 */
  3269. #define B1MAP_PGH 0x00000400 /* Map Port G High to Byte 1 */
  3270. #define B1MAP_PHH 0x00000500 /* Map Port H High to Byte 1 */
  3271. #define B1MAP_PIH 0x00000600 /* Map Port I High to Byte 1 */
  3272. #define B1MAP_PJH 0x00000700 /* Map Port J High to Byte 1 */
  3273. #define B2MAP_PCL 0x00000000 /* Map Port C Low to Byte 2 */
  3274. #define B2MAP_PDL 0x00010000 /* Map Port D Low to Byte 2 */
  3275. #define B2MAP_PEL 0x00020000 /* Map Port E Low to Byte 2 */
  3276. #define B2MAP_PFL 0x00030000 /* Map Port F Low to Byte 2 */
  3277. #define B2MAP_PGL 0x00040000 /* Map Port G Low to Byte 2 */
  3278. #define B2MAP_PHL 0x00050000 /* Map Port H Low to Byte 2 */
  3279. #define B2MAP_PIL 0x00060000 /* Map Port I Low to Byte 2 */
  3280. #define B2MAP_PJL 0x00070000 /* Map Port J Low to Byte 2 */
  3281. #define B3MAP_PCH 0x00000000 /* Map Port C High to Byte 3 */
  3282. #define B3MAP_PDH 0x01000000 /* Map Port D High to Byte 3 */
  3283. #define B3MAP_PEH 0x02000000 /* Map Port E High to Byte 3 */
  3284. #define B3MAP_PFH 0x03000000 /* Map Port F High to Byte 3 */
  3285. #define B3MAP_PGH 0x04000000 /* Map Port G High to Byte 3 */
  3286. #define B3MAP_PHH 0x05000000 /* Map Port H High to Byte 3 */
  3287. #define B3MAP_PIH 0x06000000 /* Map Port I High to Byte 3 */
  3288. #define B3MAP_PJH 0x07000000 /* Map Port J High to Byte 3 */
  3289. /* for legacy compatibility */
  3290. #define WLS(x) (((x)-5) & 0x03) /* Word Length Select */
  3291. #define W1LMAX_MAX W1LMAX_MIN
  3292. #define EBIU_AMCBCTL0 EBIU_AMBCTL0
  3293. #define EBIU_AMCBCTL1 EBIU_AMBCTL1
  3294. #define PINT0_IRQ PINT0_REQUEST
  3295. #define PINT1_IRQ PINT1_REQUEST
  3296. #define PINT2_IRQ PINT2_REQUEST
  3297. #define PINT3_IRQ PINT3_REQUEST
  3298. #endif /* _DEF_BF54X_H */