irq.h 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. /*
  2. * Copyright 2008 Analog Devices Inc.
  3. *
  4. * Licensed under the GPL-2 or later.
  5. */
  6. #ifndef _BF538_IRQ_H_
  7. #define _BF538_IRQ_H_
  8. /*
  9. * Interrupt source definitions
  10. Event Source Core Event Name
  11. Core Emulation **
  12. Events (highest priority) EMU 0
  13. Reset RST 1
  14. NMI NMI 2
  15. Exception EVX 3
  16. Reserved -- 4
  17. Hardware Error IVHW 5
  18. Core Timer IVTMR 6 *
  19. .....
  20. Software Interrupt 1 IVG14 31
  21. Software Interrupt 2 --
  22. (lowest priority) IVG15 32 *
  23. */
  24. #define NR_PERI_INTS (2 * 32)
  25. /* The ABSTRACT IRQ definitions */
  26. /** the first seven of the following are fixed, the rest you change if you need to **/
  27. #define IRQ_EMU 0 /* Emulation */
  28. #define IRQ_RST 1 /* reset */
  29. #define IRQ_NMI 2 /* Non Maskable */
  30. #define IRQ_EVX 3 /* Exception */
  31. #define IRQ_UNUSED 4 /* - unused interrupt */
  32. #define IRQ_HWERR 5 /* Hardware Error */
  33. #define IRQ_CORETMR 6 /* Core timer */
  34. #define BFIN_IRQ(x) ((x) + 7)
  35. #define IRQ_PLL_WAKEUP BFIN_IRQ(0) /* PLL Wakeup Interrupt */
  36. #define IRQ_DMA0_ERROR BFIN_IRQ(1) /* DMA Error 0 (generic) */
  37. #define IRQ_PPI_ERROR BFIN_IRQ(2) /* PPI Error */
  38. #define IRQ_SPORT0_ERROR BFIN_IRQ(3) /* SPORT0 Status */
  39. #define IRQ_SPORT1_ERROR BFIN_IRQ(4) /* SPORT1 Status */
  40. #define IRQ_SPI0_ERROR BFIN_IRQ(5) /* SPI0 Status */
  41. #define IRQ_UART0_ERROR BFIN_IRQ(6) /* UART0 Status */
  42. #define IRQ_RTC BFIN_IRQ(7) /* RTC */
  43. #define IRQ_PPI BFIN_IRQ(8) /* DMA Channel 0 (PPI) */
  44. #define IRQ_SPORT0_RX BFIN_IRQ(9) /* DMA 1 Channel (SPORT0 RX) */
  45. #define IRQ_SPORT0_TX BFIN_IRQ(10) /* DMA 2 Channel (SPORT0 TX) */
  46. #define IRQ_SPORT1_RX BFIN_IRQ(11) /* DMA 3 Channel (SPORT1 RX) */
  47. #define IRQ_SPORT1_TX BFIN_IRQ(12) /* DMA 4 Channel (SPORT1 TX) */
  48. #define IRQ_SPI0 BFIN_IRQ(13) /* DMA 5 Channel (SPI0) */
  49. #define IRQ_UART0_RX BFIN_IRQ(14) /* DMA 6 Channel (UART0 RX) */
  50. #define IRQ_UART0_TX BFIN_IRQ(15) /* DMA 7 Channel (UART0 TX) */
  51. #define IRQ_TIMER0 BFIN_IRQ(16) /* Timer 0 */
  52. #define IRQ_TIMER1 BFIN_IRQ(17) /* Timer 1 */
  53. #define IRQ_TIMER2 BFIN_IRQ(18) /* Timer 2 */
  54. #define IRQ_PORTF_INTA BFIN_IRQ(19) /* Port F Interrupt A */
  55. #define IRQ_PORTF_INTB BFIN_IRQ(20) /* Port F Interrupt B */
  56. #define IRQ_MEM0_DMA0 BFIN_IRQ(21) /* MDMA0 Stream 0 */
  57. #define IRQ_MEM0_DMA1 BFIN_IRQ(22) /* MDMA0 Stream 1 */
  58. #define IRQ_WATCH BFIN_IRQ(23) /* Software Watchdog Timer */
  59. #define IRQ_DMA1_ERROR BFIN_IRQ(24) /* DMA Error 1 (generic) */
  60. #define IRQ_SPORT2_ERROR BFIN_IRQ(25) /* SPORT2 Status */
  61. #define IRQ_SPORT3_ERROR BFIN_IRQ(26) /* SPORT3 Status */
  62. #define IRQ_SPI1_ERROR BFIN_IRQ(28) /* SPI1 Status */
  63. #define IRQ_SPI2_ERROR BFIN_IRQ(29) /* SPI2 Status */
  64. #define IRQ_UART1_ERROR BFIN_IRQ(30) /* UART1 Status */
  65. #define IRQ_UART2_ERROR BFIN_IRQ(31) /* UART2 Status */
  66. #define IRQ_CAN_ERROR BFIN_IRQ(32) /* CAN Status (Error) Interrupt */
  67. #define IRQ_SPORT2_RX BFIN_IRQ(33) /* DMA 8 Channel (SPORT2 RX) */
  68. #define IRQ_SPORT2_TX BFIN_IRQ(34) /* DMA 9 Channel (SPORT2 TX) */
  69. #define IRQ_SPORT3_RX BFIN_IRQ(35) /* DMA 10 Channel (SPORT3 RX) */
  70. #define IRQ_SPORT3_TX BFIN_IRQ(36) /* DMA 11 Channel (SPORT3 TX) */
  71. #define IRQ_SPI1 BFIN_IRQ(39) /* DMA 14 Channel (SPI1) */
  72. #define IRQ_SPI2 BFIN_IRQ(40) /* DMA 15 Channel (SPI2) */
  73. #define IRQ_UART1_RX BFIN_IRQ(41) /* DMA 16 Channel (UART1 RX) */
  74. #define IRQ_UART1_TX BFIN_IRQ(42) /* DMA 17 Channel (UART1 TX) */
  75. #define IRQ_UART2_RX BFIN_IRQ(43) /* DMA 18 Channel (UART2 RX) */
  76. #define IRQ_UART2_TX BFIN_IRQ(44) /* DMA 19 Channel (UART2 TX) */
  77. #define IRQ_TWI0 BFIN_IRQ(45) /* TWI0 */
  78. #define IRQ_TWI1 BFIN_IRQ(46) /* TWI1 */
  79. #define IRQ_CAN_RX BFIN_IRQ(47) /* CAN Receive Interrupt */
  80. #define IRQ_CAN_TX BFIN_IRQ(48) /* CAN Transmit Interrupt */
  81. #define IRQ_MEM1_DMA0 BFIN_IRQ(49) /* MDMA1 Stream 0 */
  82. #define IRQ_MEM1_DMA1 BFIN_IRQ(50) /* MDMA1 Stream 1 */
  83. #define SYS_IRQS BFIN_IRQ(63) /* 70 */
  84. #define IRQ_PF0 71
  85. #define IRQ_PF1 72
  86. #define IRQ_PF2 73
  87. #define IRQ_PF3 74
  88. #define IRQ_PF4 75
  89. #define IRQ_PF5 76
  90. #define IRQ_PF6 77
  91. #define IRQ_PF7 78
  92. #define IRQ_PF8 79
  93. #define IRQ_PF9 80
  94. #define IRQ_PF10 81
  95. #define IRQ_PF11 82
  96. #define IRQ_PF12 83
  97. #define IRQ_PF13 84
  98. #define IRQ_PF14 85
  99. #define IRQ_PF15 86
  100. #define GPIO_IRQ_BASE IRQ_PF0
  101. #define NR_IRQS (IRQ_PF15+1)
  102. #define IVG7 7
  103. #define IVG8 8
  104. #define IVG9 9
  105. #define IVG10 10
  106. #define IVG11 11
  107. #define IVG12 12
  108. #define IVG13 13
  109. #define IVG14 14
  110. #define IVG15 15
  111. /* IAR0 BIT FIELDS */
  112. #define IRQ_PLL_WAKEUP_POS 0
  113. #define IRQ_DMA0_ERROR_POS 4
  114. #define IRQ_PPI_ERROR_POS 8
  115. #define IRQ_SPORT0_ERROR_POS 12
  116. #define IRQ_SPORT1_ERROR_POS 16
  117. #define IRQ_SPI0_ERROR_POS 20
  118. #define IRQ_UART0_ERROR_POS 24
  119. #define IRQ_RTC_POS 28
  120. /* IAR1 BIT FIELDS */
  121. #define IRQ_PPI_POS 0
  122. #define IRQ_SPORT0_RX_POS 4
  123. #define IRQ_SPORT0_TX_POS 8
  124. #define IRQ_SPORT1_RX_POS 12
  125. #define IRQ_SPORT1_TX_POS 16
  126. #define IRQ_SPI0_POS 20
  127. #define IRQ_UART0_RX_POS 24
  128. #define IRQ_UART0_TX_POS 28
  129. /* IAR2 BIT FIELDS */
  130. #define IRQ_TIMER0_POS 0
  131. #define IRQ_TIMER1_POS 4
  132. #define IRQ_TIMER2_POS 8
  133. #define IRQ_PORTF_INTA_POS 12
  134. #define IRQ_PORTF_INTB_POS 16
  135. #define IRQ_MEM0_DMA0_POS 20
  136. #define IRQ_MEM0_DMA1_POS 24
  137. #define IRQ_WATCH_POS 28
  138. /* IAR3 BIT FIELDS */
  139. #define IRQ_DMA1_ERROR_POS 0
  140. #define IRQ_SPORT2_ERROR_POS 4
  141. #define IRQ_SPORT3_ERROR_POS 8
  142. #define IRQ_SPI1_ERROR_POS 16
  143. #define IRQ_SPI2_ERROR_POS 20
  144. #define IRQ_UART1_ERROR_POS 24
  145. #define IRQ_UART2_ERROR_POS 28
  146. /* IAR4 BIT FIELDS */
  147. #define IRQ_CAN_ERROR_POS 0
  148. #define IRQ_SPORT2_RX_POS 4
  149. #define IRQ_SPORT2_TX_POS 8
  150. #define IRQ_SPORT3_RX_POS 12
  151. #define IRQ_SPORT3_TX_POS 16
  152. #define IRQ_SPI1_POS 28
  153. /* IAR5 BIT FIELDS */
  154. #define IRQ_SPI2_POS 0
  155. #define IRQ_UART1_RX_POS 4
  156. #define IRQ_UART1_TX_POS 8
  157. #define IRQ_UART2_RX_POS 12
  158. #define IRQ_UART2_TX_POS 16
  159. #define IRQ_TWI0_POS 20
  160. #define IRQ_TWI1_POS 24
  161. #define IRQ_CAN_RX_POS 28
  162. /* IAR6 BIT FIELDS */
  163. #define IRQ_CAN_TX_POS 0
  164. #define IRQ_MEM1_DMA0_POS 4
  165. #define IRQ_MEM1_DMA1_POS 8
  166. #endif /* _BF538_IRQ_H_ */