defBF539.h 206 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261
  1. /*
  2. * Copyright 2008-2009 Analog Devices Inc.
  3. *
  4. * Licensed under the ADI BSD license or the GPL-2 (or later)
  5. */
  6. /* SYSTEM & MM REGISTER BIT & ADDRESS DEFINITIONS FOR ADSP-BF538/9 */
  7. #ifndef _DEF_BF539_H
  8. #define _DEF_BF539_H
  9. /* include all Core registers and bit definitions */
  10. #include <asm/def_LPBlackfin.h>
  11. /*********************************************************************************** */
  12. /* System MMR Register Map */
  13. /*********************************************************************************** */
  14. /* Clock/Regulator Control (0xFFC00000 - 0xFFC000FF) */
  15. #define PLL_CTL 0xFFC00000 /* PLL Control register (16-bit) */
  16. #define PLL_DIV 0xFFC00004 /* PLL Divide Register (16-bit) */
  17. #define VR_CTL 0xFFC00008 /* Voltage Regulator Control Register (16-bit) */
  18. #define PLL_STAT 0xFFC0000C /* PLL Status register (16-bit) */
  19. #define PLL_LOCKCNT 0xFFC00010 /* PLL Lock Count register (16-bit) */
  20. #define CHIPID 0xFFC00014 /* Chip ID Register */
  21. /* CHIPID Masks */
  22. #define CHIPID_VERSION 0xF0000000
  23. #define CHIPID_FAMILY 0x0FFFF000
  24. #define CHIPID_MANUFACTURE 0x00000FFE
  25. /* System Interrupt Controller (0xFFC00100 - 0xFFC001FF) */
  26. #define SWRST 0xFFC00100 /* Software Reset Register (16-bit) */
  27. #define SYSCR 0xFFC00104 /* System Configuration registe */
  28. #define SIC_IMASK0 0xFFC0010C /* Interrupt Mask Register */
  29. #define SIC_IAR0 0xFFC00110 /* Interrupt Assignment Register 0 */
  30. #define SIC_IAR1 0xFFC00114 /* Interrupt Assignment Register 1 */
  31. #define SIC_IAR2 0xFFC00118 /* Interrupt Assignment Register 2 */
  32. #define SIC_IAR3 0xFFC0011C /* Interrupt Assignment Register 3 */
  33. #define SIC_ISR0 0xFFC00120 /* Interrupt Status Register */
  34. #define SIC_IWR0 0xFFC00124 /* Interrupt Wakeup Register */
  35. #define SIC_IMASK1 0xFFC00128 /* Interrupt Mask Register 1 */
  36. #define SIC_ISR1 0xFFC0012C /* Interrupt Status Register 1 */
  37. #define SIC_IWR1 0xFFC00130 /* Interrupt Wakeup Register 1 */
  38. #define SIC_IAR4 0xFFC00134 /* Interrupt Assignment Register 4 */
  39. #define SIC_IAR5 0xFFC00138 /* Interrupt Assignment Register 5 */
  40. #define SIC_IAR6 0xFFC0013C /* Interrupt Assignment Register 6 */
  41. /* Watchdog Timer (0xFFC00200 - 0xFFC002FF) */
  42. #define WDOG_CTL 0xFFC00200 /* Watchdog Control Register */
  43. #define WDOG_CNT 0xFFC00204 /* Watchdog Count Register */
  44. #define WDOG_STAT 0xFFC00208 /* Watchdog Status Register */
  45. /* Real Time Clock (0xFFC00300 - 0xFFC003FF) */
  46. #define RTC_STAT 0xFFC00300 /* RTC Status Register */
  47. #define RTC_ICTL 0xFFC00304 /* RTC Interrupt Control Register */
  48. #define RTC_ISTAT 0xFFC00308 /* RTC Interrupt Status Register */
  49. #define RTC_SWCNT 0xFFC0030C /* RTC Stopwatch Count Register */
  50. #define RTC_ALARM 0xFFC00310 /* RTC Alarm Time Register */
  51. #define RTC_FAST 0xFFC00314 /* RTC Prescaler Enable Register */
  52. #define RTC_PREN 0xFFC00314 /* RTC Prescaler Enable Register (alternate macro) */
  53. /* UART0 Controller (0xFFC00400 - 0xFFC004FF) */
  54. #define UART0_THR 0xFFC00400 /* Transmit Holding register */
  55. #define UART0_RBR 0xFFC00400 /* Receive Buffer register */
  56. #define UART0_DLL 0xFFC00400 /* Divisor Latch (Low-Byte) */
  57. #define UART0_IER 0xFFC00404 /* Interrupt Enable Register */
  58. #define UART0_DLH 0xFFC00404 /* Divisor Latch (High-Byte) */
  59. #define UART0_IIR 0xFFC00408 /* Interrupt Identification Register */
  60. #define UART0_LCR 0xFFC0040C /* Line Control Register */
  61. #define UART0_MCR 0xFFC00410 /* Modem Control Register */
  62. #define UART0_LSR 0xFFC00414 /* Line Status Register */
  63. #define UART0_SCR 0xFFC0041C /* SCR Scratch Register */
  64. #define UART0_GCTL 0xFFC00424 /* Global Control Register */
  65. /* SPI0 Controller (0xFFC00500 - 0xFFC005FF) */
  66. #define SPI0_CTL 0xFFC00500 /* SPI0 Control Register */
  67. #define SPI0_FLG 0xFFC00504 /* SPI0 Flag register */
  68. #define SPI0_STAT 0xFFC00508 /* SPI0 Status register */
  69. #define SPI0_TDBR 0xFFC0050C /* SPI0 Transmit Data Buffer Register */
  70. #define SPI0_RDBR 0xFFC00510 /* SPI0 Receive Data Buffer Register */
  71. #define SPI0_BAUD 0xFFC00514 /* SPI0 Baud rate Register */
  72. #define SPI0_SHADOW 0xFFC00518 /* SPI0_RDBR Shadow Register */
  73. #define SPI0_REGBASE SPI0_CTL
  74. /* TIMER 0, 1, 2 Registers (0xFFC00600 - 0xFFC006FF) */
  75. #define TIMER0_CONFIG 0xFFC00600 /* Timer 0 Configuration Register */
  76. #define TIMER0_COUNTER 0xFFC00604 /* Timer 0 Counter Register */
  77. #define TIMER0_PERIOD 0xFFC00608 /* Timer 0 Period Register */
  78. #define TIMER0_WIDTH 0xFFC0060C /* Timer 0 Width Register */
  79. #define TIMER1_CONFIG 0xFFC00610 /* Timer 1 Configuration Register */
  80. #define TIMER1_COUNTER 0xFFC00614 /* Timer 1 Counter Register */
  81. #define TIMER1_PERIOD 0xFFC00618 /* Timer 1 Period Register */
  82. #define TIMER1_WIDTH 0xFFC0061C /* Timer 1 Width Register */
  83. #define TIMER2_CONFIG 0xFFC00620 /* Timer 2 Configuration Register */
  84. #define TIMER2_COUNTER 0xFFC00624 /* Timer 2 Counter Register */
  85. #define TIMER2_PERIOD 0xFFC00628 /* Timer 2 Period Register */
  86. #define TIMER2_WIDTH 0xFFC0062C /* Timer 2 Width Register */
  87. #define TIMER_ENABLE 0xFFC00640 /* Timer Enable Register */
  88. #define TIMER_DISABLE 0xFFC00644 /* Timer Disable Register */
  89. #define TIMER_STATUS 0xFFC00648 /* Timer Status Register */
  90. /* Programmable Flags (0xFFC00700 - 0xFFC007FF) */
  91. #define FIO_FLAG_D 0xFFC00700 /* Flag Mask to directly specify state of pins */
  92. #define FIO_FLAG_C 0xFFC00704 /* Peripheral Interrupt Flag Register (clear) */
  93. #define FIO_FLAG_S 0xFFC00708 /* Peripheral Interrupt Flag Register (set) */
  94. #define FIO_FLAG_T 0xFFC0070C /* Flag Mask to directly toggle state of pins */
  95. #define FIO_MASKA_D 0xFFC00710 /* Flag Mask Interrupt A Register (set directly) */
  96. #define FIO_MASKA_C 0xFFC00714 /* Flag Mask Interrupt A Register (clear) */
  97. #define FIO_MASKA_S 0xFFC00718 /* Flag Mask Interrupt A Register (set) */
  98. #define FIO_MASKA_T 0xFFC0071C /* Flag Mask Interrupt A Register (toggle) */
  99. #define FIO_MASKB_D 0xFFC00720 /* Flag Mask Interrupt B Register (set directly) */
  100. #define FIO_MASKB_C 0xFFC00724 /* Flag Mask Interrupt B Register (clear) */
  101. #define FIO_MASKB_S 0xFFC00728 /* Flag Mask Interrupt B Register (set) */
  102. #define FIO_MASKB_T 0xFFC0072C /* Flag Mask Interrupt B Register (toggle) */
  103. #define FIO_DIR 0xFFC00730 /* Peripheral Flag Direction Register */
  104. #define FIO_POLAR 0xFFC00734 /* Flag Source Polarity Register */
  105. #define FIO_EDGE 0xFFC00738 /* Flag Source Sensitivity Register */
  106. #define FIO_BOTH 0xFFC0073C /* Flag Set on BOTH Edges Register */
  107. #define FIO_INEN 0xFFC00740 /* Flag Input Enable Register */
  108. /* SPORT0 Controller (0xFFC00800 - 0xFFC008FF) */
  109. #define SPORT0_TCR1 0xFFC00800 /* SPORT0 Transmit Configuration 1 Register */
  110. #define SPORT0_TCR2 0xFFC00804 /* SPORT0 Transmit Configuration 2 Register */
  111. #define SPORT0_TCLKDIV 0xFFC00808 /* SPORT0 Transmit Clock Divider */
  112. #define SPORT0_TFSDIV 0xFFC0080C /* SPORT0 Transmit Frame Sync Divider */
  113. #define SPORT0_TX 0xFFC00810 /* SPORT0 TX Data Register */
  114. #define SPORT0_RX 0xFFC00818 /* SPORT0 RX Data Register */
  115. #define SPORT0_RCR1 0xFFC00820 /* SPORT0 Transmit Configuration 1 Register */
  116. #define SPORT0_RCR2 0xFFC00824 /* SPORT0 Transmit Configuration 2 Register */
  117. #define SPORT0_RCLKDIV 0xFFC00828 /* SPORT0 Receive Clock Divider */
  118. #define SPORT0_RFSDIV 0xFFC0082C /* SPORT0 Receive Frame Sync Divider */
  119. #define SPORT0_STAT 0xFFC00830 /* SPORT0 Status Register */
  120. #define SPORT0_CHNL 0xFFC00834 /* SPORT0 Current Channel Register */
  121. #define SPORT0_MCMC1 0xFFC00838 /* SPORT0 Multi-Channel Configuration Register 1 */
  122. #define SPORT0_MCMC2 0xFFC0083C /* SPORT0 Multi-Channel Configuration Register 2 */
  123. #define SPORT0_MTCS0 0xFFC00840 /* SPORT0 Multi-Channel Transmit Select Register 0 */
  124. #define SPORT0_MTCS1 0xFFC00844 /* SPORT0 Multi-Channel Transmit Select Register 1 */
  125. #define SPORT0_MTCS2 0xFFC00848 /* SPORT0 Multi-Channel Transmit Select Register 2 */
  126. #define SPORT0_MTCS3 0xFFC0084C /* SPORT0 Multi-Channel Transmit Select Register 3 */
  127. #define SPORT0_MRCS0 0xFFC00850 /* SPORT0 Multi-Channel Receive Select Register 0 */
  128. #define SPORT0_MRCS1 0xFFC00854 /* SPORT0 Multi-Channel Receive Select Register 1 */
  129. #define SPORT0_MRCS2 0xFFC00858 /* SPORT0 Multi-Channel Receive Select Register 2 */
  130. #define SPORT0_MRCS3 0xFFC0085C /* SPORT0 Multi-Channel Receive Select Register 3 */
  131. /* SPORT1 Controller (0xFFC00900 - 0xFFC009FF) */
  132. #define SPORT1_TCR1 0xFFC00900 /* SPORT1 Transmit Configuration 1 Register */
  133. #define SPORT1_TCR2 0xFFC00904 /* SPORT1 Transmit Configuration 2 Register */
  134. #define SPORT1_TCLKDIV 0xFFC00908 /* SPORT1 Transmit Clock Divider */
  135. #define SPORT1_TFSDIV 0xFFC0090C /* SPORT1 Transmit Frame Sync Divider */
  136. #define SPORT1_TX 0xFFC00910 /* SPORT1 TX Data Register */
  137. #define SPORT1_RX 0xFFC00918 /* SPORT1 RX Data Register */
  138. #define SPORT1_RCR1 0xFFC00920 /* SPORT1 Transmit Configuration 1 Register */
  139. #define SPORT1_RCR2 0xFFC00924 /* SPORT1 Transmit Configuration 2 Register */
  140. #define SPORT1_RCLKDIV 0xFFC00928 /* SPORT1 Receive Clock Divider */
  141. #define SPORT1_RFSDIV 0xFFC0092C /* SPORT1 Receive Frame Sync Divider */
  142. #define SPORT1_STAT 0xFFC00930 /* SPORT1 Status Register */
  143. #define SPORT1_CHNL 0xFFC00934 /* SPORT1 Current Channel Register */
  144. #define SPORT1_MCMC1 0xFFC00938 /* SPORT1 Multi-Channel Configuration Register 1 */
  145. #define SPORT1_MCMC2 0xFFC0093C /* SPORT1 Multi-Channel Configuration Register 2 */
  146. #define SPORT1_MTCS0 0xFFC00940 /* SPORT1 Multi-Channel Transmit Select Register 0 */
  147. #define SPORT1_MTCS1 0xFFC00944 /* SPORT1 Multi-Channel Transmit Select Register 1 */
  148. #define SPORT1_MTCS2 0xFFC00948 /* SPORT1 Multi-Channel Transmit Select Register 2 */
  149. #define SPORT1_MTCS3 0xFFC0094C /* SPORT1 Multi-Channel Transmit Select Register 3 */
  150. #define SPORT1_MRCS0 0xFFC00950 /* SPORT1 Multi-Channel Receive Select Register 0 */
  151. #define SPORT1_MRCS1 0xFFC00954 /* SPORT1 Multi-Channel Receive Select Register 1 */
  152. #define SPORT1_MRCS2 0xFFC00958 /* SPORT1 Multi-Channel Receive Select Register 2 */
  153. #define SPORT1_MRCS3 0xFFC0095C /* SPORT1 Multi-Channel Receive Select Register 3 */
  154. /* External Bus Interface Unit (0xFFC00A00 - 0xFFC00AFF) */
  155. /* Asynchronous Memory Controller */
  156. #define EBIU_AMGCTL 0xFFC00A00 /* Asynchronous Memory Global Control Register */
  157. #define EBIU_AMBCTL0 0xFFC00A04 /* Asynchronous Memory Bank Control Register 0 */
  158. #define EBIU_AMBCTL1 0xFFC00A08 /* Asynchronous Memory Bank Control Register 1 */
  159. /* SDRAM Controller */
  160. #define EBIU_SDGCTL 0xFFC00A10 /* SDRAM Global Control Register */
  161. #define EBIU_SDBCTL 0xFFC00A14 /* SDRAM Bank Control Register */
  162. #define EBIU_SDRRC 0xFFC00A18 /* SDRAM Refresh Rate Control Register */
  163. #define EBIU_SDSTAT 0xFFC00A1C /* SDRAM Status Register */
  164. /* DMA Controller 0 Traffic Control Registers (0xFFC00B00 - 0xFFC00BFF) */
  165. #define DMAC0_TC_PER 0xFFC00B0C /* DMA Controller 0 Traffic Control Periods Register */
  166. #define DMAC0_TC_CNT 0xFFC00B10 /* DMA Controller 0 Traffic Control Current Counts Register */
  167. /* Alternate deprecated register names (below) provided for backwards code compatibility */
  168. #define DMA0_TCPER DMAC0_TC_PER
  169. #define DMA0_TCCNT DMAC0_TC_CNT
  170. /* DMA Controller 0 (0xFFC00C00 - 0xFFC00FFF) */
  171. #define DMA0_NEXT_DESC_PTR 0xFFC00C00 /* DMA Channel 0 Next Descriptor Pointer Register */
  172. #define DMA0_START_ADDR 0xFFC00C04 /* DMA Channel 0 Start Address Register */
  173. #define DMA0_CONFIG 0xFFC00C08 /* DMA Channel 0 Configuration Register */
  174. #define DMA0_X_COUNT 0xFFC00C10 /* DMA Channel 0 X Count Register */
  175. #define DMA0_X_MODIFY 0xFFC00C14 /* DMA Channel 0 X Modify Register */
  176. #define DMA0_Y_COUNT 0xFFC00C18 /* DMA Channel 0 Y Count Register */
  177. #define DMA0_Y_MODIFY 0xFFC00C1C /* DMA Channel 0 Y Modify Register */
  178. #define DMA0_CURR_DESC_PTR 0xFFC00C20 /* DMA Channel 0 Current Descriptor Pointer Register */
  179. #define DMA0_CURR_ADDR 0xFFC00C24 /* DMA Channel 0 Current Address Register */
  180. #define DMA0_IRQ_STATUS 0xFFC00C28 /* DMA Channel 0 Interrupt/Status Register */
  181. #define DMA0_PERIPHERAL_MAP 0xFFC00C2C /* DMA Channel 0 Peripheral Map Register */
  182. #define DMA0_CURR_X_COUNT 0xFFC00C30 /* DMA Channel 0 Current X Count Register */
  183. #define DMA0_CURR_Y_COUNT 0xFFC00C38 /* DMA Channel 0 Current Y Count Register */
  184. #define DMA1_NEXT_DESC_PTR 0xFFC00C40 /* DMA Channel 1 Next Descriptor Pointer Register */
  185. #define DMA1_START_ADDR 0xFFC00C44 /* DMA Channel 1 Start Address Register */
  186. #define DMA1_CONFIG 0xFFC00C48 /* DMA Channel 1 Configuration Register */
  187. #define DMA1_X_COUNT 0xFFC00C50 /* DMA Channel 1 X Count Register */
  188. #define DMA1_X_MODIFY 0xFFC00C54 /* DMA Channel 1 X Modify Register */
  189. #define DMA1_Y_COUNT 0xFFC00C58 /* DMA Channel 1 Y Count Register */
  190. #define DMA1_Y_MODIFY 0xFFC00C5C /* DMA Channel 1 Y Modify Register */
  191. #define DMA1_CURR_DESC_PTR 0xFFC00C60 /* DMA Channel 1 Current Descriptor Pointer Register */
  192. #define DMA1_CURR_ADDR 0xFFC00C64 /* DMA Channel 1 Current Address Register */
  193. #define DMA1_IRQ_STATUS 0xFFC00C68 /* DMA Channel 1 Interrupt/Status Register */
  194. #define DMA1_PERIPHERAL_MAP 0xFFC00C6C /* DMA Channel 1 Peripheral Map Register */
  195. #define DMA1_CURR_X_COUNT 0xFFC00C70 /* DMA Channel 1 Current X Count Register */
  196. #define DMA1_CURR_Y_COUNT 0xFFC00C78 /* DMA Channel 1 Current Y Count Register */
  197. #define DMA2_NEXT_DESC_PTR 0xFFC00C80 /* DMA Channel 2 Next Descriptor Pointer Register */
  198. #define DMA2_START_ADDR 0xFFC00C84 /* DMA Channel 2 Start Address Register */
  199. #define DMA2_CONFIG 0xFFC00C88 /* DMA Channel 2 Configuration Register */
  200. #define DMA2_X_COUNT 0xFFC00C90 /* DMA Channel 2 X Count Register */
  201. #define DMA2_X_MODIFY 0xFFC00C94 /* DMA Channel 2 X Modify Register */
  202. #define DMA2_Y_COUNT 0xFFC00C98 /* DMA Channel 2 Y Count Register */
  203. #define DMA2_Y_MODIFY 0xFFC00C9C /* DMA Channel 2 Y Modify Register */
  204. #define DMA2_CURR_DESC_PTR 0xFFC00CA0 /* DMA Channel 2 Current Descriptor Pointer Register */
  205. #define DMA2_CURR_ADDR 0xFFC00CA4 /* DMA Channel 2 Current Address Register */
  206. #define DMA2_IRQ_STATUS 0xFFC00CA8 /* DMA Channel 2 Interrupt/Status Register */
  207. #define DMA2_PERIPHERAL_MAP 0xFFC00CAC /* DMA Channel 2 Peripheral Map Register */
  208. #define DMA2_CURR_X_COUNT 0xFFC00CB0 /* DMA Channel 2 Current X Count Register */
  209. #define DMA2_CURR_Y_COUNT 0xFFC00CB8 /* DMA Channel 2 Current Y Count Register */
  210. #define DMA3_NEXT_DESC_PTR 0xFFC00CC0 /* DMA Channel 3 Next Descriptor Pointer Register */
  211. #define DMA3_START_ADDR 0xFFC00CC4 /* DMA Channel 3 Start Address Register */
  212. #define DMA3_CONFIG 0xFFC00CC8 /* DMA Channel 3 Configuration Register */
  213. #define DMA3_X_COUNT 0xFFC00CD0 /* DMA Channel 3 X Count Register */
  214. #define DMA3_X_MODIFY 0xFFC00CD4 /* DMA Channel 3 X Modify Register */
  215. #define DMA3_Y_COUNT 0xFFC00CD8 /* DMA Channel 3 Y Count Register */
  216. #define DMA3_Y_MODIFY 0xFFC00CDC /* DMA Channel 3 Y Modify Register */
  217. #define DMA3_CURR_DESC_PTR 0xFFC00CE0 /* DMA Channel 3 Current Descriptor Pointer Register */
  218. #define DMA3_CURR_ADDR 0xFFC00CE4 /* DMA Channel 3 Current Address Register */
  219. #define DMA3_IRQ_STATUS 0xFFC00CE8 /* DMA Channel 3 Interrupt/Status Register */
  220. #define DMA3_PERIPHERAL_MAP 0xFFC00CEC /* DMA Channel 3 Peripheral Map Register */
  221. #define DMA3_CURR_X_COUNT 0xFFC00CF0 /* DMA Channel 3 Current X Count Register */
  222. #define DMA3_CURR_Y_COUNT 0xFFC00CF8 /* DMA Channel 3 Current Y Count Register */
  223. #define DMA4_NEXT_DESC_PTR 0xFFC00D00 /* DMA Channel 4 Next Descriptor Pointer Register */
  224. #define DMA4_START_ADDR 0xFFC00D04 /* DMA Channel 4 Start Address Register */
  225. #define DMA4_CONFIG 0xFFC00D08 /* DMA Channel 4 Configuration Register */
  226. #define DMA4_X_COUNT 0xFFC00D10 /* DMA Channel 4 X Count Register */
  227. #define DMA4_X_MODIFY 0xFFC00D14 /* DMA Channel 4 X Modify Register */
  228. #define DMA4_Y_COUNT 0xFFC00D18 /* DMA Channel 4 Y Count Register */
  229. #define DMA4_Y_MODIFY 0xFFC00D1C /* DMA Channel 4 Y Modify Register */
  230. #define DMA4_CURR_DESC_PTR 0xFFC00D20 /* DMA Channel 4 Current Descriptor Pointer Register */
  231. #define DMA4_CURR_ADDR 0xFFC00D24 /* DMA Channel 4 Current Address Register */
  232. #define DMA4_IRQ_STATUS 0xFFC00D28 /* DMA Channel 4 Interrupt/Status Register */
  233. #define DMA4_PERIPHERAL_MAP 0xFFC00D2C /* DMA Channel 4 Peripheral Map Register */
  234. #define DMA4_CURR_X_COUNT 0xFFC00D30 /* DMA Channel 4 Current X Count Register */
  235. #define DMA4_CURR_Y_COUNT 0xFFC00D38 /* DMA Channel 4 Current Y Count Register */
  236. #define DMA5_NEXT_DESC_PTR 0xFFC00D40 /* DMA Channel 5 Next Descriptor Pointer Register */
  237. #define DMA5_START_ADDR 0xFFC00D44 /* DMA Channel 5 Start Address Register */
  238. #define DMA5_CONFIG 0xFFC00D48 /* DMA Channel 5 Configuration Register */
  239. #define DMA5_X_COUNT 0xFFC00D50 /* DMA Channel 5 X Count Register */
  240. #define DMA5_X_MODIFY 0xFFC00D54 /* DMA Channel 5 X Modify Register */
  241. #define DMA5_Y_COUNT 0xFFC00D58 /* DMA Channel 5 Y Count Register */
  242. #define DMA5_Y_MODIFY 0xFFC00D5C /* DMA Channel 5 Y Modify Register */
  243. #define DMA5_CURR_DESC_PTR 0xFFC00D60 /* DMA Channel 5 Current Descriptor Pointer Register */
  244. #define DMA5_CURR_ADDR 0xFFC00D64 /* DMA Channel 5 Current Address Register */
  245. #define DMA5_IRQ_STATUS 0xFFC00D68 /* DMA Channel 5 Interrupt/Status Register */
  246. #define DMA5_PERIPHERAL_MAP 0xFFC00D6C /* DMA Channel 5 Peripheral Map Register */
  247. #define DMA5_CURR_X_COUNT 0xFFC00D70 /* DMA Channel 5 Current X Count Register */
  248. #define DMA5_CURR_Y_COUNT 0xFFC00D78 /* DMA Channel 5 Current Y Count Register */
  249. #define DMA6_NEXT_DESC_PTR 0xFFC00D80 /* DMA Channel 6 Next Descriptor Pointer Register */
  250. #define DMA6_START_ADDR 0xFFC00D84 /* DMA Channel 6 Start Address Register */
  251. #define DMA6_CONFIG 0xFFC00D88 /* DMA Channel 6 Configuration Register */
  252. #define DMA6_X_COUNT 0xFFC00D90 /* DMA Channel 6 X Count Register */
  253. #define DMA6_X_MODIFY 0xFFC00D94 /* DMA Channel 6 X Modify Register */
  254. #define DMA6_Y_COUNT 0xFFC00D98 /* DMA Channel 6 Y Count Register */
  255. #define DMA6_Y_MODIFY 0xFFC00D9C /* DMA Channel 6 Y Modify Register */
  256. #define DMA6_CURR_DESC_PTR 0xFFC00DA0 /* DMA Channel 6 Current Descriptor Pointer Register */
  257. #define DMA6_CURR_ADDR 0xFFC00DA4 /* DMA Channel 6 Current Address Register */
  258. #define DMA6_IRQ_STATUS 0xFFC00DA8 /* DMA Channel 6 Interrupt/Status Register */
  259. #define DMA6_PERIPHERAL_MAP 0xFFC00DAC /* DMA Channel 6 Peripheral Map Register */
  260. #define DMA6_CURR_X_COUNT 0xFFC00DB0 /* DMA Channel 6 Current X Count Register */
  261. #define DMA6_CURR_Y_COUNT 0xFFC00DB8 /* DMA Channel 6 Current Y Count Register */
  262. #define DMA7_NEXT_DESC_PTR 0xFFC00DC0 /* DMA Channel 7 Next Descriptor Pointer Register */
  263. #define DMA7_START_ADDR 0xFFC00DC4 /* DMA Channel 7 Start Address Register */
  264. #define DMA7_CONFIG 0xFFC00DC8 /* DMA Channel 7 Configuration Register */
  265. #define DMA7_X_COUNT 0xFFC00DD0 /* DMA Channel 7 X Count Register */
  266. #define DMA7_X_MODIFY 0xFFC00DD4 /* DMA Channel 7 X Modify Register */
  267. #define DMA7_Y_COUNT 0xFFC00DD8 /* DMA Channel 7 Y Count Register */
  268. #define DMA7_Y_MODIFY 0xFFC00DDC /* DMA Channel 7 Y Modify Register */
  269. #define DMA7_CURR_DESC_PTR 0xFFC00DE0 /* DMA Channel 7 Current Descriptor Pointer Register */
  270. #define DMA7_CURR_ADDR 0xFFC00DE4 /* DMA Channel 7 Current Address Register */
  271. #define DMA7_IRQ_STATUS 0xFFC00DE8 /* DMA Channel 7 Interrupt/Status Register */
  272. #define DMA7_PERIPHERAL_MAP 0xFFC00DEC /* DMA Channel 7 Peripheral Map Register */
  273. #define DMA7_CURR_X_COUNT 0xFFC00DF0 /* DMA Channel 7 Current X Count Register */
  274. #define DMA7_CURR_Y_COUNT 0xFFC00DF8 /* DMA Channel 7 Current Y Count Register */
  275. #define MDMA0_D0_NEXT_DESC_PTR 0xFFC00E00 /* MemDMA0 Stream 0 Destination Next Descriptor Pointer Register */
  276. #define MDMA0_D0_START_ADDR 0xFFC00E04 /* MemDMA0 Stream 0 Destination Start Address Register */
  277. #define MDMA0_D0_CONFIG 0xFFC00E08 /* MemDMA0 Stream 0 Destination Configuration Register */
  278. #define MDMA0_D0_X_COUNT 0xFFC00E10 /* MemDMA0 Stream 0 Destination X Count Register */
  279. #define MDMA0_D0_X_MODIFY 0xFFC00E14 /* MemDMA0 Stream 0 Destination X Modify Register */
  280. #define MDMA0_D0_Y_COUNT 0xFFC00E18 /* MemDMA0 Stream 0 Destination Y Count Register */
  281. #define MDMA0_D0_Y_MODIFY 0xFFC00E1C /* MemDMA0 Stream 0 Destination Y Modify Register */
  282. #define MDMA0_D0_CURR_DESC_PTR 0xFFC00E20 /* MemDMA0 Stream 0 Destination Current Descriptor Pointer Register */
  283. #define MDMA0_D0_CURR_ADDR 0xFFC00E24 /* MemDMA0 Stream 0 Destination Current Address Register */
  284. #define MDMA0_D0_IRQ_STATUS 0xFFC00E28 /* MemDMA0 Stream 0 Destination Interrupt/Status Register */
  285. #define MDMA0_D0_PERIPHERAL_MAP 0xFFC00E2C /* MemDMA0 Stream 0 Destination Peripheral Map Register */
  286. #define MDMA0_D0_CURR_X_COUNT 0xFFC00E30 /* MemDMA0 Stream 0 Destination Current X Count Register */
  287. #define MDMA0_D0_CURR_Y_COUNT 0xFFC00E38 /* MemDMA0 Stream 0 Destination Current Y Count Register */
  288. #define MDMA0_S0_NEXT_DESC_PTR 0xFFC00E40 /* MemDMA0 Stream 0 Source Next Descriptor Pointer Register */
  289. #define MDMA0_S0_START_ADDR 0xFFC00E44 /* MemDMA0 Stream 0 Source Start Address Register */
  290. #define MDMA0_S0_CONFIG 0xFFC00E48 /* MemDMA0 Stream 0 Source Configuration Register */
  291. #define MDMA0_S0_X_COUNT 0xFFC00E50 /* MemDMA0 Stream 0 Source X Count Register */
  292. #define MDMA0_S0_X_MODIFY 0xFFC00E54 /* MemDMA0 Stream 0 Source X Modify Register */
  293. #define MDMA0_S0_Y_COUNT 0xFFC00E58 /* MemDMA0 Stream 0 Source Y Count Register */
  294. #define MDMA0_S0_Y_MODIFY 0xFFC00E5C /* MemDMA0 Stream 0 Source Y Modify Register */
  295. #define MDMA0_S0_CURR_DESC_PTR 0xFFC00E60 /* MemDMA0 Stream 0 Source Current Descriptor Pointer Register */
  296. #define MDMA0_S0_CURR_ADDR 0xFFC00E64 /* MemDMA0 Stream 0 Source Current Address Register */
  297. #define MDMA0_S0_IRQ_STATUS 0xFFC00E68 /* MemDMA0 Stream 0 Source Interrupt/Status Register */
  298. #define MDMA0_S0_PERIPHERAL_MAP 0xFFC00E6C /* MemDMA0 Stream 0 Source Peripheral Map Register */
  299. #define MDMA0_S0_CURR_X_COUNT 0xFFC00E70 /* MemDMA0 Stream 0 Source Current X Count Register */
  300. #define MDMA0_S0_CURR_Y_COUNT 0xFFC00E78 /* MemDMA0 Stream 0 Source Current Y Count Register */
  301. #define MDMA0_D1_NEXT_DESC_PTR 0xFFC00E80 /* MemDMA0 Stream 1 Destination Next Descriptor Pointer Register */
  302. #define MDMA0_D1_START_ADDR 0xFFC00E84 /* MemDMA0 Stream 1 Destination Start Address Register */
  303. #define MDMA0_D1_CONFIG 0xFFC00E88 /* MemDMA0 Stream 1 Destination Configuration Register */
  304. #define MDMA0_D1_X_COUNT 0xFFC00E90 /* MemDMA0 Stream 1 Destination X Count Register */
  305. #define MDMA0_D1_X_MODIFY 0xFFC00E94 /* MemDMA0 Stream 1 Destination X Modify Register */
  306. #define MDMA0_D1_Y_COUNT 0xFFC00E98 /* MemDMA0 Stream 1 Destination Y Count Register */
  307. #define MDMA0_D1_Y_MODIFY 0xFFC00E9C /* MemDMA0 Stream 1 Destination Y Modify Register */
  308. #define MDMA0_D1_CURR_DESC_PTR 0xFFC00EA0 /* MemDMA0 Stream 1 Destination Current Descriptor Pointer Register */
  309. #define MDMA0_D1_CURR_ADDR 0xFFC00EA4 /* MemDMA0 Stream 1 Destination Current Address Register */
  310. #define MDMA0_D1_IRQ_STATUS 0xFFC00EA8 /* MemDMA0 Stream 1 Destination Interrupt/Status Register */
  311. #define MDMA0_D1_PERIPHERAL_MAP 0xFFC00EAC /* MemDMA0 Stream 1 Destination Peripheral Map Register */
  312. #define MDMA0_D1_CURR_X_COUNT 0xFFC00EB0 /* MemDMA0 Stream 1 Destination Current X Count Register */
  313. #define MDMA0_D1_CURR_Y_COUNT 0xFFC00EB8 /* MemDMA0 Stream 1 Destination Current Y Count Register */
  314. #define MDMA0_S1_NEXT_DESC_PTR 0xFFC00EC0 /* MemDMA0 Stream 1 Source Next Descriptor Pointer Register */
  315. #define MDMA0_S1_START_ADDR 0xFFC00EC4 /* MemDMA0 Stream 1 Source Start Address Register */
  316. #define MDMA0_S1_CONFIG 0xFFC00EC8 /* MemDMA0 Stream 1 Source Configuration Register */
  317. #define MDMA0_S1_X_COUNT 0xFFC00ED0 /* MemDMA0 Stream 1 Source X Count Register */
  318. #define MDMA0_S1_X_MODIFY 0xFFC00ED4 /* MemDMA0 Stream 1 Source X Modify Register */
  319. #define MDMA0_S1_Y_COUNT 0xFFC00ED8 /* MemDMA0 Stream 1 Source Y Count Register */
  320. #define MDMA0_S1_Y_MODIFY 0xFFC00EDC /* MemDMA0 Stream 1 Source Y Modify Register */
  321. #define MDMA0_S1_CURR_DESC_PTR 0xFFC00EE0 /* MemDMA0 Stream 1 Source Current Descriptor Pointer Register */
  322. #define MDMA0_S1_CURR_ADDR 0xFFC00EE4 /* MemDMA0 Stream 1 Source Current Address Register */
  323. #define MDMA0_S1_IRQ_STATUS 0xFFC00EE8 /* MemDMA0 Stream 1 Source Interrupt/Status Register */
  324. #define MDMA0_S1_PERIPHERAL_MAP 0xFFC00EEC /* MemDMA0 Stream 1 Source Peripheral Map Register */
  325. #define MDMA0_S1_CURR_X_COUNT 0xFFC00EF0 /* MemDMA0 Stream 1 Source Current X Count Register */
  326. #define MDMA0_S1_CURR_Y_COUNT 0xFFC00EF8 /* MemDMA0 Stream 1 Source Current Y Count Register */
  327. #define MDMA_D0_NEXT_DESC_PTR MDMA0_D0_NEXT_DESC_PTR
  328. #define MDMA_D0_START_ADDR MDMA0_D0_START_ADDR
  329. #define MDMA_D0_CONFIG MDMA0_D0_CONFIG
  330. #define MDMA_D0_X_COUNT MDMA0_D0_X_COUNT
  331. #define MDMA_D0_X_MODIFY MDMA0_D0_X_MODIFY
  332. #define MDMA_D0_Y_COUNT MDMA0_D0_Y_COUNT
  333. #define MDMA_D0_Y_MODIFY MDMA0_D0_Y_MODIFY
  334. #define MDMA_D0_CURR_DESC_PTR MDMA0_D0_CURR_DESC_PTR
  335. #define MDMA_D0_CURR_ADDR MDMA0_D0_CURR_ADDR
  336. #define MDMA_D0_IRQ_STATUS MDMA0_D0_IRQ_STATUS
  337. #define MDMA_D0_PERIPHERAL_MAP MDMA0_D0_PERIPHERAL_MAP
  338. #define MDMA_D0_CURR_X_COUNT MDMA0_D0_CURR_X_COUNT
  339. #define MDMA_D0_CURR_Y_COUNT MDMA0_D0_CURR_Y_COUNT
  340. #define MDMA_S0_NEXT_DESC_PTR MDMA0_S0_NEXT_DESC_PTR
  341. #define MDMA_S0_START_ADDR MDMA0_S0_START_ADDR
  342. #define MDMA_S0_CONFIG MDMA0_S0_CONFIG
  343. #define MDMA_S0_X_COUNT MDMA0_S0_X_COUNT
  344. #define MDMA_S0_X_MODIFY MDMA0_S0_X_MODIFY
  345. #define MDMA_S0_Y_COUNT MDMA0_S0_Y_COUNT
  346. #define MDMA_S0_Y_MODIFY MDMA0_S0_Y_MODIFY
  347. #define MDMA_S0_CURR_DESC_PTR MDMA0_S0_CURR_DESC_PTR
  348. #define MDMA_S0_CURR_ADDR MDMA0_S0_CURR_ADDR
  349. #define MDMA_S0_IRQ_STATUS MDMA0_S0_IRQ_STATUS
  350. #define MDMA_S0_PERIPHERAL_MAP MDMA0_S0_PERIPHERAL_MAP
  351. #define MDMA_S0_CURR_X_COUNT MDMA0_S0_CURR_X_COUNT
  352. #define MDMA_S0_CURR_Y_COUNT MDMA0_S0_CURR_Y_COUNT
  353. #define MDMA_D1_NEXT_DESC_PTR MDMA0_D1_NEXT_DESC_PTR
  354. #define MDMA_D1_START_ADDR MDMA0_D1_START_ADDR
  355. #define MDMA_D1_CONFIG MDMA0_D1_CONFIG
  356. #define MDMA_D1_X_COUNT MDMA0_D1_X_COUNT
  357. #define MDMA_D1_X_MODIFY MDMA0_D1_X_MODIFY
  358. #define MDMA_D1_Y_COUNT MDMA0_D1_Y_COUNT
  359. #define MDMA_D1_Y_MODIFY MDMA0_D1_Y_MODIFY
  360. #define MDMA_D1_CURR_DESC_PTR MDMA0_D1_CURR_DESC_PTR
  361. #define MDMA_D1_CURR_ADDR MDMA0_D1_CURR_ADDR
  362. #define MDMA_D1_IRQ_STATUS MDMA0_D1_IRQ_STATUS
  363. #define MDMA_D1_PERIPHERAL_MAP MDMA0_D1_PERIPHERAL_MAP
  364. #define MDMA_D1_CURR_X_COUNT MDMA0_D1_CURR_X_COUNT
  365. #define MDMA_D1_CURR_Y_COUNT MDMA0_D1_CURR_Y_COUNT
  366. #define MDMA_S1_NEXT_DESC_PTR MDMA0_S1_NEXT_DESC_PTR
  367. #define MDMA_S1_START_ADDR MDMA0_S1_START_ADDR
  368. #define MDMA_S1_CONFIG MDMA0_S1_CONFIG
  369. #define MDMA_S1_X_COUNT MDMA0_S1_X_COUNT
  370. #define MDMA_S1_X_MODIFY MDMA0_S1_X_MODIFY
  371. #define MDMA_S1_Y_COUNT MDMA0_S1_Y_COUNT
  372. #define MDMA_S1_Y_MODIFY MDMA0_S1_Y_MODIFY
  373. #define MDMA_S1_CURR_DESC_PTR MDMA0_S1_CURR_DESC_PTR
  374. #define MDMA_S1_CURR_ADDR MDMA0_S1_CURR_ADDR
  375. #define MDMA_S1_IRQ_STATUS MDMA0_S1_IRQ_STATUS
  376. #define MDMA_S1_PERIPHERAL_MAP MDMA0_S1_PERIPHERAL_MAP
  377. #define MDMA_S1_CURR_X_COUNT MDMA0_S1_CURR_X_COUNT
  378. #define MDMA_S1_CURR_Y_COUNT MDMA0_S1_CURR_Y_COUNT
  379. /* Parallel Peripheral Interface (PPI) (0xFFC01000 - 0xFFC010FF) */
  380. #define PPI_CONTROL 0xFFC01000 /* PPI Control Register */
  381. #define PPI_STATUS 0xFFC01004 /* PPI Status Register */
  382. #define PPI_COUNT 0xFFC01008 /* PPI Transfer Count Register */
  383. #define PPI_DELAY 0xFFC0100C /* PPI Delay Count Register */
  384. #define PPI_FRAME 0xFFC01010 /* PPI Frame Length Register */
  385. /* Two-Wire Interface 0 (0xFFC01400 - 0xFFC014FF) */
  386. #define TWI0_CLKDIV 0xFFC01400 /* Serial Clock Divider Register */
  387. #define TWI0_CONTROL 0xFFC01404 /* TWI0 Master Internal Time Reference Register */
  388. #define TWI0_SLAVE_CTRL 0xFFC01408 /* Slave Mode Control Register */
  389. #define TWI0_SLAVE_STAT 0xFFC0140C /* Slave Mode Status Register */
  390. #define TWI0_SLAVE_ADDR 0xFFC01410 /* Slave Mode Address Register */
  391. #define TWI0_MASTER_CTRL 0xFFC01414 /* Master Mode Control Register */
  392. #define TWI0_MASTER_STAT 0xFFC01418 /* Master Mode Status Register */
  393. #define TWI0_MASTER_ADDR 0xFFC0141C /* Master Mode Address Register */
  394. #define TWI0_INT_STAT 0xFFC01420 /* TWI0 Master Interrupt Register */
  395. #define TWI0_INT_MASK 0xFFC01424 /* TWI0 Master Interrupt Mask Register */
  396. #define TWI0_FIFO_CTRL 0xFFC01428 /* FIFO Control Register */
  397. #define TWI0_FIFO_STAT 0xFFC0142C /* FIFO Status Register */
  398. #define TWI0_XMT_DATA8 0xFFC01480 /* FIFO Transmit Data Single Byte Register */
  399. #define TWI0_XMT_DATA16 0xFFC01484 /* FIFO Transmit Data Double Byte Register */
  400. #define TWI0_RCV_DATA8 0xFFC01488 /* FIFO Receive Data Single Byte Register */
  401. #define TWI0_RCV_DATA16 0xFFC0148C /* FIFO Receive Data Double Byte Register */
  402. #define TWI0_REGBASE TWI0_CLKDIV
  403. /* the following are for backwards compatibility */
  404. #define TWI0_PRESCALE TWI0_CONTROL
  405. #define TWI0_INT_SRC TWI0_INT_STAT
  406. #define TWI0_INT_ENABLE TWI0_INT_MASK
  407. /* General-Purpose Ports (0xFFC01500 - 0xFFC015FF) */
  408. /* GPIO Port C Register Names */
  409. #define GPIO_C_CNFG 0xFFC01500 /* GPIO Pin Port C Configuration Register */
  410. #define GPIO_C_D 0xFFC01510 /* GPIO Pin Port C Data Register */
  411. #define GPIO_C_C 0xFFC01520 /* Clear GPIO Pin Port C Register */
  412. #define GPIO_C_S 0xFFC01530 /* Set GPIO Pin Port C Register */
  413. #define GPIO_C_T 0xFFC01540 /* Toggle GPIO Pin Port C Register */
  414. #define GPIO_C_DIR 0xFFC01550 /* GPIO Pin Port C Direction Register */
  415. #define GPIO_C_INEN 0xFFC01560 /* GPIO Pin Port C Input Enable Register */
  416. /* GPIO Port D Register Names */
  417. #define GPIO_D_CNFG 0xFFC01504 /* GPIO Pin Port D Configuration Register */
  418. #define GPIO_D_D 0xFFC01514 /* GPIO Pin Port D Data Register */
  419. #define GPIO_D_C 0xFFC01524 /* Clear GPIO Pin Port D Register */
  420. #define GPIO_D_S 0xFFC01534 /* Set GPIO Pin Port D Register */
  421. #define GPIO_D_T 0xFFC01544 /* Toggle GPIO Pin Port D Register */
  422. #define GPIO_D_DIR 0xFFC01554 /* GPIO Pin Port D Direction Register */
  423. #define GPIO_D_INEN 0xFFC01564 /* GPIO Pin Port D Input Enable Register */
  424. /* GPIO Port E Register Names */
  425. #define GPIO_E_CNFG 0xFFC01508 /* GPIO Pin Port E Configuration Register */
  426. #define GPIO_E_D 0xFFC01518 /* GPIO Pin Port E Data Register */
  427. #define GPIO_E_C 0xFFC01528 /* Clear GPIO Pin Port E Register */
  428. #define GPIO_E_S 0xFFC01538 /* Set GPIO Pin Port E Register */
  429. #define GPIO_E_T 0xFFC01548 /* Toggle GPIO Pin Port E Register */
  430. #define GPIO_E_DIR 0xFFC01558 /* GPIO Pin Port E Direction Register */
  431. #define GPIO_E_INEN 0xFFC01568 /* GPIO Pin Port E Input Enable Register */
  432. /* DMA Controller 1 Traffic Control Registers (0xFFC01B00 - 0xFFC01BFF) */
  433. #define DMAC1_TC_PER 0xFFC01B0C /* DMA Controller 1 Traffic Control Periods Register */
  434. #define DMAC1_TC_CNT 0xFFC01B10 /* DMA Controller 1 Traffic Control Current Counts Register */
  435. /* Alternate deprecated register names (below) provided for backwards code compatibility */
  436. #define DMA1_TCPER DMAC1_TC_PER
  437. #define DMA1_TCCNT DMAC1_TC_CNT
  438. /* DMA Controller 1 (0xFFC01C00 - 0xFFC01FFF) */
  439. #define DMA8_NEXT_DESC_PTR 0xFFC01C00 /* DMA Channel 8 Next Descriptor Pointer Register */
  440. #define DMA8_START_ADDR 0xFFC01C04 /* DMA Channel 8 Start Address Register */
  441. #define DMA8_CONFIG 0xFFC01C08 /* DMA Channel 8 Configuration Register */
  442. #define DMA8_X_COUNT 0xFFC01C10 /* DMA Channel 8 X Count Register */
  443. #define DMA8_X_MODIFY 0xFFC01C14 /* DMA Channel 8 X Modify Register */
  444. #define DMA8_Y_COUNT 0xFFC01C18 /* DMA Channel 8 Y Count Register */
  445. #define DMA8_Y_MODIFY 0xFFC01C1C /* DMA Channel 8 Y Modify Register */
  446. #define DMA8_CURR_DESC_PTR 0xFFC01C20 /* DMA Channel 8 Current Descriptor Pointer Register */
  447. #define DMA8_CURR_ADDR 0xFFC01C24 /* DMA Channel 8 Current Address Register */
  448. #define DMA8_IRQ_STATUS 0xFFC01C28 /* DMA Channel 8 Interrupt/Status Register */
  449. #define DMA8_PERIPHERAL_MAP 0xFFC01C2C /* DMA Channel 8 Peripheral Map Register */
  450. #define DMA8_CURR_X_COUNT 0xFFC01C30 /* DMA Channel 8 Current X Count Register */
  451. #define DMA8_CURR_Y_COUNT 0xFFC01C38 /* DMA Channel 8 Current Y Count Register */
  452. #define DMA9_NEXT_DESC_PTR 0xFFC01C40 /* DMA Channel 9 Next Descriptor Pointer Register */
  453. #define DMA9_START_ADDR 0xFFC01C44 /* DMA Channel 9 Start Address Register */
  454. #define DMA9_CONFIG 0xFFC01C48 /* DMA Channel 9 Configuration Register */
  455. #define DMA9_X_COUNT 0xFFC01C50 /* DMA Channel 9 X Count Register */
  456. #define DMA9_X_MODIFY 0xFFC01C54 /* DMA Channel 9 X Modify Register */
  457. #define DMA9_Y_COUNT 0xFFC01C58 /* DMA Channel 9 Y Count Register */
  458. #define DMA9_Y_MODIFY 0xFFC01C5C /* DMA Channel 9 Y Modify Register */
  459. #define DMA9_CURR_DESC_PTR 0xFFC01C60 /* DMA Channel 9 Current Descriptor Pointer Register */
  460. #define DMA9_CURR_ADDR 0xFFC01C64 /* DMA Channel 9 Current Address Register */
  461. #define DMA9_IRQ_STATUS 0xFFC01C68 /* DMA Channel 9 Interrupt/Status Register */
  462. #define DMA9_PERIPHERAL_MAP 0xFFC01C6C /* DMA Channel 9 Peripheral Map Register */
  463. #define DMA9_CURR_X_COUNT 0xFFC01C70 /* DMA Channel 9 Current X Count Register */
  464. #define DMA9_CURR_Y_COUNT 0xFFC01C78 /* DMA Channel 9 Current Y Count Register */
  465. #define DMA10_NEXT_DESC_PTR 0xFFC01C80 /* DMA Channel 10 Next Descriptor Pointer Register */
  466. #define DMA10_START_ADDR 0xFFC01C84 /* DMA Channel 10 Start Address Register */
  467. #define DMA10_CONFIG 0xFFC01C88 /* DMA Channel 10 Configuration Register */
  468. #define DMA10_X_COUNT 0xFFC01C90 /* DMA Channel 10 X Count Register */
  469. #define DMA10_X_MODIFY 0xFFC01C94 /* DMA Channel 10 X Modify Register */
  470. #define DMA10_Y_COUNT 0xFFC01C98 /* DMA Channel 10 Y Count Register */
  471. #define DMA10_Y_MODIFY 0xFFC01C9C /* DMA Channel 10 Y Modify Register */
  472. #define DMA10_CURR_DESC_PTR 0xFFC01CA0 /* DMA Channel 10 Current Descriptor Pointer Register */
  473. #define DMA10_CURR_ADDR 0xFFC01CA4 /* DMA Channel 10 Current Address Register */
  474. #define DMA10_IRQ_STATUS 0xFFC01CA8 /* DMA Channel 10 Interrupt/Status Register */
  475. #define DMA10_PERIPHERAL_MAP 0xFFC01CAC /* DMA Channel 10 Peripheral Map Register */
  476. #define DMA10_CURR_X_COUNT 0xFFC01CB0 /* DMA Channel 10 Current X Count Register */
  477. #define DMA10_CURR_Y_COUNT 0xFFC01CB8 /* DMA Channel 10 Current Y Count Register */
  478. #define DMA11_NEXT_DESC_PTR 0xFFC01CC0 /* DMA Channel 11 Next Descriptor Pointer Register */
  479. #define DMA11_START_ADDR 0xFFC01CC4 /* DMA Channel 11 Start Address Register */
  480. #define DMA11_CONFIG 0xFFC01CC8 /* DMA Channel 11 Configuration Register */
  481. #define DMA11_X_COUNT 0xFFC01CD0 /* DMA Channel 11 X Count Register */
  482. #define DMA11_X_MODIFY 0xFFC01CD4 /* DMA Channel 11 X Modify Register */
  483. #define DMA11_Y_COUNT 0xFFC01CD8 /* DMA Channel 11 Y Count Register */
  484. #define DMA11_Y_MODIFY 0xFFC01CDC /* DMA Channel 11 Y Modify Register */
  485. #define DMA11_CURR_DESC_PTR 0xFFC01CE0 /* DMA Channel 11 Current Descriptor Pointer Register */
  486. #define DMA11_CURR_ADDR 0xFFC01CE4 /* DMA Channel 11 Current Address Register */
  487. #define DMA11_IRQ_STATUS 0xFFC01CE8 /* DMA Channel 11 Interrupt/Status Register */
  488. #define DMA11_PERIPHERAL_MAP 0xFFC01CEC /* DMA Channel 11 Peripheral Map Register */
  489. #define DMA11_CURR_X_COUNT 0xFFC01CF0 /* DMA Channel 11 Current X Count Register */
  490. #define DMA11_CURR_Y_COUNT 0xFFC01CF8 /* DMA Channel 11 Current Y Count Register */
  491. #define DMA12_NEXT_DESC_PTR 0xFFC01D00 /* DMA Channel 12 Next Descriptor Pointer Register */
  492. #define DMA12_START_ADDR 0xFFC01D04 /* DMA Channel 12 Start Address Register */
  493. #define DMA12_CONFIG 0xFFC01D08 /* DMA Channel 12 Configuration Register */
  494. #define DMA12_X_COUNT 0xFFC01D10 /* DMA Channel 12 X Count Register */
  495. #define DMA12_X_MODIFY 0xFFC01D14 /* DMA Channel 12 X Modify Register */
  496. #define DMA12_Y_COUNT 0xFFC01D18 /* DMA Channel 12 Y Count Register */
  497. #define DMA12_Y_MODIFY 0xFFC01D1C /* DMA Channel 12 Y Modify Register */
  498. #define DMA12_CURR_DESC_PTR 0xFFC01D20 /* DMA Channel 12 Current Descriptor Pointer Register */
  499. #define DMA12_CURR_ADDR 0xFFC01D24 /* DMA Channel 12 Current Address Register */
  500. #define DMA12_IRQ_STATUS 0xFFC01D28 /* DMA Channel 12 Interrupt/Status Register */
  501. #define DMA12_PERIPHERAL_MAP 0xFFC01D2C /* DMA Channel 12 Peripheral Map Register */
  502. #define DMA12_CURR_X_COUNT 0xFFC01D30 /* DMA Channel 12 Current X Count Register */
  503. #define DMA12_CURR_Y_COUNT 0xFFC01D38 /* DMA Channel 12 Current Y Count Register */
  504. #define DMA13_NEXT_DESC_PTR 0xFFC01D40 /* DMA Channel 13 Next Descriptor Pointer Register */
  505. #define DMA13_START_ADDR 0xFFC01D44 /* DMA Channel 13 Start Address Register */
  506. #define DMA13_CONFIG 0xFFC01D48 /* DMA Channel 13 Configuration Register */
  507. #define DMA13_X_COUNT 0xFFC01D50 /* DMA Channel 13 X Count Register */
  508. #define DMA13_X_MODIFY 0xFFC01D54 /* DMA Channel 13 X Modify Register */
  509. #define DMA13_Y_COUNT 0xFFC01D58 /* DMA Channel 13 Y Count Register */
  510. #define DMA13_Y_MODIFY 0xFFC01D5C /* DMA Channel 13 Y Modify Register */
  511. #define DMA13_CURR_DESC_PTR 0xFFC01D60 /* DMA Channel 13 Current Descriptor Pointer Register */
  512. #define DMA13_CURR_ADDR 0xFFC01D64 /* DMA Channel 13 Current Address Register */
  513. #define DMA13_IRQ_STATUS 0xFFC01D68 /* DMA Channel 13 Interrupt/Status Register */
  514. #define DMA13_PERIPHERAL_MAP 0xFFC01D6C /* DMA Channel 13 Peripheral Map Register */
  515. #define DMA13_CURR_X_COUNT 0xFFC01D70 /* DMA Channel 13 Current X Count Register */
  516. #define DMA13_CURR_Y_COUNT 0xFFC01D78 /* DMA Channel 13 Current Y Count Register */
  517. #define DMA14_NEXT_DESC_PTR 0xFFC01D80 /* DMA Channel 14 Next Descriptor Pointer Register */
  518. #define DMA14_START_ADDR 0xFFC01D84 /* DMA Channel 14 Start Address Register */
  519. #define DMA14_CONFIG 0xFFC01D88 /* DMA Channel 14 Configuration Register */
  520. #define DMA14_X_COUNT 0xFFC01D90 /* DMA Channel 14 X Count Register */
  521. #define DMA14_X_MODIFY 0xFFC01D94 /* DMA Channel 14 X Modify Register */
  522. #define DMA14_Y_COUNT 0xFFC01D98 /* DMA Channel 14 Y Count Register */
  523. #define DMA14_Y_MODIFY 0xFFC01D9C /* DMA Channel 14 Y Modify Register */
  524. #define DMA14_CURR_DESC_PTR 0xFFC01DA0 /* DMA Channel 14 Current Descriptor Pointer Register */
  525. #define DMA14_CURR_ADDR 0xFFC01DA4 /* DMA Channel 14 Current Address Register */
  526. #define DMA14_IRQ_STATUS 0xFFC01DA8 /* DMA Channel 14 Interrupt/Status Register */
  527. #define DMA14_PERIPHERAL_MAP 0xFFC01DAC /* DMA Channel 14 Peripheral Map Register */
  528. #define DMA14_CURR_X_COUNT 0xFFC01DB0 /* DMA Channel 14 Current X Count Register */
  529. #define DMA14_CURR_Y_COUNT 0xFFC01DB8 /* DMA Channel 14 Current Y Count Register */
  530. #define DMA15_NEXT_DESC_PTR 0xFFC01DC0 /* DMA Channel 15 Next Descriptor Pointer Register */
  531. #define DMA15_START_ADDR 0xFFC01DC4 /* DMA Channel 15 Start Address Register */
  532. #define DMA15_CONFIG 0xFFC01DC8 /* DMA Channel 15 Configuration Register */
  533. #define DMA15_X_COUNT 0xFFC01DD0 /* DMA Channel 15 X Count Register */
  534. #define DMA15_X_MODIFY 0xFFC01DD4 /* DMA Channel 15 X Modify Register */
  535. #define DMA15_Y_COUNT 0xFFC01DD8 /* DMA Channel 15 Y Count Register */
  536. #define DMA15_Y_MODIFY 0xFFC01DDC /* DMA Channel 15 Y Modify Register */
  537. #define DMA15_CURR_DESC_PTR 0xFFC01DE0 /* DMA Channel 15 Current Descriptor Pointer Register */
  538. #define DMA15_CURR_ADDR 0xFFC01DE4 /* DMA Channel 15 Current Address Register */
  539. #define DMA15_IRQ_STATUS 0xFFC01DE8 /* DMA Channel 15 Interrupt/Status Register */
  540. #define DMA15_PERIPHERAL_MAP 0xFFC01DEC /* DMA Channel 15 Peripheral Map Register */
  541. #define DMA15_CURR_X_COUNT 0xFFC01DF0 /* DMA Channel 15 Current X Count Register */
  542. #define DMA15_CURR_Y_COUNT 0xFFC01DF8 /* DMA Channel 15 Current Y Count Register */
  543. #define DMA16_NEXT_DESC_PTR 0xFFC01E00 /* DMA Channel 16 Next Descriptor Pointer Register */
  544. #define DMA16_START_ADDR 0xFFC01E04 /* DMA Channel 16 Start Address Register */
  545. #define DMA16_CONFIG 0xFFC01E08 /* DMA Channel 16 Configuration Register */
  546. #define DMA16_X_COUNT 0xFFC01E10 /* DMA Channel 16 X Count Register */
  547. #define DMA16_X_MODIFY 0xFFC01E14 /* DMA Channel 16 X Modify Register */
  548. #define DMA16_Y_COUNT 0xFFC01E18 /* DMA Channel 16 Y Count Register */
  549. #define DMA16_Y_MODIFY 0xFFC01E1C /* DMA Channel 16 Y Modify Register */
  550. #define DMA16_CURR_DESC_PTR 0xFFC01E20 /* DMA Channel 16 Current Descriptor Pointer Register */
  551. #define DMA16_CURR_ADDR 0xFFC01E24 /* DMA Channel 16 Current Address Register */
  552. #define DMA16_IRQ_STATUS 0xFFC01E28 /* DMA Channel 16 Interrupt/Status Register */
  553. #define DMA16_PERIPHERAL_MAP 0xFFC01E2C /* DMA Channel 16 Peripheral Map Register */
  554. #define DMA16_CURR_X_COUNT 0xFFC01E30 /* DMA Channel 16 Current X Count Register */
  555. #define DMA16_CURR_Y_COUNT 0xFFC01E38 /* DMA Channel 16 Current Y Count Register */
  556. #define DMA17_NEXT_DESC_PTR 0xFFC01E40 /* DMA Channel 17 Next Descriptor Pointer Register */
  557. #define DMA17_START_ADDR 0xFFC01E44 /* DMA Channel 17 Start Address Register */
  558. #define DMA17_CONFIG 0xFFC01E48 /* DMA Channel 17 Configuration Register */
  559. #define DMA17_X_COUNT 0xFFC01E50 /* DMA Channel 17 X Count Register */
  560. #define DMA17_X_MODIFY 0xFFC01E54 /* DMA Channel 17 X Modify Register */
  561. #define DMA17_Y_COUNT 0xFFC01E58 /* DMA Channel 17 Y Count Register */
  562. #define DMA17_Y_MODIFY 0xFFC01E5C /* DMA Channel 17 Y Modify Register */
  563. #define DMA17_CURR_DESC_PTR 0xFFC01E60 /* DMA Channel 17 Current Descriptor Pointer Register */
  564. #define DMA17_CURR_ADDR 0xFFC01E64 /* DMA Channel 17 Current Address Register */
  565. #define DMA17_IRQ_STATUS 0xFFC01E68 /* DMA Channel 17 Interrupt/Status Register */
  566. #define DMA17_PERIPHERAL_MAP 0xFFC01E6C /* DMA Channel 17 Peripheral Map Register */
  567. #define DMA17_CURR_X_COUNT 0xFFC01E70 /* DMA Channel 17 Current X Count Register */
  568. #define DMA17_CURR_Y_COUNT 0xFFC01E78 /* DMA Channel 17 Current Y Count Register */
  569. #define DMA18_NEXT_DESC_PTR 0xFFC01E80 /* DMA Channel 18 Next Descriptor Pointer Register */
  570. #define DMA18_START_ADDR 0xFFC01E84 /* DMA Channel 18 Start Address Register */
  571. #define DMA18_CONFIG 0xFFC01E88 /* DMA Channel 18 Configuration Register */
  572. #define DMA18_X_COUNT 0xFFC01E90 /* DMA Channel 18 X Count Register */
  573. #define DMA18_X_MODIFY 0xFFC01E94 /* DMA Channel 18 X Modify Register */
  574. #define DMA18_Y_COUNT 0xFFC01E98 /* DMA Channel 18 Y Count Register */
  575. #define DMA18_Y_MODIFY 0xFFC01E9C /* DMA Channel 18 Y Modify Register */
  576. #define DMA18_CURR_DESC_PTR 0xFFC01EA0 /* DMA Channel 18 Current Descriptor Pointer Register */
  577. #define DMA18_CURR_ADDR 0xFFC01EA4 /* DMA Channel 18 Current Address Register */
  578. #define DMA18_IRQ_STATUS 0xFFC01EA8 /* DMA Channel 18 Interrupt/Status Register */
  579. #define DMA18_PERIPHERAL_MAP 0xFFC01EAC /* DMA Channel 18 Peripheral Map Register */
  580. #define DMA18_CURR_X_COUNT 0xFFC01EB0 /* DMA Channel 18 Current X Count Register */
  581. #define DMA18_CURR_Y_COUNT 0xFFC01EB8 /* DMA Channel 18 Current Y Count Register */
  582. #define DMA19_NEXT_DESC_PTR 0xFFC01EC0 /* DMA Channel 19 Next Descriptor Pointer Register */
  583. #define DMA19_START_ADDR 0xFFC01EC4 /* DMA Channel 19 Start Address Register */
  584. #define DMA19_CONFIG 0xFFC01EC8 /* DMA Channel 19 Configuration Register */
  585. #define DMA19_X_COUNT 0xFFC01ED0 /* DMA Channel 19 X Count Register */
  586. #define DMA19_X_MODIFY 0xFFC01ED4 /* DMA Channel 19 X Modify Register */
  587. #define DMA19_Y_COUNT 0xFFC01ED8 /* DMA Channel 19 Y Count Register */
  588. #define DMA19_Y_MODIFY 0xFFC01EDC /* DMA Channel 19 Y Modify Register */
  589. #define DMA19_CURR_DESC_PTR 0xFFC01EE0 /* DMA Channel 19 Current Descriptor Pointer Register */
  590. #define DMA19_CURR_ADDR 0xFFC01EE4 /* DMA Channel 19 Current Address Register */
  591. #define DMA19_IRQ_STATUS 0xFFC01EE8 /* DMA Channel 19 Interrupt/Status Register */
  592. #define DMA19_PERIPHERAL_MAP 0xFFC01EEC /* DMA Channel 19 Peripheral Map Register */
  593. #define DMA19_CURR_X_COUNT 0xFFC01EF0 /* DMA Channel 19 Current X Count Register */
  594. #define DMA19_CURR_Y_COUNT 0xFFC01EF8 /* DMA Channel 19 Current Y Count Register */
  595. #define MDMA1_D0_NEXT_DESC_PTR 0xFFC01F00 /* MemDMA1 Stream 0 Destination Next Descriptor Pointer Register */
  596. #define MDMA1_D0_START_ADDR 0xFFC01F04 /* MemDMA1 Stream 0 Destination Start Address Register */
  597. #define MDMA1_D0_CONFIG 0xFFC01F08 /* MemDMA1 Stream 0 Destination Configuration Register */
  598. #define MDMA1_D0_X_COUNT 0xFFC01F10 /* MemDMA1 Stream 0 Destination X Count Register */
  599. #define MDMA1_D0_X_MODIFY 0xFFC01F14 /* MemDMA1 Stream 0 Destination X Modify Register */
  600. #define MDMA1_D0_Y_COUNT 0xFFC01F18 /* MemDMA1 Stream 0 Destination Y Count Register */
  601. #define MDMA1_D0_Y_MODIFY 0xFFC01F1C /* MemDMA1 Stream 0 Destination Y Modify Register */
  602. #define MDMA1_D0_CURR_DESC_PTR 0xFFC01F20 /* MemDMA1 Stream 0 Destination Current Descriptor Pointer Register */
  603. #define MDMA1_D0_CURR_ADDR 0xFFC01F24 /* MemDMA1 Stream 0 Destination Current Address Register */
  604. #define MDMA1_D0_IRQ_STATUS 0xFFC01F28 /* MemDMA1 Stream 0 Destination Interrupt/Status Register */
  605. #define MDMA1_D0_PERIPHERAL_MAP 0xFFC01F2C /* MemDMA1 Stream 0 Destination Peripheral Map Register */
  606. #define MDMA1_D0_CURR_X_COUNT 0xFFC01F30 /* MemDMA1 Stream 0 Destination Current X Count Register */
  607. #define MDMA1_D0_CURR_Y_COUNT 0xFFC01F38 /* MemDMA1 Stream 0 Destination Current Y Count Register */
  608. #define MDMA1_S0_NEXT_DESC_PTR 0xFFC01F40 /* MemDMA1 Stream 0 Source Next Descriptor Pointer Register */
  609. #define MDMA1_S0_START_ADDR 0xFFC01F44 /* MemDMA1 Stream 0 Source Start Address Register */
  610. #define MDMA1_S0_CONFIG 0xFFC01F48 /* MemDMA1 Stream 0 Source Configuration Register */
  611. #define MDMA1_S0_X_COUNT 0xFFC01F50 /* MemDMA1 Stream 0 Source X Count Register */
  612. #define MDMA1_S0_X_MODIFY 0xFFC01F54 /* MemDMA1 Stream 0 Source X Modify Register */
  613. #define MDMA1_S0_Y_COUNT 0xFFC01F58 /* MemDMA1 Stream 0 Source Y Count Register */
  614. #define MDMA1_S0_Y_MODIFY 0xFFC01F5C /* MemDMA1 Stream 0 Source Y Modify Register */
  615. #define MDMA1_S0_CURR_DESC_PTR 0xFFC01F60 /* MemDMA1 Stream 0 Source Current Descriptor Pointer Register */
  616. #define MDMA1_S0_CURR_ADDR 0xFFC01F64 /* MemDMA1 Stream 0 Source Current Address Register */
  617. #define MDMA1_S0_IRQ_STATUS 0xFFC01F68 /* MemDMA1 Stream 0 Source Interrupt/Status Register */
  618. #define MDMA1_S0_PERIPHERAL_MAP 0xFFC01F6C /* MemDMA1 Stream 0 Source Peripheral Map Register */
  619. #define MDMA1_S0_CURR_X_COUNT 0xFFC01F70 /* MemDMA1 Stream 0 Source Current X Count Register */
  620. #define MDMA1_S0_CURR_Y_COUNT 0xFFC01F78 /* MemDMA1 Stream 0 Source Current Y Count Register */
  621. #define MDMA1_D1_NEXT_DESC_PTR 0xFFC01F80 /* MemDMA1 Stream 1 Destination Next Descriptor Pointer Register */
  622. #define MDMA1_D1_START_ADDR 0xFFC01F84 /* MemDMA1 Stream 1 Destination Start Address Register */
  623. #define MDMA1_D1_CONFIG 0xFFC01F88 /* MemDMA1 Stream 1 Destination Configuration Register */
  624. #define MDMA1_D1_X_COUNT 0xFFC01F90 /* MemDMA1 Stream 1 Destination X Count Register */
  625. #define MDMA1_D1_X_MODIFY 0xFFC01F94 /* MemDMA1 Stream 1 Destination X Modify Register */
  626. #define MDMA1_D1_Y_COUNT 0xFFC01F98 /* MemDMA1 Stream 1 Destination Y Count Register */
  627. #define MDMA1_D1_Y_MODIFY 0xFFC01F9C /* MemDMA1 Stream 1 Destination Y Modify Register */
  628. #define MDMA1_D1_CURR_DESC_PTR 0xFFC01FA0 /* MemDMA1 Stream 1 Destination Current Descriptor Pointer Register */
  629. #define MDMA1_D1_CURR_ADDR 0xFFC01FA4 /* MemDMA1 Stream 1 Destination Current Address Register */
  630. #define MDMA1_D1_IRQ_STATUS 0xFFC01FA8 /* MemDMA1 Stream 1 Destination Interrupt/Status Register */
  631. #define MDMA1_D1_PERIPHERAL_MAP 0xFFC01FAC /* MemDMA1 Stream 1 Destination Peripheral Map Register */
  632. #define MDMA1_D1_CURR_X_COUNT 0xFFC01FB0 /* MemDMA1 Stream 1 Destination Current X Count Register */
  633. #define MDMA1_D1_CURR_Y_COUNT 0xFFC01FB8 /* MemDMA1 Stream 1 Destination Current Y Count Register */
  634. #define MDMA1_S1_NEXT_DESC_PTR 0xFFC01FC0 /* MemDMA1 Stream 1 Source Next Descriptor Pointer Register */
  635. #define MDMA1_S1_START_ADDR 0xFFC01FC4 /* MemDMA1 Stream 1 Source Start Address Register */
  636. #define MDMA1_S1_CONFIG 0xFFC01FC8 /* MemDMA1 Stream 1 Source Configuration Register */
  637. #define MDMA1_S1_X_COUNT 0xFFC01FD0 /* MemDMA1 Stream 1 Source X Count Register */
  638. #define MDMA1_S1_X_MODIFY 0xFFC01FD4 /* MemDMA1 Stream 1 Source X Modify Register */
  639. #define MDMA1_S1_Y_COUNT 0xFFC01FD8 /* MemDMA1 Stream 1 Source Y Count Register */
  640. #define MDMA1_S1_Y_MODIFY 0xFFC01FDC /* MemDMA1 Stream 1 Source Y Modify Register */
  641. #define MDMA1_S1_CURR_DESC_PTR 0xFFC01FE0 /* MemDMA1 Stream 1 Source Current Descriptor Pointer Register */
  642. #define MDMA1_S1_CURR_ADDR 0xFFC01FE4 /* MemDMA1 Stream 1 Source Current Address Register */
  643. #define MDMA1_S1_IRQ_STATUS 0xFFC01FE8 /* MemDMA1 Stream 1 Source Interrupt/Status Register */
  644. #define MDMA1_S1_PERIPHERAL_MAP 0xFFC01FEC /* MemDMA1 Stream 1 Source Peripheral Map Register */
  645. #define MDMA1_S1_CURR_X_COUNT 0xFFC01FF0 /* MemDMA1 Stream 1 Source Current X Count Register */
  646. #define MDMA1_S1_CURR_Y_COUNT 0xFFC01FF8 /* MemDMA1 Stream 1 Source Current Y Count Register */
  647. /* UART1 Controller (0xFFC02000 - 0xFFC020FF) */
  648. #define UART1_THR 0xFFC02000 /* Transmit Holding register */
  649. #define UART1_RBR 0xFFC02000 /* Receive Buffer register */
  650. #define UART1_DLL 0xFFC02000 /* Divisor Latch (Low-Byte) */
  651. #define UART1_IER 0xFFC02004 /* Interrupt Enable Register */
  652. #define UART1_DLH 0xFFC02004 /* Divisor Latch (High-Byte) */
  653. #define UART1_IIR 0xFFC02008 /* Interrupt Identification Register */
  654. #define UART1_LCR 0xFFC0200C /* Line Control Register */
  655. #define UART1_MCR 0xFFC02010 /* Modem Control Register */
  656. #define UART1_LSR 0xFFC02014 /* Line Status Register */
  657. #define UART1_SCR 0xFFC0201C /* SCR Scratch Register */
  658. #define UART1_GCTL 0xFFC02024 /* Global Control Register */
  659. /* UART2 Controller (0xFFC02100 - 0xFFC021FF) */
  660. #define UART2_THR 0xFFC02100 /* Transmit Holding register */
  661. #define UART2_RBR 0xFFC02100 /* Receive Buffer register */
  662. #define UART2_DLL 0xFFC02100 /* Divisor Latch (Low-Byte) */
  663. #define UART2_IER 0xFFC02104 /* Interrupt Enable Register */
  664. #define UART2_DLH 0xFFC02104 /* Divisor Latch (High-Byte) */
  665. #define UART2_IIR 0xFFC02108 /* Interrupt Identification Register */
  666. #define UART2_LCR 0xFFC0210C /* Line Control Register */
  667. #define UART2_MCR 0xFFC02110 /* Modem Control Register */
  668. #define UART2_LSR 0xFFC02114 /* Line Status Register */
  669. #define UART2_SCR 0xFFC0211C /* SCR Scratch Register */
  670. #define UART2_GCTL 0xFFC02124 /* Global Control Register */
  671. /* Two-Wire Interface 1 (0xFFC02200 - 0xFFC022FF) */
  672. #define TWI1_CLKDIV 0xFFC02200 /* Serial Clock Divider Register */
  673. #define TWI1_CONTROL 0xFFC02204 /* TWI1 Master Internal Time Reference Register */
  674. #define TWI1_SLAVE_CTRL 0xFFC02208 /* Slave Mode Control Register */
  675. #define TWI1_SLAVE_STAT 0xFFC0220C /* Slave Mode Status Register */
  676. #define TWI1_SLAVE_ADDR 0xFFC02210 /* Slave Mode Address Register */
  677. #define TWI1_MASTER_CTRL 0xFFC02214 /* Master Mode Control Register */
  678. #define TWI1_MASTER_STAT 0xFFC02218 /* Master Mode Status Register */
  679. #define TWI1_MASTER_ADDR 0xFFC0221C /* Master Mode Address Register */
  680. #define TWI1_INT_STAT 0xFFC02220 /* TWI1 Master Interrupt Register */
  681. #define TWI1_INT_MASK 0xFFC02224 /* TWI1 Master Interrupt Mask Register */
  682. #define TWI1_FIFO_CTRL 0xFFC02228 /* FIFO Control Register */
  683. #define TWI1_FIFO_STAT 0xFFC0222C /* FIFO Status Register */
  684. #define TWI1_XMT_DATA8 0xFFC02280 /* FIFO Transmit Data Single Byte Register */
  685. #define TWI1_XMT_DATA16 0xFFC02284 /* FIFO Transmit Data Double Byte Register */
  686. #define TWI1_RCV_DATA8 0xFFC02288 /* FIFO Receive Data Single Byte Register */
  687. #define TWI1_RCV_DATA16 0xFFC0228C /* FIFO Receive Data Double Byte Register */
  688. #define TWI1_REGBASE TWI1_CLKDIV
  689. /* the following are for backwards compatibility */
  690. #define TWI1_PRESCALE TWI1_CONTROL
  691. #define TWI1_INT_SRC TWI1_INT_STAT
  692. #define TWI1_INT_ENABLE TWI1_INT_MASK
  693. /* SPI1 Controller (0xFFC02300 - 0xFFC023FF) */
  694. #define SPI1_CTL 0xFFC02300 /* SPI1 Control Register */
  695. #define SPI1_FLG 0xFFC02304 /* SPI1 Flag register */
  696. #define SPI1_STAT 0xFFC02308 /* SPI1 Status register */
  697. #define SPI1_TDBR 0xFFC0230C /* SPI1 Transmit Data Buffer Register */
  698. #define SPI1_RDBR 0xFFC02310 /* SPI1 Receive Data Buffer Register */
  699. #define SPI1_BAUD 0xFFC02314 /* SPI1 Baud rate Register */
  700. #define SPI1_SHADOW 0xFFC02318 /* SPI1_RDBR Shadow Register */
  701. #define SPI1_REGBASE SPI1_CTL
  702. /* SPI2 Controller (0xFFC02400 - 0xFFC024FF) */
  703. #define SPI2_CTL 0xFFC02400 /* SPI2 Control Register */
  704. #define SPI2_FLG 0xFFC02404 /* SPI2 Flag register */
  705. #define SPI2_STAT 0xFFC02408 /* SPI2 Status register */
  706. #define SPI2_TDBR 0xFFC0240C /* SPI2 Transmit Data Buffer Register */
  707. #define SPI2_RDBR 0xFFC02410 /* SPI2 Receive Data Buffer Register */
  708. #define SPI2_BAUD 0xFFC02414 /* SPI2 Baud rate Register */
  709. #define SPI2_SHADOW 0xFFC02418 /* SPI2_RDBR Shadow Register */
  710. #define SPI2_REGBASE SPI2_CTL
  711. /* SPORT2 Controller (0xFFC02500 - 0xFFC025FF) */
  712. #define SPORT2_TCR1 0xFFC02500 /* SPORT2 Transmit Configuration 1 Register */
  713. #define SPORT2_TCR2 0xFFC02504 /* SPORT2 Transmit Configuration 2 Register */
  714. #define SPORT2_TCLKDIV 0xFFC02508 /* SPORT2 Transmit Clock Divider */
  715. #define SPORT2_TFSDIV 0xFFC0250C /* SPORT2 Transmit Frame Sync Divider */
  716. #define SPORT2_TX 0xFFC02510 /* SPORT2 TX Data Register */
  717. #define SPORT2_RX 0xFFC02518 /* SPORT2 RX Data Register */
  718. #define SPORT2_RCR1 0xFFC02520 /* SPORT2 Transmit Configuration 1 Register */
  719. #define SPORT2_RCR2 0xFFC02524 /* SPORT2 Transmit Configuration 2 Register */
  720. #define SPORT2_RCLKDIV 0xFFC02528 /* SPORT2 Receive Clock Divider */
  721. #define SPORT2_RFSDIV 0xFFC0252C /* SPORT2 Receive Frame Sync Divider */
  722. #define SPORT2_STAT 0xFFC02530 /* SPORT2 Status Register */
  723. #define SPORT2_CHNL 0xFFC02534 /* SPORT2 Current Channel Register */
  724. #define SPORT2_MCMC1 0xFFC02538 /* SPORT2 Multi-Channel Configuration Register 1 */
  725. #define SPORT2_MCMC2 0xFFC0253C /* SPORT2 Multi-Channel Configuration Register 2 */
  726. #define SPORT2_MTCS0 0xFFC02540 /* SPORT2 Multi-Channel Transmit Select Register 0 */
  727. #define SPORT2_MTCS1 0xFFC02544 /* SPORT2 Multi-Channel Transmit Select Register 1 */
  728. #define SPORT2_MTCS2 0xFFC02548 /* SPORT2 Multi-Channel Transmit Select Register 2 */
  729. #define SPORT2_MTCS3 0xFFC0254C /* SPORT2 Multi-Channel Transmit Select Register 3 */
  730. #define SPORT2_MRCS0 0xFFC02550 /* SPORT2 Multi-Channel Receive Select Register 0 */
  731. #define SPORT2_MRCS1 0xFFC02554 /* SPORT2 Multi-Channel Receive Select Register 1 */
  732. #define SPORT2_MRCS2 0xFFC02558 /* SPORT2 Multi-Channel Receive Select Register 2 */
  733. #define SPORT2_MRCS3 0xFFC0255C /* SPORT2 Multi-Channel Receive Select Register 3 */
  734. /* SPORT3 Controller (0xFFC02600 - 0xFFC026FF) */
  735. #define SPORT3_TCR1 0xFFC02600 /* SPORT3 Transmit Configuration 1 Register */
  736. #define SPORT3_TCR2 0xFFC02604 /* SPORT3 Transmit Configuration 2 Register */
  737. #define SPORT3_TCLKDIV 0xFFC02608 /* SPORT3 Transmit Clock Divider */
  738. #define SPORT3_TFSDIV 0xFFC0260C /* SPORT3 Transmit Frame Sync Divider */
  739. #define SPORT3_TX 0xFFC02610 /* SPORT3 TX Data Register */
  740. #define SPORT3_RX 0xFFC02618 /* SPORT3 RX Data Register */
  741. #define SPORT3_RCR1 0xFFC02620 /* SPORT3 Transmit Configuration 1 Register */
  742. #define SPORT3_RCR2 0xFFC02624 /* SPORT3 Transmit Configuration 2 Register */
  743. #define SPORT3_RCLKDIV 0xFFC02628 /* SPORT3 Receive Clock Divider */
  744. #define SPORT3_RFSDIV 0xFFC0262C /* SPORT3 Receive Frame Sync Divider */
  745. #define SPORT3_STAT 0xFFC02630 /* SPORT3 Status Register */
  746. #define SPORT3_CHNL 0xFFC02634 /* SPORT3 Current Channel Register */
  747. #define SPORT3_MCMC1 0xFFC02638 /* SPORT3 Multi-Channel Configuration Register 1 */
  748. #define SPORT3_MCMC2 0xFFC0263C /* SPORT3 Multi-Channel Configuration Register 2 */
  749. #define SPORT3_MTCS0 0xFFC02640 /* SPORT3 Multi-Channel Transmit Select Register 0 */
  750. #define SPORT3_MTCS1 0xFFC02644 /* SPORT3 Multi-Channel Transmit Select Register 1 */
  751. #define SPORT3_MTCS2 0xFFC02648 /* SPORT3 Multi-Channel Transmit Select Register 2 */
  752. #define SPORT3_MTCS3 0xFFC0264C /* SPORT3 Multi-Channel Transmit Select Register 3 */
  753. #define SPORT3_MRCS0 0xFFC02650 /* SPORT3 Multi-Channel Receive Select Register 0 */
  754. #define SPORT3_MRCS1 0xFFC02654 /* SPORT3 Multi-Channel Receive Select Register 1 */
  755. #define SPORT3_MRCS2 0xFFC02658 /* SPORT3 Multi-Channel Receive Select Register 2 */
  756. #define SPORT3_MRCS3 0xFFC0265C /* SPORT3 Multi-Channel Receive Select Register 3 */
  757. /* Media Transceiver (MXVR) (0xFFC02700 - 0xFFC028FF) */
  758. #define MXVR_CONFIG 0xFFC02700 /* MXVR Configuration Register */
  759. #define MXVR_PLL_CTL_0 0xFFC02704 /* MXVR Phase Lock Loop Control Register 0 */
  760. #define MXVR_STATE_0 0xFFC02708 /* MXVR State Register 0 */
  761. #define MXVR_STATE_1 0xFFC0270C /* MXVR State Register 1 */
  762. #define MXVR_INT_STAT_0 0xFFC02710 /* MXVR Interrupt Status Register 0 */
  763. #define MXVR_INT_STAT_1 0xFFC02714 /* MXVR Interrupt Status Register 1 */
  764. #define MXVR_INT_EN_0 0xFFC02718 /* MXVR Interrupt Enable Register 0 */
  765. #define MXVR_INT_EN_1 0xFFC0271C /* MXVR Interrupt Enable Register 1 */
  766. #define MXVR_POSITION 0xFFC02720 /* MXVR Node Position Register */
  767. #define MXVR_MAX_POSITION 0xFFC02724 /* MXVR Maximum Node Position Register */
  768. #define MXVR_DELAY 0xFFC02728 /* MXVR Node Frame Delay Register */
  769. #define MXVR_MAX_DELAY 0xFFC0272C /* MXVR Maximum Node Frame Delay Register */
  770. #define MXVR_LADDR 0xFFC02730 /* MXVR Logical Address Register */
  771. #define MXVR_GADDR 0xFFC02734 /* MXVR Group Address Register */
  772. #define MXVR_AADDR 0xFFC02738 /* MXVR Alternate Address Register */
  773. #define MXVR_ALLOC_0 0xFFC0273C /* MXVR Allocation Table Register 0 */
  774. #define MXVR_ALLOC_1 0xFFC02740 /* MXVR Allocation Table Register 1 */
  775. #define MXVR_ALLOC_2 0xFFC02744 /* MXVR Allocation Table Register 2 */
  776. #define MXVR_ALLOC_3 0xFFC02748 /* MXVR Allocation Table Register 3 */
  777. #define MXVR_ALLOC_4 0xFFC0274C /* MXVR Allocation Table Register 4 */
  778. #define MXVR_ALLOC_5 0xFFC02750 /* MXVR Allocation Table Register 5 */
  779. #define MXVR_ALLOC_6 0xFFC02754 /* MXVR Allocation Table Register 6 */
  780. #define MXVR_ALLOC_7 0xFFC02758 /* MXVR Allocation Table Register 7 */
  781. #define MXVR_ALLOC_8 0xFFC0275C /* MXVR Allocation Table Register 8 */
  782. #define MXVR_ALLOC_9 0xFFC02760 /* MXVR Allocation Table Register 9 */
  783. #define MXVR_ALLOC_10 0xFFC02764 /* MXVR Allocation Table Register 10 */
  784. #define MXVR_ALLOC_11 0xFFC02768 /* MXVR Allocation Table Register 11 */
  785. #define MXVR_ALLOC_12 0xFFC0276C /* MXVR Allocation Table Register 12 */
  786. #define MXVR_ALLOC_13 0xFFC02770 /* MXVR Allocation Table Register 13 */
  787. #define MXVR_ALLOC_14 0xFFC02774 /* MXVR Allocation Table Register 14 */
  788. #define MXVR_SYNC_LCHAN_0 0xFFC02778 /* MXVR Sync Data Logical Channel Assign Register 0 */
  789. #define MXVR_SYNC_LCHAN_1 0xFFC0277C /* MXVR Sync Data Logical Channel Assign Register 1 */
  790. #define MXVR_SYNC_LCHAN_2 0xFFC02780 /* MXVR Sync Data Logical Channel Assign Register 2 */
  791. #define MXVR_SYNC_LCHAN_3 0xFFC02784 /* MXVR Sync Data Logical Channel Assign Register 3 */
  792. #define MXVR_SYNC_LCHAN_4 0xFFC02788 /* MXVR Sync Data Logical Channel Assign Register 4 */
  793. #define MXVR_SYNC_LCHAN_5 0xFFC0278C /* MXVR Sync Data Logical Channel Assign Register 5 */
  794. #define MXVR_SYNC_LCHAN_6 0xFFC02790 /* MXVR Sync Data Logical Channel Assign Register 6 */
  795. #define MXVR_SYNC_LCHAN_7 0xFFC02794 /* MXVR Sync Data Logical Channel Assign Register 7 */
  796. #define MXVR_DMA0_CONFIG 0xFFC02798 /* MXVR Sync Data DMA0 Config Register */
  797. #define MXVR_DMA0_START_ADDR 0xFFC0279C /* MXVR Sync Data DMA0 Start Address Register */
  798. #define MXVR_DMA0_COUNT 0xFFC027A0 /* MXVR Sync Data DMA0 Loop Count Register */
  799. #define MXVR_DMA0_CURR_ADDR 0xFFC027A4 /* MXVR Sync Data DMA0 Current Address Register */
  800. #define MXVR_DMA0_CURR_COUNT 0xFFC027A8 /* MXVR Sync Data DMA0 Current Loop Count Register */
  801. #define MXVR_DMA1_CONFIG 0xFFC027AC /* MXVR Sync Data DMA1 Config Register */
  802. #define MXVR_DMA1_START_ADDR 0xFFC027B0 /* MXVR Sync Data DMA1 Start Address Register */
  803. #define MXVR_DMA1_COUNT 0xFFC027B4 /* MXVR Sync Data DMA1 Loop Count Register */
  804. #define MXVR_DMA1_CURR_ADDR 0xFFC027B8 /* MXVR Sync Data DMA1 Current Address Register */
  805. #define MXVR_DMA1_CURR_COUNT 0xFFC027BC /* MXVR Sync Data DMA1 Current Loop Count Register */
  806. #define MXVR_DMA2_CONFIG 0xFFC027C0 /* MXVR Sync Data DMA2 Config Register */
  807. #define MXVR_DMA2_START_ADDR 0xFFC027C4 /* MXVR Sync Data DMA2 Start Address Register */
  808. #define MXVR_DMA2_COUNT 0xFFC027C8 /* MXVR Sync Data DMA2 Loop Count Register */
  809. #define MXVR_DMA2_CURR_ADDR 0xFFC027CC /* MXVR Sync Data DMA2 Current Address Register */
  810. #define MXVR_DMA2_CURR_COUNT 0xFFC027D0 /* MXVR Sync Data DMA2 Current Loop Count Register */
  811. #define MXVR_DMA3_CONFIG 0xFFC027D4 /* MXVR Sync Data DMA3 Config Register */
  812. #define MXVR_DMA3_START_ADDR 0xFFC027D8 /* MXVR Sync Data DMA3 Start Address Register */
  813. #define MXVR_DMA3_COUNT 0xFFC027DC /* MXVR Sync Data DMA3 Loop Count Register */
  814. #define MXVR_DMA3_CURR_ADDR 0xFFC027E0 /* MXVR Sync Data DMA3 Current Address Register */
  815. #define MXVR_DMA3_CURR_COUNT 0xFFC027E4 /* MXVR Sync Data DMA3 Current Loop Count Register */
  816. #define MXVR_DMA4_CONFIG 0xFFC027E8 /* MXVR Sync Data DMA4 Config Register */
  817. #define MXVR_DMA4_START_ADDR 0xFFC027EC /* MXVR Sync Data DMA4 Start Address Register */
  818. #define MXVR_DMA4_COUNT 0xFFC027F0 /* MXVR Sync Data DMA4 Loop Count Register */
  819. #define MXVR_DMA4_CURR_ADDR 0xFFC027F4 /* MXVR Sync Data DMA4 Current Address Register */
  820. #define MXVR_DMA4_CURR_COUNT 0xFFC027F8 /* MXVR Sync Data DMA4 Current Loop Count Register */
  821. #define MXVR_DMA5_CONFIG 0xFFC027FC /* MXVR Sync Data DMA5 Config Register */
  822. #define MXVR_DMA5_START_ADDR 0xFFC02800 /* MXVR Sync Data DMA5 Start Address Register */
  823. #define MXVR_DMA5_COUNT 0xFFC02804 /* MXVR Sync Data DMA5 Loop Count Register */
  824. #define MXVR_DMA5_CURR_ADDR 0xFFC02808 /* MXVR Sync Data DMA5 Current Address Register */
  825. #define MXVR_DMA5_CURR_COUNT 0xFFC0280C /* MXVR Sync Data DMA5 Current Loop Count Register */
  826. #define MXVR_DMA6_CONFIG 0xFFC02810 /* MXVR Sync Data DMA6 Config Register */
  827. #define MXVR_DMA6_START_ADDR 0xFFC02814 /* MXVR Sync Data DMA6 Start Address Register */
  828. #define MXVR_DMA6_COUNT 0xFFC02818 /* MXVR Sync Data DMA6 Loop Count Register */
  829. #define MXVR_DMA6_CURR_ADDR 0xFFC0281C /* MXVR Sync Data DMA6 Current Address Register */
  830. #define MXVR_DMA6_CURR_COUNT 0xFFC02820 /* MXVR Sync Data DMA6 Current Loop Count Register */
  831. #define MXVR_DMA7_CONFIG 0xFFC02824 /* MXVR Sync Data DMA7 Config Register */
  832. #define MXVR_DMA7_START_ADDR 0xFFC02828 /* MXVR Sync Data DMA7 Start Address Register */
  833. #define MXVR_DMA7_COUNT 0xFFC0282C /* MXVR Sync Data DMA7 Loop Count Register */
  834. #define MXVR_DMA7_CURR_ADDR 0xFFC02830 /* MXVR Sync Data DMA7 Current Address Register */
  835. #define MXVR_DMA7_CURR_COUNT 0xFFC02834 /* MXVR Sync Data DMA7 Current Loop Count Register */
  836. #define MXVR_AP_CTL 0xFFC02838 /* MXVR Async Packet Control Register */
  837. #define MXVR_APRB_START_ADDR 0xFFC0283C /* MXVR Async Packet RX Buffer Start Addr Register */
  838. #define MXVR_APRB_CURR_ADDR 0xFFC02840 /* MXVR Async Packet RX Buffer Current Addr Register */
  839. #define MXVR_APTB_START_ADDR 0xFFC02844 /* MXVR Async Packet TX Buffer Start Addr Register */
  840. #define MXVR_APTB_CURR_ADDR 0xFFC02848 /* MXVR Async Packet TX Buffer Current Addr Register */
  841. #define MXVR_CM_CTL 0xFFC0284C /* MXVR Control Message Control Register */
  842. #define MXVR_CMRB_START_ADDR 0xFFC02850 /* MXVR Control Message RX Buffer Start Addr Register */
  843. #define MXVR_CMRB_CURR_ADDR 0xFFC02854 /* MXVR Control Message RX Buffer Current Address */
  844. #define MXVR_CMTB_START_ADDR 0xFFC02858 /* MXVR Control Message TX Buffer Start Addr Register */
  845. #define MXVR_CMTB_CURR_ADDR 0xFFC0285C /* MXVR Control Message TX Buffer Current Address */
  846. #define MXVR_RRDB_START_ADDR 0xFFC02860 /* MXVR Remote Read Buffer Start Addr Register */
  847. #define MXVR_RRDB_CURR_ADDR 0xFFC02864 /* MXVR Remote Read Buffer Current Addr Register */
  848. #define MXVR_PAT_DATA_0 0xFFC02868 /* MXVR Pattern Data Register 0 */
  849. #define MXVR_PAT_EN_0 0xFFC0286C /* MXVR Pattern Enable Register 0 */
  850. #define MXVR_PAT_DATA_1 0xFFC02870 /* MXVR Pattern Data Register 1 */
  851. #define MXVR_PAT_EN_1 0xFFC02874 /* MXVR Pattern Enable Register 1 */
  852. #define MXVR_FRAME_CNT_0 0xFFC02878 /* MXVR Frame Counter 0 */
  853. #define MXVR_FRAME_CNT_1 0xFFC0287C /* MXVR Frame Counter 1 */
  854. #define MXVR_ROUTING_0 0xFFC02880 /* MXVR Routing Table Register 0 */
  855. #define MXVR_ROUTING_1 0xFFC02884 /* MXVR Routing Table Register 1 */
  856. #define MXVR_ROUTING_2 0xFFC02888 /* MXVR Routing Table Register 2 */
  857. #define MXVR_ROUTING_3 0xFFC0288C /* MXVR Routing Table Register 3 */
  858. #define MXVR_ROUTING_4 0xFFC02890 /* MXVR Routing Table Register 4 */
  859. #define MXVR_ROUTING_5 0xFFC02894 /* MXVR Routing Table Register 5 */
  860. #define MXVR_ROUTING_6 0xFFC02898 /* MXVR Routing Table Register 6 */
  861. #define MXVR_ROUTING_7 0xFFC0289C /* MXVR Routing Table Register 7 */
  862. #define MXVR_ROUTING_8 0xFFC028A0 /* MXVR Routing Table Register 8 */
  863. #define MXVR_ROUTING_9 0xFFC028A4 /* MXVR Routing Table Register 9 */
  864. #define MXVR_ROUTING_10 0xFFC028A8 /* MXVR Routing Table Register 10 */
  865. #define MXVR_ROUTING_11 0xFFC028AC /* MXVR Routing Table Register 11 */
  866. #define MXVR_ROUTING_12 0xFFC028B0 /* MXVR Routing Table Register 12 */
  867. #define MXVR_ROUTING_13 0xFFC028B4 /* MXVR Routing Table Register 13 */
  868. #define MXVR_ROUTING_14 0xFFC028B8 /* MXVR Routing Table Register 14 */
  869. #define MXVR_PLL_CTL_1 0xFFC028BC /* MXVR Phase Lock Loop Control Register 1 */
  870. #define MXVR_BLOCK_CNT 0xFFC028C0 /* MXVR Block Counter */
  871. #define MXVR_PLL_CTL_2 0xFFC028C4 /* MXVR Phase Lock Loop Control Register 2 */
  872. /* CAN Controller (0xFFC02A00 - 0xFFC02FFF) */
  873. /* For Mailboxes 0-15 */
  874. #define CAN_MC1 0xFFC02A00 /* Mailbox config reg 1 */
  875. #define CAN_MD1 0xFFC02A04 /* Mailbox direction reg 1 */
  876. #define CAN_TRS1 0xFFC02A08 /* Transmit Request Set reg 1 */
  877. #define CAN_TRR1 0xFFC02A0C /* Transmit Request Reset reg 1 */
  878. #define CAN_TA1 0xFFC02A10 /* Transmit Acknowledge reg 1 */
  879. #define CAN_AA1 0xFFC02A14 /* Transmit Abort Acknowledge reg 1 */
  880. #define CAN_RMP1 0xFFC02A18 /* Receive Message Pending reg 1 */
  881. #define CAN_RML1 0xFFC02A1C /* Receive Message Lost reg 1 */
  882. #define CAN_MBTIF1 0xFFC02A20 /* Mailbox Transmit Interrupt Flag reg 1 */
  883. #define CAN_MBRIF1 0xFFC02A24 /* Mailbox Receive Interrupt Flag reg 1 */
  884. #define CAN_MBIM1 0xFFC02A28 /* Mailbox Interrupt Mask reg 1 */
  885. #define CAN_RFH1 0xFFC02A2C /* Remote Frame Handling reg 1 */
  886. #define CAN_OPSS1 0xFFC02A30 /* Overwrite Protection Single Shot Xmission reg 1 */
  887. /* For Mailboxes 16-31 */
  888. #define CAN_MC2 0xFFC02A40 /* Mailbox config reg 2 */
  889. #define CAN_MD2 0xFFC02A44 /* Mailbox direction reg 2 */
  890. #define CAN_TRS2 0xFFC02A48 /* Transmit Request Set reg 2 */
  891. #define CAN_TRR2 0xFFC02A4C /* Transmit Request Reset reg 2 */
  892. #define CAN_TA2 0xFFC02A50 /* Transmit Acknowledge reg 2 */
  893. #define CAN_AA2 0xFFC02A54 /* Transmit Abort Acknowledge reg 2 */
  894. #define CAN_RMP2 0xFFC02A58 /* Receive Message Pending reg 2 */
  895. #define CAN_RML2 0xFFC02A5C /* Receive Message Lost reg 2 */
  896. #define CAN_MBTIF2 0xFFC02A60 /* Mailbox Transmit Interrupt Flag reg 2 */
  897. #define CAN_MBRIF2 0xFFC02A64 /* Mailbox Receive Interrupt Flag reg 2 */
  898. #define CAN_MBIM2 0xFFC02A68 /* Mailbox Interrupt Mask reg 2 */
  899. #define CAN_RFH2 0xFFC02A6C /* Remote Frame Handling reg 2 */
  900. #define CAN_OPSS2 0xFFC02A70 /* Overwrite Protection Single Shot Xmission reg 2 */
  901. #define CAN_CLOCK 0xFFC02A80 /* Bit Timing Configuration register 0 */
  902. #define CAN_TIMING 0xFFC02A84 /* Bit Timing Configuration register 1 */
  903. #define CAN_DEBUG 0xFFC02A88 /* Debug Register */
  904. /* the following is for backwards compatibility */
  905. #define CAN_CNF CAN_DEBUG
  906. #define CAN_STATUS 0xFFC02A8C /* Global Status Register */
  907. #define CAN_CEC 0xFFC02A90 /* Error Counter Register */
  908. #define CAN_GIS 0xFFC02A94 /* Global Interrupt Status Register */
  909. #define CAN_GIM 0xFFC02A98 /* Global Interrupt Mask Register */
  910. #define CAN_GIF 0xFFC02A9C /* Global Interrupt Flag Register */
  911. #define CAN_CONTROL 0xFFC02AA0 /* Master Control Register */
  912. #define CAN_INTR 0xFFC02AA4 /* Interrupt Pending Register */
  913. #define CAN_MBTD 0xFFC02AAC /* Mailbox Temporary Disable Feature */
  914. #define CAN_EWR 0xFFC02AB0 /* Programmable Warning Level */
  915. #define CAN_ESR 0xFFC02AB4 /* Error Status Register */
  916. #define CAN_UCCNT 0xFFC02AC4 /* Universal Counter */
  917. #define CAN_UCRC 0xFFC02AC8 /* Universal Counter Reload/Capture Register */
  918. #define CAN_UCCNF 0xFFC02ACC /* Universal Counter Configuration Register */
  919. /* Mailbox Acceptance Masks */
  920. #define CAN_AM00L 0xFFC02B00 /* Mailbox 0 Low Acceptance Mask */
  921. #define CAN_AM00H 0xFFC02B04 /* Mailbox 0 High Acceptance Mask */
  922. #define CAN_AM01L 0xFFC02B08 /* Mailbox 1 Low Acceptance Mask */
  923. #define CAN_AM01H 0xFFC02B0C /* Mailbox 1 High Acceptance Mask */
  924. #define CAN_AM02L 0xFFC02B10 /* Mailbox 2 Low Acceptance Mask */
  925. #define CAN_AM02H 0xFFC02B14 /* Mailbox 2 High Acceptance Mask */
  926. #define CAN_AM03L 0xFFC02B18 /* Mailbox 3 Low Acceptance Mask */
  927. #define CAN_AM03H 0xFFC02B1C /* Mailbox 3 High Acceptance Mask */
  928. #define CAN_AM04L 0xFFC02B20 /* Mailbox 4 Low Acceptance Mask */
  929. #define CAN_AM04H 0xFFC02B24 /* Mailbox 4 High Acceptance Mask */
  930. #define CAN_AM05L 0xFFC02B28 /* Mailbox 5 Low Acceptance Mask */
  931. #define CAN_AM05H 0xFFC02B2C /* Mailbox 5 High Acceptance Mask */
  932. #define CAN_AM06L 0xFFC02B30 /* Mailbox 6 Low Acceptance Mask */
  933. #define CAN_AM06H 0xFFC02B34 /* Mailbox 6 High Acceptance Mask */
  934. #define CAN_AM07L 0xFFC02B38 /* Mailbox 7 Low Acceptance Mask */
  935. #define CAN_AM07H 0xFFC02B3C /* Mailbox 7 High Acceptance Mask */
  936. #define CAN_AM08L 0xFFC02B40 /* Mailbox 8 Low Acceptance Mask */
  937. #define CAN_AM08H 0xFFC02B44 /* Mailbox 8 High Acceptance Mask */
  938. #define CAN_AM09L 0xFFC02B48 /* Mailbox 9 Low Acceptance Mask */
  939. #define CAN_AM09H 0xFFC02B4C /* Mailbox 9 High Acceptance Mask */
  940. #define CAN_AM10L 0xFFC02B50 /* Mailbox 10 Low Acceptance Mask */
  941. #define CAN_AM10H 0xFFC02B54 /* Mailbox 10 High Acceptance Mask */
  942. #define CAN_AM11L 0xFFC02B58 /* Mailbox 11 Low Acceptance Mask */
  943. #define CAN_AM11H 0xFFC02B5C /* Mailbox 11 High Acceptance Mask */
  944. #define CAN_AM12L 0xFFC02B60 /* Mailbox 12 Low Acceptance Mask */
  945. #define CAN_AM12H 0xFFC02B64 /* Mailbox 12 High Acceptance Mask */
  946. #define CAN_AM13L 0xFFC02B68 /* Mailbox 13 Low Acceptance Mask */
  947. #define CAN_AM13H 0xFFC02B6C /* Mailbox 13 High Acceptance Mask */
  948. #define CAN_AM14L 0xFFC02B70 /* Mailbox 14 Low Acceptance Mask */
  949. #define CAN_AM14H 0xFFC02B74 /* Mailbox 14 High Acceptance Mask */
  950. #define CAN_AM15L 0xFFC02B78 /* Mailbox 15 Low Acceptance Mask */
  951. #define CAN_AM15H 0xFFC02B7C /* Mailbox 15 High Acceptance Mask */
  952. #define CAN_AM16L 0xFFC02B80 /* Mailbox 16 Low Acceptance Mask */
  953. #define CAN_AM16H 0xFFC02B84 /* Mailbox 16 High Acceptance Mask */
  954. #define CAN_AM17L 0xFFC02B88 /* Mailbox 17 Low Acceptance Mask */
  955. #define CAN_AM17H 0xFFC02B8C /* Mailbox 17 High Acceptance Mask */
  956. #define CAN_AM18L 0xFFC02B90 /* Mailbox 18 Low Acceptance Mask */
  957. #define CAN_AM18H 0xFFC02B94 /* Mailbox 18 High Acceptance Mask */
  958. #define CAN_AM19L 0xFFC02B98 /* Mailbox 19 Low Acceptance Mask */
  959. #define CAN_AM19H 0xFFC02B9C /* Mailbox 19 High Acceptance Mask */
  960. #define CAN_AM20L 0xFFC02BA0 /* Mailbox 20 Low Acceptance Mask */
  961. #define CAN_AM20H 0xFFC02BA4 /* Mailbox 20 High Acceptance Mask */
  962. #define CAN_AM21L 0xFFC02BA8 /* Mailbox 21 Low Acceptance Mask */
  963. #define CAN_AM21H 0xFFC02BAC /* Mailbox 21 High Acceptance Mask */
  964. #define CAN_AM22L 0xFFC02BB0 /* Mailbox 22 Low Acceptance Mask */
  965. #define CAN_AM22H 0xFFC02BB4 /* Mailbox 22 High Acceptance Mask */
  966. #define CAN_AM23L 0xFFC02BB8 /* Mailbox 23 Low Acceptance Mask */
  967. #define CAN_AM23H 0xFFC02BBC /* Mailbox 23 High Acceptance Mask */
  968. #define CAN_AM24L 0xFFC02BC0 /* Mailbox 24 Low Acceptance Mask */
  969. #define CAN_AM24H 0xFFC02BC4 /* Mailbox 24 High Acceptance Mask */
  970. #define CAN_AM25L 0xFFC02BC8 /* Mailbox 25 Low Acceptance Mask */
  971. #define CAN_AM25H 0xFFC02BCC /* Mailbox 25 High Acceptance Mask */
  972. #define CAN_AM26L 0xFFC02BD0 /* Mailbox 26 Low Acceptance Mask */
  973. #define CAN_AM26H 0xFFC02BD4 /* Mailbox 26 High Acceptance Mask */
  974. #define CAN_AM27L 0xFFC02BD8 /* Mailbox 27 Low Acceptance Mask */
  975. #define CAN_AM27H 0xFFC02BDC /* Mailbox 27 High Acceptance Mask */
  976. #define CAN_AM28L 0xFFC02BE0 /* Mailbox 28 Low Acceptance Mask */
  977. #define CAN_AM28H 0xFFC02BE4 /* Mailbox 28 High Acceptance Mask */
  978. #define CAN_AM29L 0xFFC02BE8 /* Mailbox 29 Low Acceptance Mask */
  979. #define CAN_AM29H 0xFFC02BEC /* Mailbox 29 High Acceptance Mask */
  980. #define CAN_AM30L 0xFFC02BF0 /* Mailbox 30 Low Acceptance Mask */
  981. #define CAN_AM30H 0xFFC02BF4 /* Mailbox 30 High Acceptance Mask */
  982. #define CAN_AM31L 0xFFC02BF8 /* Mailbox 31 Low Acceptance Mask */
  983. #define CAN_AM31H 0xFFC02BFC /* Mailbox 31 High Acceptance Mask */
  984. /* CAN Acceptance Mask Macros */
  985. #define CAN_AM_L(x) (CAN_AM00L+((x)*0x8))
  986. #define CAN_AM_H(x) (CAN_AM00H+((x)*0x8))
  987. /* Mailbox Registers */
  988. #define CAN_MB00_DATA0 0xFFC02C00 /* Mailbox 0 Data Word 0 [15:0] Register */
  989. #define CAN_MB00_DATA1 0xFFC02C04 /* Mailbox 0 Data Word 1 [31:16] Register */
  990. #define CAN_MB00_DATA2 0xFFC02C08 /* Mailbox 0 Data Word 2 [47:32] Register */
  991. #define CAN_MB00_DATA3 0xFFC02C0C /* Mailbox 0 Data Word 3 [63:48] Register */
  992. #define CAN_MB00_LENGTH 0xFFC02C10 /* Mailbox 0 Data Length Code Register */
  993. #define CAN_MB00_TIMESTAMP 0xFFC02C14 /* Mailbox 0 Time Stamp Value Register */
  994. #define CAN_MB00_ID0 0xFFC02C18 /* Mailbox 0 Identifier Low Register */
  995. #define CAN_MB00_ID1 0xFFC02C1C /* Mailbox 0 Identifier High Register */
  996. #define CAN_MB01_DATA0 0xFFC02C20 /* Mailbox 1 Data Word 0 [15:0] Register */
  997. #define CAN_MB01_DATA1 0xFFC02C24 /* Mailbox 1 Data Word 1 [31:16] Register */
  998. #define CAN_MB01_DATA2 0xFFC02C28 /* Mailbox 1 Data Word 2 [47:32] Register */
  999. #define CAN_MB01_DATA3 0xFFC02C2C /* Mailbox 1 Data Word 3 [63:48] Register */
  1000. #define CAN_MB01_LENGTH 0xFFC02C30 /* Mailbox 1 Data Length Code Register */
  1001. #define CAN_MB01_TIMESTAMP 0xFFC02C34 /* Mailbox 1 Time Stamp Value Register */
  1002. #define CAN_MB01_ID0 0xFFC02C38 /* Mailbox 1 Identifier Low Register */
  1003. #define CAN_MB01_ID1 0xFFC02C3C /* Mailbox 1 Identifier High Register */
  1004. #define CAN_MB02_DATA0 0xFFC02C40 /* Mailbox 2 Data Word 0 [15:0] Register */
  1005. #define CAN_MB02_DATA1 0xFFC02C44 /* Mailbox 2 Data Word 1 [31:16] Register */
  1006. #define CAN_MB02_DATA2 0xFFC02C48 /* Mailbox 2 Data Word 2 [47:32] Register */
  1007. #define CAN_MB02_DATA3 0xFFC02C4C /* Mailbox 2 Data Word 3 [63:48] Register */
  1008. #define CAN_MB02_LENGTH 0xFFC02C50 /* Mailbox 2 Data Length Code Register */
  1009. #define CAN_MB02_TIMESTAMP 0xFFC02C54 /* Mailbox 2 Time Stamp Value Register */
  1010. #define CAN_MB02_ID0 0xFFC02C58 /* Mailbox 2 Identifier Low Register */
  1011. #define CAN_MB02_ID1 0xFFC02C5C /* Mailbox 2 Identifier High Register */
  1012. #define CAN_MB03_DATA0 0xFFC02C60 /* Mailbox 3 Data Word 0 [15:0] Register */
  1013. #define CAN_MB03_DATA1 0xFFC02C64 /* Mailbox 3 Data Word 1 [31:16] Register */
  1014. #define CAN_MB03_DATA2 0xFFC02C68 /* Mailbox 3 Data Word 2 [47:32] Register */
  1015. #define CAN_MB03_DATA3 0xFFC02C6C /* Mailbox 3 Data Word 3 [63:48] Register */
  1016. #define CAN_MB03_LENGTH 0xFFC02C70 /* Mailbox 3 Data Length Code Register */
  1017. #define CAN_MB03_TIMESTAMP 0xFFC02C74 /* Mailbox 3 Time Stamp Value Register */
  1018. #define CAN_MB03_ID0 0xFFC02C78 /* Mailbox 3 Identifier Low Register */
  1019. #define CAN_MB03_ID1 0xFFC02C7C /* Mailbox 3 Identifier High Register */
  1020. #define CAN_MB04_DATA0 0xFFC02C80 /* Mailbox 4 Data Word 0 [15:0] Register */
  1021. #define CAN_MB04_DATA1 0xFFC02C84 /* Mailbox 4 Data Word 1 [31:16] Register */
  1022. #define CAN_MB04_DATA2 0xFFC02C88 /* Mailbox 4 Data Word 2 [47:32] Register */
  1023. #define CAN_MB04_DATA3 0xFFC02C8C /* Mailbox 4 Data Word 3 [63:48] Register */
  1024. #define CAN_MB04_LENGTH 0xFFC02C90 /* Mailbox 4 Data Length Code Register */
  1025. #define CAN_MB04_TIMESTAMP 0xFFC02C94 /* Mailbox 4 Time Stamp Value Register */
  1026. #define CAN_MB04_ID0 0xFFC02C98 /* Mailbox 4 Identifier Low Register */
  1027. #define CAN_MB04_ID1 0xFFC02C9C /* Mailbox 4 Identifier High Register */
  1028. #define CAN_MB05_DATA0 0xFFC02CA0 /* Mailbox 5 Data Word 0 [15:0] Register */
  1029. #define CAN_MB05_DATA1 0xFFC02CA4 /* Mailbox 5 Data Word 1 [31:16] Register */
  1030. #define CAN_MB05_DATA2 0xFFC02CA8 /* Mailbox 5 Data Word 2 [47:32] Register */
  1031. #define CAN_MB05_DATA3 0xFFC02CAC /* Mailbox 5 Data Word 3 [63:48] Register */
  1032. #define CAN_MB05_LENGTH 0xFFC02CB0 /* Mailbox 5 Data Length Code Register */
  1033. #define CAN_MB05_TIMESTAMP 0xFFC02CB4 /* Mailbox 5 Time Stamp Value Register */
  1034. #define CAN_MB05_ID0 0xFFC02CB8 /* Mailbox 5 Identifier Low Register */
  1035. #define CAN_MB05_ID1 0xFFC02CBC /* Mailbox 5 Identifier High Register */
  1036. #define CAN_MB06_DATA0 0xFFC02CC0 /* Mailbox 6 Data Word 0 [15:0] Register */
  1037. #define CAN_MB06_DATA1 0xFFC02CC4 /* Mailbox 6 Data Word 1 [31:16] Register */
  1038. #define CAN_MB06_DATA2 0xFFC02CC8 /* Mailbox 6 Data Word 2 [47:32] Register */
  1039. #define CAN_MB06_DATA3 0xFFC02CCC /* Mailbox 6 Data Word 3 [63:48] Register */
  1040. #define CAN_MB06_LENGTH 0xFFC02CD0 /* Mailbox 6 Data Length Code Register */
  1041. #define CAN_MB06_TIMESTAMP 0xFFC02CD4 /* Mailbox 6 Time Stamp Value Register */
  1042. #define CAN_MB06_ID0 0xFFC02CD8 /* Mailbox 6 Identifier Low Register */
  1043. #define CAN_MB06_ID1 0xFFC02CDC /* Mailbox 6 Identifier High Register */
  1044. #define CAN_MB07_DATA0 0xFFC02CE0 /* Mailbox 7 Data Word 0 [15:0] Register */
  1045. #define CAN_MB07_DATA1 0xFFC02CE4 /* Mailbox 7 Data Word 1 [31:16] Register */
  1046. #define CAN_MB07_DATA2 0xFFC02CE8 /* Mailbox 7 Data Word 2 [47:32] Register */
  1047. #define CAN_MB07_DATA3 0xFFC02CEC /* Mailbox 7 Data Word 3 [63:48] Register */
  1048. #define CAN_MB07_LENGTH 0xFFC02CF0 /* Mailbox 7 Data Length Code Register */
  1049. #define CAN_MB07_TIMESTAMP 0xFFC02CF4 /* Mailbox 7 Time Stamp Value Register */
  1050. #define CAN_MB07_ID0 0xFFC02CF8 /* Mailbox 7 Identifier Low Register */
  1051. #define CAN_MB07_ID1 0xFFC02CFC /* Mailbox 7 Identifier High Register */
  1052. #define CAN_MB08_DATA0 0xFFC02D00 /* Mailbox 8 Data Word 0 [15:0] Register */
  1053. #define CAN_MB08_DATA1 0xFFC02D04 /* Mailbox 8 Data Word 1 [31:16] Register */
  1054. #define CAN_MB08_DATA2 0xFFC02D08 /* Mailbox 8 Data Word 2 [47:32] Register */
  1055. #define CAN_MB08_DATA3 0xFFC02D0C /* Mailbox 8 Data Word 3 [63:48] Register */
  1056. #define CAN_MB08_LENGTH 0xFFC02D10 /* Mailbox 8 Data Length Code Register */
  1057. #define CAN_MB08_TIMESTAMP 0xFFC02D14 /* Mailbox 8 Time Stamp Value Register */
  1058. #define CAN_MB08_ID0 0xFFC02D18 /* Mailbox 8 Identifier Low Register */
  1059. #define CAN_MB08_ID1 0xFFC02D1C /* Mailbox 8 Identifier High Register */
  1060. #define CAN_MB09_DATA0 0xFFC02D20 /* Mailbox 9 Data Word 0 [15:0] Register */
  1061. #define CAN_MB09_DATA1 0xFFC02D24 /* Mailbox 9 Data Word 1 [31:16] Register */
  1062. #define CAN_MB09_DATA2 0xFFC02D28 /* Mailbox 9 Data Word 2 [47:32] Register */
  1063. #define CAN_MB09_DATA3 0xFFC02D2C /* Mailbox 9 Data Word 3 [63:48] Register */
  1064. #define CAN_MB09_LENGTH 0xFFC02D30 /* Mailbox 9 Data Length Code Register */
  1065. #define CAN_MB09_TIMESTAMP 0xFFC02D34 /* Mailbox 9 Time Stamp Value Register */
  1066. #define CAN_MB09_ID0 0xFFC02D38 /* Mailbox 9 Identifier Low Register */
  1067. #define CAN_MB09_ID1 0xFFC02D3C /* Mailbox 9 Identifier High Register */
  1068. #define CAN_MB10_DATA0 0xFFC02D40 /* Mailbox 10 Data Word 0 [15:0] Register */
  1069. #define CAN_MB10_DATA1 0xFFC02D44 /* Mailbox 10 Data Word 1 [31:16] Register */
  1070. #define CAN_MB10_DATA2 0xFFC02D48 /* Mailbox 10 Data Word 2 [47:32] Register */
  1071. #define CAN_MB10_DATA3 0xFFC02D4C /* Mailbox 10 Data Word 3 [63:48] Register */
  1072. #define CAN_MB10_LENGTH 0xFFC02D50 /* Mailbox 10 Data Length Code Register */
  1073. #define CAN_MB10_TIMESTAMP 0xFFC02D54 /* Mailbox 10 Time Stamp Value Register */
  1074. #define CAN_MB10_ID0 0xFFC02D58 /* Mailbox 10 Identifier Low Register */
  1075. #define CAN_MB10_ID1 0xFFC02D5C /* Mailbox 10 Identifier High Register */
  1076. #define CAN_MB11_DATA0 0xFFC02D60 /* Mailbox 11 Data Word 0 [15:0] Register */
  1077. #define CAN_MB11_DATA1 0xFFC02D64 /* Mailbox 11 Data Word 1 [31:16] Register */
  1078. #define CAN_MB11_DATA2 0xFFC02D68 /* Mailbox 11 Data Word 2 [47:32] Register */
  1079. #define CAN_MB11_DATA3 0xFFC02D6C /* Mailbox 11 Data Word 3 [63:48] Register */
  1080. #define CAN_MB11_LENGTH 0xFFC02D70 /* Mailbox 11 Data Length Code Register */
  1081. #define CAN_MB11_TIMESTAMP 0xFFC02D74 /* Mailbox 11 Time Stamp Value Register */
  1082. #define CAN_MB11_ID0 0xFFC02D78 /* Mailbox 11 Identifier Low Register */
  1083. #define CAN_MB11_ID1 0xFFC02D7C /* Mailbox 11 Identifier High Register */
  1084. #define CAN_MB12_DATA0 0xFFC02D80 /* Mailbox 12 Data Word 0 [15:0] Register */
  1085. #define CAN_MB12_DATA1 0xFFC02D84 /* Mailbox 12 Data Word 1 [31:16] Register */
  1086. #define CAN_MB12_DATA2 0xFFC02D88 /* Mailbox 12 Data Word 2 [47:32] Register */
  1087. #define CAN_MB12_DATA3 0xFFC02D8C /* Mailbox 12 Data Word 3 [63:48] Register */
  1088. #define CAN_MB12_LENGTH 0xFFC02D90 /* Mailbox 12 Data Length Code Register */
  1089. #define CAN_MB12_TIMESTAMP 0xFFC02D94 /* Mailbox 12 Time Stamp Value Register */
  1090. #define CAN_MB12_ID0 0xFFC02D98 /* Mailbox 12 Identifier Low Register */
  1091. #define CAN_MB12_ID1 0xFFC02D9C /* Mailbox 12 Identifier High Register */
  1092. #define CAN_MB13_DATA0 0xFFC02DA0 /* Mailbox 13 Data Word 0 [15:0] Register */
  1093. #define CAN_MB13_DATA1 0xFFC02DA4 /* Mailbox 13 Data Word 1 [31:16] Register */
  1094. #define CAN_MB13_DATA2 0xFFC02DA8 /* Mailbox 13 Data Word 2 [47:32] Register */
  1095. #define CAN_MB13_DATA3 0xFFC02DAC /* Mailbox 13 Data Word 3 [63:48] Register */
  1096. #define CAN_MB13_LENGTH 0xFFC02DB0 /* Mailbox 13 Data Length Code Register */
  1097. #define CAN_MB13_TIMESTAMP 0xFFC02DB4 /* Mailbox 13 Time Stamp Value Register */
  1098. #define CAN_MB13_ID0 0xFFC02DB8 /* Mailbox 13 Identifier Low Register */
  1099. #define CAN_MB13_ID1 0xFFC02DBC /* Mailbox 13 Identifier High Register */
  1100. #define CAN_MB14_DATA0 0xFFC02DC0 /* Mailbox 14 Data Word 0 [15:0] Register */
  1101. #define CAN_MB14_DATA1 0xFFC02DC4 /* Mailbox 14 Data Word 1 [31:16] Register */
  1102. #define CAN_MB14_DATA2 0xFFC02DC8 /* Mailbox 14 Data Word 2 [47:32] Register */
  1103. #define CAN_MB14_DATA3 0xFFC02DCC /* Mailbox 14 Data Word 3 [63:48] Register */
  1104. #define CAN_MB14_LENGTH 0xFFC02DD0 /* Mailbox 14 Data Length Code Register */
  1105. #define CAN_MB14_TIMESTAMP 0xFFC02DD4 /* Mailbox 14 Time Stamp Value Register */
  1106. #define CAN_MB14_ID0 0xFFC02DD8 /* Mailbox 14 Identifier Low Register */
  1107. #define CAN_MB14_ID1 0xFFC02DDC /* Mailbox 14 Identifier High Register */
  1108. #define CAN_MB15_DATA0 0xFFC02DE0 /* Mailbox 15 Data Word 0 [15:0] Register */
  1109. #define CAN_MB15_DATA1 0xFFC02DE4 /* Mailbox 15 Data Word 1 [31:16] Register */
  1110. #define CAN_MB15_DATA2 0xFFC02DE8 /* Mailbox 15 Data Word 2 [47:32] Register */
  1111. #define CAN_MB15_DATA3 0xFFC02DEC /* Mailbox 15 Data Word 3 [63:48] Register */
  1112. #define CAN_MB15_LENGTH 0xFFC02DF0 /* Mailbox 15 Data Length Code Register */
  1113. #define CAN_MB15_TIMESTAMP 0xFFC02DF4 /* Mailbox 15 Time Stamp Value Register */
  1114. #define CAN_MB15_ID0 0xFFC02DF8 /* Mailbox 15 Identifier Low Register */
  1115. #define CAN_MB15_ID1 0xFFC02DFC /* Mailbox 15 Identifier High Register */
  1116. #define CAN_MB16_DATA0 0xFFC02E00 /* Mailbox 16 Data Word 0 [15:0] Register */
  1117. #define CAN_MB16_DATA1 0xFFC02E04 /* Mailbox 16 Data Word 1 [31:16] Register */
  1118. #define CAN_MB16_DATA2 0xFFC02E08 /* Mailbox 16 Data Word 2 [47:32] Register */
  1119. #define CAN_MB16_DATA3 0xFFC02E0C /* Mailbox 16 Data Word 3 [63:48] Register */
  1120. #define CAN_MB16_LENGTH 0xFFC02E10 /* Mailbox 16 Data Length Code Register */
  1121. #define CAN_MB16_TIMESTAMP 0xFFC02E14 /* Mailbox 16 Time Stamp Value Register */
  1122. #define CAN_MB16_ID0 0xFFC02E18 /* Mailbox 16 Identifier Low Register */
  1123. #define CAN_MB16_ID1 0xFFC02E1C /* Mailbox 16 Identifier High Register */
  1124. #define CAN_MB17_DATA0 0xFFC02E20 /* Mailbox 17 Data Word 0 [15:0] Register */
  1125. #define CAN_MB17_DATA1 0xFFC02E24 /* Mailbox 17 Data Word 1 [31:16] Register */
  1126. #define CAN_MB17_DATA2 0xFFC02E28 /* Mailbox 17 Data Word 2 [47:32] Register */
  1127. #define CAN_MB17_DATA3 0xFFC02E2C /* Mailbox 17 Data Word 3 [63:48] Register */
  1128. #define CAN_MB17_LENGTH 0xFFC02E30 /* Mailbox 17 Data Length Code Register */
  1129. #define CAN_MB17_TIMESTAMP 0xFFC02E34 /* Mailbox 17 Time Stamp Value Register */
  1130. #define CAN_MB17_ID0 0xFFC02E38 /* Mailbox 17 Identifier Low Register */
  1131. #define CAN_MB17_ID1 0xFFC02E3C /* Mailbox 17 Identifier High Register */
  1132. #define CAN_MB18_DATA0 0xFFC02E40 /* Mailbox 18 Data Word 0 [15:0] Register */
  1133. #define CAN_MB18_DATA1 0xFFC02E44 /* Mailbox 18 Data Word 1 [31:16] Register */
  1134. #define CAN_MB18_DATA2 0xFFC02E48 /* Mailbox 18 Data Word 2 [47:32] Register */
  1135. #define CAN_MB18_DATA3 0xFFC02E4C /* Mailbox 18 Data Word 3 [63:48] Register */
  1136. #define CAN_MB18_LENGTH 0xFFC02E50 /* Mailbox 18 Data Length Code Register */
  1137. #define CAN_MB18_TIMESTAMP 0xFFC02E54 /* Mailbox 18 Time Stamp Value Register */
  1138. #define CAN_MB18_ID0 0xFFC02E58 /* Mailbox 18 Identifier Low Register */
  1139. #define CAN_MB18_ID1 0xFFC02E5C /* Mailbox 18 Identifier High Register */
  1140. #define CAN_MB19_DATA0 0xFFC02E60 /* Mailbox 19 Data Word 0 [15:0] Register */
  1141. #define CAN_MB19_DATA1 0xFFC02E64 /* Mailbox 19 Data Word 1 [31:16] Register */
  1142. #define CAN_MB19_DATA2 0xFFC02E68 /* Mailbox 19 Data Word 2 [47:32] Register */
  1143. #define CAN_MB19_DATA3 0xFFC02E6C /* Mailbox 19 Data Word 3 [63:48] Register */
  1144. #define CAN_MB19_LENGTH 0xFFC02E70 /* Mailbox 19 Data Length Code Register */
  1145. #define CAN_MB19_TIMESTAMP 0xFFC02E74 /* Mailbox 19 Time Stamp Value Register */
  1146. #define CAN_MB19_ID0 0xFFC02E78 /* Mailbox 19 Identifier Low Register */
  1147. #define CAN_MB19_ID1 0xFFC02E7C /* Mailbox 19 Identifier High Register */
  1148. #define CAN_MB20_DATA0 0xFFC02E80 /* Mailbox 20 Data Word 0 [15:0] Register */
  1149. #define CAN_MB20_DATA1 0xFFC02E84 /* Mailbox 20 Data Word 1 [31:16] Register */
  1150. #define CAN_MB20_DATA2 0xFFC02E88 /* Mailbox 20 Data Word 2 [47:32] Register */
  1151. #define CAN_MB20_DATA3 0xFFC02E8C /* Mailbox 20 Data Word 3 [63:48] Register */
  1152. #define CAN_MB20_LENGTH 0xFFC02E90 /* Mailbox 20 Data Length Code Register */
  1153. #define CAN_MB20_TIMESTAMP 0xFFC02E94 /* Mailbox 20 Time Stamp Value Register */
  1154. #define CAN_MB20_ID0 0xFFC02E98 /* Mailbox 20 Identifier Low Register */
  1155. #define CAN_MB20_ID1 0xFFC02E9C /* Mailbox 20 Identifier High Register */
  1156. #define CAN_MB21_DATA0 0xFFC02EA0 /* Mailbox 21 Data Word 0 [15:0] Register */
  1157. #define CAN_MB21_DATA1 0xFFC02EA4 /* Mailbox 21 Data Word 1 [31:16] Register */
  1158. #define CAN_MB21_DATA2 0xFFC02EA8 /* Mailbox 21 Data Word 2 [47:32] Register */
  1159. #define CAN_MB21_DATA3 0xFFC02EAC /* Mailbox 21 Data Word 3 [63:48] Register */
  1160. #define CAN_MB21_LENGTH 0xFFC02EB0 /* Mailbox 21 Data Length Code Register */
  1161. #define CAN_MB21_TIMESTAMP 0xFFC02EB4 /* Mailbox 21 Time Stamp Value Register */
  1162. #define CAN_MB21_ID0 0xFFC02EB8 /* Mailbox 21 Identifier Low Register */
  1163. #define CAN_MB21_ID1 0xFFC02EBC /* Mailbox 21 Identifier High Register */
  1164. #define CAN_MB22_DATA0 0xFFC02EC0 /* Mailbox 22 Data Word 0 [15:0] Register */
  1165. #define CAN_MB22_DATA1 0xFFC02EC4 /* Mailbox 22 Data Word 1 [31:16] Register */
  1166. #define CAN_MB22_DATA2 0xFFC02EC8 /* Mailbox 22 Data Word 2 [47:32] Register */
  1167. #define CAN_MB22_DATA3 0xFFC02ECC /* Mailbox 22 Data Word 3 [63:48] Register */
  1168. #define CAN_MB22_LENGTH 0xFFC02ED0 /* Mailbox 22 Data Length Code Register */
  1169. #define CAN_MB22_TIMESTAMP 0xFFC02ED4 /* Mailbox 22 Time Stamp Value Register */
  1170. #define CAN_MB22_ID0 0xFFC02ED8 /* Mailbox 22 Identifier Low Register */
  1171. #define CAN_MB22_ID1 0xFFC02EDC /* Mailbox 22 Identifier High Register */
  1172. #define CAN_MB23_DATA0 0xFFC02EE0 /* Mailbox 23 Data Word 0 [15:0] Register */
  1173. #define CAN_MB23_DATA1 0xFFC02EE4 /* Mailbox 23 Data Word 1 [31:16] Register */
  1174. #define CAN_MB23_DATA2 0xFFC02EE8 /* Mailbox 23 Data Word 2 [47:32] Register */
  1175. #define CAN_MB23_DATA3 0xFFC02EEC /* Mailbox 23 Data Word 3 [63:48] Register */
  1176. #define CAN_MB23_LENGTH 0xFFC02EF0 /* Mailbox 23 Data Length Code Register */
  1177. #define CAN_MB23_TIMESTAMP 0xFFC02EF4 /* Mailbox 23 Time Stamp Value Register */
  1178. #define CAN_MB23_ID0 0xFFC02EF8 /* Mailbox 23 Identifier Low Register */
  1179. #define CAN_MB23_ID1 0xFFC02EFC /* Mailbox 23 Identifier High Register */
  1180. #define CAN_MB24_DATA0 0xFFC02F00 /* Mailbox 24 Data Word 0 [15:0] Register */
  1181. #define CAN_MB24_DATA1 0xFFC02F04 /* Mailbox 24 Data Word 1 [31:16] Register */
  1182. #define CAN_MB24_DATA2 0xFFC02F08 /* Mailbox 24 Data Word 2 [47:32] Register */
  1183. #define CAN_MB24_DATA3 0xFFC02F0C /* Mailbox 24 Data Word 3 [63:48] Register */
  1184. #define CAN_MB24_LENGTH 0xFFC02F10 /* Mailbox 24 Data Length Code Register */
  1185. #define CAN_MB24_TIMESTAMP 0xFFC02F14 /* Mailbox 24 Time Stamp Value Register */
  1186. #define CAN_MB24_ID0 0xFFC02F18 /* Mailbox 24 Identifier Low Register */
  1187. #define CAN_MB24_ID1 0xFFC02F1C /* Mailbox 24 Identifier High Register */
  1188. #define CAN_MB25_DATA0 0xFFC02F20 /* Mailbox 25 Data Word 0 [15:0] Register */
  1189. #define CAN_MB25_DATA1 0xFFC02F24 /* Mailbox 25 Data Word 1 [31:16] Register */
  1190. #define CAN_MB25_DATA2 0xFFC02F28 /* Mailbox 25 Data Word 2 [47:32] Register */
  1191. #define CAN_MB25_DATA3 0xFFC02F2C /* Mailbox 25 Data Word 3 [63:48] Register */
  1192. #define CAN_MB25_LENGTH 0xFFC02F30 /* Mailbox 25 Data Length Code Register */
  1193. #define CAN_MB25_TIMESTAMP 0xFFC02F34 /* Mailbox 25 Time Stamp Value Register */
  1194. #define CAN_MB25_ID0 0xFFC02F38 /* Mailbox 25 Identifier Low Register */
  1195. #define CAN_MB25_ID1 0xFFC02F3C /* Mailbox 25 Identifier High Register */
  1196. #define CAN_MB26_DATA0 0xFFC02F40 /* Mailbox 26 Data Word 0 [15:0] Register */
  1197. #define CAN_MB26_DATA1 0xFFC02F44 /* Mailbox 26 Data Word 1 [31:16] Register */
  1198. #define CAN_MB26_DATA2 0xFFC02F48 /* Mailbox 26 Data Word 2 [47:32] Register */
  1199. #define CAN_MB26_DATA3 0xFFC02F4C /* Mailbox 26 Data Word 3 [63:48] Register */
  1200. #define CAN_MB26_LENGTH 0xFFC02F50 /* Mailbox 26 Data Length Code Register */
  1201. #define CAN_MB26_TIMESTAMP 0xFFC02F54 /* Mailbox 26 Time Stamp Value Register */
  1202. #define CAN_MB26_ID0 0xFFC02F58 /* Mailbox 26 Identifier Low Register */
  1203. #define CAN_MB26_ID1 0xFFC02F5C /* Mailbox 26 Identifier High Register */
  1204. #define CAN_MB27_DATA0 0xFFC02F60 /* Mailbox 27 Data Word 0 [15:0] Register */
  1205. #define CAN_MB27_DATA1 0xFFC02F64 /* Mailbox 27 Data Word 1 [31:16] Register */
  1206. #define CAN_MB27_DATA2 0xFFC02F68 /* Mailbox 27 Data Word 2 [47:32] Register */
  1207. #define CAN_MB27_DATA3 0xFFC02F6C /* Mailbox 27 Data Word 3 [63:48] Register */
  1208. #define CAN_MB27_LENGTH 0xFFC02F70 /* Mailbox 27 Data Length Code Register */
  1209. #define CAN_MB27_TIMESTAMP 0xFFC02F74 /* Mailbox 27 Time Stamp Value Register */
  1210. #define CAN_MB27_ID0 0xFFC02F78 /* Mailbox 27 Identifier Low Register */
  1211. #define CAN_MB27_ID1 0xFFC02F7C /* Mailbox 27 Identifier High Register */
  1212. #define CAN_MB28_DATA0 0xFFC02F80 /* Mailbox 28 Data Word 0 [15:0] Register */
  1213. #define CAN_MB28_DATA1 0xFFC02F84 /* Mailbox 28 Data Word 1 [31:16] Register */
  1214. #define CAN_MB28_DATA2 0xFFC02F88 /* Mailbox 28 Data Word 2 [47:32] Register */
  1215. #define CAN_MB28_DATA3 0xFFC02F8C /* Mailbox 28 Data Word 3 [63:48] Register */
  1216. #define CAN_MB28_LENGTH 0xFFC02F90 /* Mailbox 28 Data Length Code Register */
  1217. #define CAN_MB28_TIMESTAMP 0xFFC02F94 /* Mailbox 28 Time Stamp Value Register */
  1218. #define CAN_MB28_ID0 0xFFC02F98 /* Mailbox 28 Identifier Low Register */
  1219. #define CAN_MB28_ID1 0xFFC02F9C /* Mailbox 28 Identifier High Register */
  1220. #define CAN_MB29_DATA0 0xFFC02FA0 /* Mailbox 29 Data Word 0 [15:0] Register */
  1221. #define CAN_MB29_DATA1 0xFFC02FA4 /* Mailbox 29 Data Word 1 [31:16] Register */
  1222. #define CAN_MB29_DATA2 0xFFC02FA8 /* Mailbox 29 Data Word 2 [47:32] Register */
  1223. #define CAN_MB29_DATA3 0xFFC02FAC /* Mailbox 29 Data Word 3 [63:48] Register */
  1224. #define CAN_MB29_LENGTH 0xFFC02FB0 /* Mailbox 29 Data Length Code Register */
  1225. #define CAN_MB29_TIMESTAMP 0xFFC02FB4 /* Mailbox 29 Time Stamp Value Register */
  1226. #define CAN_MB29_ID0 0xFFC02FB8 /* Mailbox 29 Identifier Low Register */
  1227. #define CAN_MB29_ID1 0xFFC02FBC /* Mailbox 29 Identifier High Register */
  1228. #define CAN_MB30_DATA0 0xFFC02FC0 /* Mailbox 30 Data Word 0 [15:0] Register */
  1229. #define CAN_MB30_DATA1 0xFFC02FC4 /* Mailbox 30 Data Word 1 [31:16] Register */
  1230. #define CAN_MB30_DATA2 0xFFC02FC8 /* Mailbox 30 Data Word 2 [47:32] Register */
  1231. #define CAN_MB30_DATA3 0xFFC02FCC /* Mailbox 30 Data Word 3 [63:48] Register */
  1232. #define CAN_MB30_LENGTH 0xFFC02FD0 /* Mailbox 30 Data Length Code Register */
  1233. #define CAN_MB30_TIMESTAMP 0xFFC02FD4 /* Mailbox 30 Time Stamp Value Register */
  1234. #define CAN_MB30_ID0 0xFFC02FD8 /* Mailbox 30 Identifier Low Register */
  1235. #define CAN_MB30_ID1 0xFFC02FDC /* Mailbox 30 Identifier High Register */
  1236. #define CAN_MB31_DATA0 0xFFC02FE0 /* Mailbox 31 Data Word 0 [15:0] Register */
  1237. #define CAN_MB31_DATA1 0xFFC02FE4 /* Mailbox 31 Data Word 1 [31:16] Register */
  1238. #define CAN_MB31_DATA2 0xFFC02FE8 /* Mailbox 31 Data Word 2 [47:32] Register */
  1239. #define CAN_MB31_DATA3 0xFFC02FEC /* Mailbox 31 Data Word 3 [63:48] Register */
  1240. #define CAN_MB31_LENGTH 0xFFC02FF0 /* Mailbox 31 Data Length Code Register */
  1241. #define CAN_MB31_TIMESTAMP 0xFFC02FF4 /* Mailbox 31 Time Stamp Value Register */
  1242. #define CAN_MB31_ID0 0xFFC02FF8 /* Mailbox 31 Identifier Low Register */
  1243. #define CAN_MB31_ID1 0xFFC02FFC /* Mailbox 31 Identifier High Register */
  1244. /* CAN Mailbox Area Macros */
  1245. #define CAN_MB_ID1(x) (CAN_MB00_ID1+((x)*0x20))
  1246. #define CAN_MB_ID0(x) (CAN_MB00_ID0+((x)*0x20))
  1247. #define CAN_MB_TIMESTAMP(x) (CAN_MB00_TIMESTAMP+((x)*0x20))
  1248. #define CAN_MB_LENGTH(x) (CAN_MB00_LENGTH+((x)*0x20))
  1249. #define CAN_MB_DATA3(x) (CAN_MB00_DATA3+((x)*0x20))
  1250. #define CAN_MB_DATA2(x) (CAN_MB00_DATA2+((x)*0x20))
  1251. #define CAN_MB_DATA1(x) (CAN_MB00_DATA1+((x)*0x20))
  1252. #define CAN_MB_DATA0(x) (CAN_MB00_DATA0+((x)*0x20))
  1253. /*********************************************************************************** */
  1254. /* System MMR Register Bits and Macros */
  1255. /******************************************************************************* */
  1256. /* ********************* PLL AND RESET MASKS ************************ */
  1257. /* PLL_CTL Masks */
  1258. #define PLL_CLKIN 0x0000 /* Pass CLKIN to PLL */
  1259. #define PLL_CLKIN_DIV2 0x0001 /* Pass CLKIN/2 to PLL */
  1260. #define DF 0x0001 /* 0: PLL = CLKIN, 1: PLL = CLKIN/2 */
  1261. #define PLL_OFF 0x0002 /* Shut off PLL clocks */
  1262. #define STOPCK 0x0008 /* Core Clock Off */
  1263. #define PDWN 0x0020 /* Put the PLL in a Deep Sleep state */
  1264. #define IN_DELAY 0x0014 /* EBIU Input Delay Select */
  1265. #define OUT_DELAY 0x00C0 /* EBIU Output Delay Select */
  1266. #define BYPASS 0x0100 /* Bypass the PLL */
  1267. #define MSEL 0x7E00 /* Multiplier Select For CCLK/VCO Factors */
  1268. /* PLL_CTL Macros */
  1269. #ifdef _MISRA_RULES
  1270. #define SET_MSEL(x) (((x)&0x3Fu) << 0x9) /* Set MSEL = 0-63 --> VCO = CLKIN*MSEL */
  1271. #define SET_OUT_DELAY(x) (((x)&0x03u) << 0x6)
  1272. #define SET_IN_DELAY(x) ((((x)&0x02u) << 0x3) | (((x)&0x01u) << 0x2))
  1273. #else
  1274. #define SET_MSEL(x) (((x)&0x3F) << 0x9) /* Set MSEL = 0-63 --> VCO = CLKIN*MSEL */
  1275. #define SET_OUT_DELAY(x) (((x)&0x03) << 0x6)
  1276. #define SET_IN_DELAY(x) ((((x)&0x02) << 0x3) | (((x)&0x01) << 0x2))
  1277. #endif /* _MISRA_RULES */
  1278. /* PLL_DIV Masks */
  1279. #define SSEL 0x000F /* System Select */
  1280. #define CSEL 0x0030 /* Core Select */
  1281. #define CSEL_DIV1 0x0000 /* CCLK = VCO / 1 */
  1282. #define CSEL_DIV2 0x0010 /* CCLK = VCO / 2 */
  1283. #define CSEL_DIV4 0x0020 /* CCLK = VCO / 4 */
  1284. #define CSEL_DIV8 0x0030 /* CCLK = VCO / 8 */
  1285. #define SCLK_DIV(x) (x) /* SCLK = VCO / x */
  1286. /* PLL_DIV Macros */
  1287. #ifdef _MISRA_RULES
  1288. #define SET_SSEL(x) ((x)&0xFu) /* Set SSEL = 0-15 --> SCLK = VCO/SSEL */
  1289. #else
  1290. #define SET_SSEL(x) ((x)&0xF) /* Set SSEL = 0-15 --> SCLK = VCO/SSEL */
  1291. #endif /* _MISRA_RULES */
  1292. /* PLL_STAT Masks */
  1293. #define ACTIVE_PLLENABLED 0x0001 /* Processor In Active Mode With PLL Enabled */
  1294. #define FULL_ON 0x0002 /* Processor In Full On Mode */
  1295. #define ACTIVE_PLLDISABLED 0x0004 /* Processor In Active Mode With PLL Disabled */
  1296. #define PLL_LOCKED 0x0020 /* PLL_LOCKCNT Has Been Reached */
  1297. /* VR_CTL Masks */
  1298. #define FREQ 0x0003 /* Switching Oscillator Frequency For Regulator */
  1299. #define HIBERNATE 0x0000 /* Powerdown/Bypass On-Board Regulation */
  1300. #define FREQ_333 0x0001 /* Switching Frequency Is 333 kHz */
  1301. #define FREQ_667 0x0002 /* Switching Frequency Is 667 kHz */
  1302. #define FREQ_1000 0x0003 /* Switching Frequency Is 1 MHz */
  1303. #define GAIN 0x000C /* Voltage Level Gain */
  1304. #define GAIN_5 0x0000 /* GAIN = 5 */
  1305. #define GAIN_10 0x0004 /* GAIN = 10 */
  1306. #define GAIN_20 0x0008 /* GAIN = 20 */
  1307. #define GAIN_50 0x000C /* GAIN = 50 */
  1308. #define VLEV 0x00F0 /* Internal Voltage Level - Only Program Values Within Specifications */
  1309. #define VLEV_100 0x0090 /* VLEV = 1.00 V (See Datasheet for Regulator Tolerance) */
  1310. #define VLEV_105 0x00A0 /* VLEV = 1.05 V (See Datasheet for Regulator Tolerance) */
  1311. #define VLEV_110 0x00B0 /* VLEV = 1.10 V (See Datasheet for Regulator Tolerance) */
  1312. #define VLEV_115 0x00C0 /* VLEV = 1.15 V (See Datasheet for Regulator Tolerance) */
  1313. #define VLEV_120 0x00D0 /* VLEV = 1.20 V (See Datasheet for Regulator Tolerance) */
  1314. #define VLEV_125 0x00E0 /* VLEV = 1.25 V (See Datasheet for Regulator Tolerance) */
  1315. #define VLEV_130 0x00F0 /* VLEV = 1.30 V (See Datasheet for Regulator Tolerance) */
  1316. #define WAKE 0x0100 /* Enable RTC/Reset Wakeup From Hibernate */
  1317. #define CANWE 0x0200 /* Enable CAN Wakeup From Hibernate */
  1318. #define MXVRWE 0x0400 /* Enable MXVR Wakeup From Hibernate */
  1319. #define SCKELOW 0x8000 /* Do Not Drive SCKE High During Reset After Hibernate */
  1320. /* SWRST Mask */
  1321. #define SYSTEM_RESET 0x0007 /* Initiates A System Software Reset */
  1322. #define DOUBLE_FAULT 0x0008 /* Core Double Fault Causes Reset */
  1323. #define RESET_DOUBLE 0x2000 /* SW Reset Generated By Core Double-Fault */
  1324. #define RESET_WDOG 0x4000 /* SW Reset Generated By Watchdog Timer */
  1325. #define RESET_SOFTWARE 0x8000 /* SW Reset Occurred Since Last Read Of SWRST */
  1326. /* SYSCR Masks */
  1327. #define BMODE 0x0006 /* Boot Mode - Latched During HW Reset From Mode Pins */
  1328. #define NOBOOT 0x0010 /* Execute From L1 or ASYNC Bank 0 When BMODE = 0 */
  1329. /* ************* SYSTEM INTERRUPT CONTROLLER MASKS ***************** */
  1330. /* Peripheral Masks For SIC0_ISR, SIC0_IWR, SIC0_IMASK */
  1331. #define PLL_WAKEUP_IRQ 0x00000001 /* PLL Wakeup Interrupt Request */
  1332. #define DMAC0_ERR_IRQ 0x00000002 /* DMA Controller 0 Error Interrupt Request */
  1333. #define PPI_ERR_IRQ 0x00000004 /* PPI Error Interrupt Request */
  1334. #define SPORT0_ERR_IRQ 0x00000008 /* SPORT0 Error Interrupt Request */
  1335. #define SPORT1_ERR_IRQ 0x00000010 /* SPORT1 Error Interrupt Request */
  1336. #define SPI0_ERR_IRQ 0x00000020 /* SPI0 Error Interrupt Request */
  1337. #define UART0_ERR_IRQ 0x00000040 /* UART0 Error Interrupt Request */
  1338. #define RTC_IRQ 0x00000080 /* Real-Time Clock Interrupt Request */
  1339. #define DMA0_IRQ 0x00000100 /* DMA Channel 0 (PPI) Interrupt Request */
  1340. #define DMA1_IRQ 0x00000200 /* DMA Channel 1 (SPORT0 RX) Interrupt Request */
  1341. #define DMA2_IRQ 0x00000400 /* DMA Channel 2 (SPORT0 TX) Interrupt Request */
  1342. #define DMA3_IRQ 0x00000800 /* DMA Channel 3 (SPORT1 RX) Interrupt Request */
  1343. #define DMA4_IRQ 0x00001000 /* DMA Channel 4 (SPORT1 TX) Interrupt Request */
  1344. #define DMA5_IRQ 0x00002000 /* DMA Channel 5 (SPI) Interrupt Request */
  1345. #define DMA6_IRQ 0x00004000 /* DMA Channel 6 (UART RX) Interrupt Request */
  1346. #define DMA7_IRQ 0x00008000 /* DMA Channel 7 (UART TX) Interrupt Request */
  1347. #define TIMER0_IRQ 0x00010000 /* Timer 0 Interrupt Request */
  1348. #define TIMER1_IRQ 0x00020000 /* Timer 1 Interrupt Request */
  1349. #define TIMER2_IRQ 0x00040000 /* Timer 2 Interrupt Request */
  1350. #define PFA_IRQ 0x00080000 /* Programmable Flag Interrupt Request A */
  1351. #define PFB_IRQ 0x00100000 /* Programmable Flag Interrupt Request B */
  1352. #define MDMA0_0_IRQ 0x00200000 /* MemDMA0 Stream 0 Interrupt Request */
  1353. #define MDMA0_1_IRQ 0x00400000 /* MemDMA0 Stream 1 Interrupt Request */
  1354. #define WDOG_IRQ 0x00800000 /* Software Watchdog Timer Interrupt Request */
  1355. #define DMAC1_ERR_IRQ 0x01000000 /* DMA Controller 1 Error Interrupt Request */
  1356. #define SPORT2_ERR_IRQ 0x02000000 /* SPORT2 Error Interrupt Request */
  1357. #define SPORT3_ERR_IRQ 0x04000000 /* SPORT3 Error Interrupt Request */
  1358. #define MXVR_SD_IRQ 0x08000000 /* MXVR Synchronous Data Interrupt Request */
  1359. #define SPI1_ERR_IRQ 0x10000000 /* SPI1 Error Interrupt Request */
  1360. #define SPI2_ERR_IRQ 0x20000000 /* SPI2 Error Interrupt Request */
  1361. #define UART1_ERR_IRQ 0x40000000 /* UART1 Error Interrupt Request */
  1362. #define UART2_ERR_IRQ 0x80000000 /* UART2 Error Interrupt Request */
  1363. /* the following are for backwards compatibility */
  1364. #define DMA0_ERR_IRQ DMAC0_ERR_IRQ
  1365. #define DMA1_ERR_IRQ DMAC1_ERR_IRQ
  1366. /* Peripheral Masks For SIC_ISR1, SIC_IWR1, SIC_IMASK1 */
  1367. #define CAN_ERR_IRQ 0x00000001 /* CAN Error Interrupt Request */
  1368. #define DMA8_IRQ 0x00000002 /* DMA Channel 8 (SPORT2 RX) Interrupt Request */
  1369. #define DMA9_IRQ 0x00000004 /* DMA Channel 9 (SPORT2 TX) Interrupt Request */
  1370. #define DMA10_IRQ 0x00000008 /* DMA Channel 10 (SPORT3 RX) Interrupt Request */
  1371. #define DMA11_IRQ 0x00000010 /* DMA Channel 11 (SPORT3 TX) Interrupt Request */
  1372. #define DMA12_IRQ 0x00000020 /* DMA Channel 12 Interrupt Request */
  1373. #define DMA13_IRQ 0x00000040 /* DMA Channel 13 Interrupt Request */
  1374. #define DMA14_IRQ 0x00000080 /* DMA Channel 14 (SPI1) Interrupt Request */
  1375. #define DMA15_IRQ 0x00000100 /* DMA Channel 15 (SPI2) Interrupt Request */
  1376. #define DMA16_IRQ 0x00000200 /* DMA Channel 16 (UART1 RX) Interrupt Request */
  1377. #define DMA17_IRQ 0x00000400 /* DMA Channel 17 (UART1 TX) Interrupt Request */
  1378. #define DMA18_IRQ 0x00000800 /* DMA Channel 18 (UART2 RX) Interrupt Request */
  1379. #define DMA19_IRQ 0x00001000 /* DMA Channel 19 (UART2 TX) Interrupt Request */
  1380. #define TWI0_IRQ 0x00002000 /* TWI0 Interrupt Request */
  1381. #define TWI1_IRQ 0x00004000 /* TWI1 Interrupt Request */
  1382. #define CAN_RX_IRQ 0x00008000 /* CAN Receive Interrupt Request */
  1383. #define CAN_TX_IRQ 0x00010000 /* CAN Transmit Interrupt Request */
  1384. #define MDMA1_0_IRQ 0x00020000 /* MemDMA1 Stream 0 Interrupt Request */
  1385. #define MDMA1_1_IRQ 0x00040000 /* MemDMA1 Stream 1 Interrupt Request */
  1386. #define MXVR_STAT_IRQ 0x00080000 /* MXVR Status Interrupt Request */
  1387. #define MXVR_CM_IRQ 0x00100000 /* MXVR Control Message Interrupt Request */
  1388. #define MXVR_AP_IRQ 0x00200000 /* MXVR Asynchronous Packet Interrupt */
  1389. /* the following are for backwards compatibility */
  1390. #define MDMA0_IRQ MDMA1_0_IRQ
  1391. #define MDMA1_IRQ MDMA1_1_IRQ
  1392. #ifdef _MISRA_RULES
  1393. #define _MF15 0xFu
  1394. #define _MF7 7u
  1395. #else
  1396. #define _MF15 0xF
  1397. #define _MF7 7
  1398. #endif /* _MISRA_RULES */
  1399. /* SIC_IMASKx Masks */
  1400. #define SIC_UNMASK_ALL 0x00000000 /* Unmask all peripheral interrupts */
  1401. #define SIC_MASK_ALL 0xFFFFFFFF /* Mask all peripheral interrupts */
  1402. #ifdef _MISRA_RULES
  1403. #define SIC_MASK(x) (1 << ((x)&0x1Fu)) /* Mask Peripheral #x interrupt */
  1404. #define SIC_UNMASK(x) (0xFFFFFFFFu ^ (1 << ((x)&0x1Fu))) /* Unmask Peripheral #x interrupt */
  1405. #else
  1406. #define SIC_MASK(x) (1 << ((x)&0x1F)) /* Mask Peripheral #x interrupt */
  1407. #define SIC_UNMASK(x) (0xFFFFFFFF ^ (1 << ((x)&0x1F))) /* Unmask Peripheral #x interrupt */
  1408. #endif /* _MISRA_RULES */
  1409. /* SIC_IWRx Masks */
  1410. #define IWR_DISABLE_ALL 0x00000000 /* Wakeup Disable all peripherals */
  1411. #define IWR_ENABLE_ALL 0xFFFFFFFF /* Wakeup Enable all peripherals */
  1412. #ifdef _MISRA_RULES
  1413. #define IWR_ENABLE(x) (1 << ((x)&0x1Fu)) /* Wakeup Enable Peripheral #x */
  1414. #define IWR_DISABLE(x) (0xFFFFFFFFu ^ (1 << ((x)&0x1Fu))) /* Wakeup Disable Peripheral #x */
  1415. #else
  1416. #define IWR_ENABLE(x) (1 << ((x)&0x1F)) /* Wakeup Enable Peripheral #x */
  1417. #define IWR_DISABLE(x) (0xFFFFFFFF ^ (1 << ((x)&0x1F))) /* Wakeup Disable Peripheral #x */
  1418. #endif /* _MISRA_RULES */
  1419. /* ********* WATCHDOG TIMER MASKS ******************** */
  1420. /* Watchdog Timer WDOG_CTL Register Masks */
  1421. #ifdef _MISRA_RULES
  1422. #define WDEV(x) (((x)<<1) & 0x0006u) /* event generated on roll over */
  1423. #else
  1424. #define WDEV(x) (((x)<<1) & 0x0006) /* event generated on roll over */
  1425. #endif /* _MISRA_RULES */
  1426. #define WDEV_RESET 0x0000 /* generate reset event on roll over */
  1427. #define WDEV_NMI 0x0002 /* generate NMI event on roll over */
  1428. #define WDEV_GPI 0x0004 /* generate GP IRQ on roll over */
  1429. #define WDEV_NONE 0x0006 /* no event on roll over */
  1430. #define WDEN 0x0FF0 /* enable watchdog */
  1431. #define WDDIS 0x0AD0 /* disable watchdog */
  1432. #define WDRO 0x8000 /* watchdog rolled over latch */
  1433. /* deprecated WDOG_CTL Register Masks for legacy code */
  1434. #define ICTL WDEV
  1435. #define ENABLE_RESET WDEV_RESET
  1436. #define WDOG_RESET WDEV_RESET
  1437. #define ENABLE_NMI WDEV_NMI
  1438. #define WDOG_NMI WDEV_NMI
  1439. #define ENABLE_GPI WDEV_GPI
  1440. #define WDOG_GPI WDEV_GPI
  1441. #define DISABLE_EVT WDEV_NONE
  1442. #define WDOG_NONE WDEV_NONE
  1443. #define TMR_EN WDEN
  1444. #define WDOG_DISABLE WDDIS
  1445. #define TRO WDRO
  1446. #define ICTL_P0 0x01
  1447. #define ICTL_P1 0x02
  1448. #define TRO_P 0x0F
  1449. /* *************** REAL TIME CLOCK MASKS **************************/
  1450. /* RTC_STAT and RTC_ALARM register */
  1451. #define RTSEC 0x0000003F /* Real-Time Clock Seconds */
  1452. #define RTMIN 0x00000FC0 /* Real-Time Clock Minutes */
  1453. #define RTHR 0x0001F000 /* Real-Time Clock Hours */
  1454. #define RTDAY 0xFFFE0000 /* Real-Time Clock Days */
  1455. /* RTC_ICTL register */
  1456. #define SWIE 0x0001 /* Stopwatch Interrupt Enable */
  1457. #define AIE 0x0002 /* Alarm Interrupt Enable */
  1458. #define SIE 0x0004 /* Seconds (1 Hz) Interrupt Enable */
  1459. #define MIE 0x0008 /* Minutes Interrupt Enable */
  1460. #define HIE 0x0010 /* Hours Interrupt Enable */
  1461. #define DIE 0x0020 /* 24 Hours (Days) Interrupt Enable */
  1462. #define DAIE 0x0040 /* Day Alarm (Day, Hour, Minute, Second) Interrupt Enable */
  1463. #define WCIE 0x8000 /* Write Complete Interrupt Enable */
  1464. /* RTC_ISTAT register */
  1465. #define SWEF 0x0001 /* Stopwatch Event Flag */
  1466. #define AEF 0x0002 /* Alarm Event Flag */
  1467. #define SEF 0x0004 /* Seconds (1 Hz) Event Flag */
  1468. #define MEF 0x0008 /* Minutes Event Flag */
  1469. #define HEF 0x0010 /* Hours Event Flag */
  1470. #define DEF 0x0020 /* 24 Hours (Days) Event Flag */
  1471. #define DAEF 0x0040 /* Day Alarm (Day, Hour, Minute, Second) Event Flag */
  1472. #define WPS 0x4000 /* Write Pending Status (RO) */
  1473. #define WCOM 0x8000 /* Write Complete */
  1474. /* RTC_FAST Mask (RTC_PREN Mask) */
  1475. #define ENABLE_PRESCALE 0x00000001 /* Enable prescaler so RTC runs at 1 Hz */
  1476. #define PREN 0x00000001
  1477. /* ** Must be set after power-up for proper operation of RTC */
  1478. /* Deprecated RTC_STAT and RTC_ALARM Masks */
  1479. #define RTC_SEC RTSEC /* Real-Time Clock Seconds */
  1480. #define RTC_MIN RTMIN /* Real-Time Clock Minutes */
  1481. #define RTC_HR RTHR /* Real-Time Clock Hours */
  1482. #define RTC_DAY RTDAY /* Real-Time Clock Days */
  1483. /* Deprecated RTC_ICTL/RTC_ISTAT Masks */
  1484. #define STOPWATCH SWIE /* Stopwatch Interrupt Enable */
  1485. #define ALARM AIE /* Alarm Interrupt Enable */
  1486. #define SECOND SIE /* Seconds (1 Hz) Interrupt Enable */
  1487. #define MINUTE MIE /* Minutes Interrupt Enable */
  1488. #define HOUR HIE /* Hours Interrupt Enable */
  1489. #define DAY DIE /* 24 Hours (Days) Interrupt Enable */
  1490. #define DAY_ALARM DAIE /* Day Alarm (Day, Hour, Minute, Second) Interrupt Enable */
  1491. #define WRITE_COMPLETE WCIE /* Write Complete Interrupt Enable */
  1492. /* ***************************** UART CONTROLLER MASKS ********************** */
  1493. /* UARTx_LCR Register */
  1494. #ifdef _MISRA_RULES
  1495. #define WLS(x) (((x)-5u) & 0x03u) /* Word Length Select */
  1496. #else
  1497. #define WLS(x) (((x)-5) & 0x03) /* Word Length Select */
  1498. #endif /* _MISRA_RULES */
  1499. #define STB 0x04 /* Stop Bits */
  1500. #define PEN 0x08 /* Parity Enable */
  1501. #define EPS 0x10 /* Even Parity Select */
  1502. #define STP 0x20 /* Stick Parity */
  1503. #define SB 0x40 /* Set Break */
  1504. #define DLAB 0x80 /* Divisor Latch Access */
  1505. #define DLAB_P 0x07
  1506. #define SB_P 0x06
  1507. #define STP_P 0x05
  1508. #define EPS_P 0x04
  1509. #define PEN_P 0x03
  1510. #define STB_P 0x02
  1511. #define WLS_P1 0x01
  1512. #define WLS_P0 0x00
  1513. /* UARTx_MCR Register */
  1514. #define LOOP_ENA 0x10 /* Loopback Mode Enable */
  1515. #define LOOP_ENA_P 0x04
  1516. /* Deprecated UARTx_MCR Mask */
  1517. /* UARTx_LSR Register */
  1518. #define DR 0x01 /* Data Ready */
  1519. #define OE 0x02 /* Overrun Error */
  1520. #define PE 0x04 /* Parity Error */
  1521. #define FE 0x08 /* Framing Error */
  1522. #define BI 0x10 /* Break Interrupt */
  1523. #define THRE 0x20 /* THR Empty */
  1524. #define TEMT 0x40 /* TSR and UART_THR Empty */
  1525. #define TEMP_P 0x06
  1526. #define THRE_P 0x05
  1527. #define BI_P 0x04
  1528. #define FE_P 0x03
  1529. #define PE_P 0x02
  1530. #define OE_P 0x01
  1531. #define DR_P 0x00
  1532. /* UARTx_IER Register */
  1533. #define ERBFI 0x01 /* Enable Receive Buffer Full Interrupt */
  1534. #define ETBEI 0x02 /* Enable Transmit Buffer Empty Interrupt */
  1535. #define ELSI 0x04 /* Enable RX Status Interrupt */
  1536. #define ELSI_P 0x02
  1537. #define ETBEI_P 0x01
  1538. #define ERBFI_P 0x00
  1539. /* UARTx_IIR Register */
  1540. #define NINT 0x01
  1541. #define STATUS_P1 0x02
  1542. #define STATUS_P0 0x01
  1543. #define NINT_P 0x00
  1544. /* UARTx_GCTL Register */
  1545. #define UCEN 0x01 /* Enable UARTx Clocks */
  1546. #define IREN 0x02 /* Enable IrDA Mode */
  1547. #define TPOLC 0x04 /* IrDA TX Polarity Change */
  1548. #define RPOLC 0x08 /* IrDA RX Polarity Change */
  1549. #define FPE 0x10 /* Force Parity Error On Transmit */
  1550. #define FFE 0x20 /* Force Framing Error On Transmit */
  1551. #define FFE_P 0x05
  1552. #define FPE_P 0x04
  1553. #define RPOLC_P 0x03
  1554. #define TPOLC_P 0x02
  1555. #define IREN_P 0x01
  1556. #define UCEN_P 0x00
  1557. /* ********** SERIAL PORT MASKS ********************** */
  1558. /* SPORTx_TCR1 Masks */
  1559. #define TSPEN 0x0001 /* TX enable */
  1560. #define ITCLK 0x0002 /* Internal TX Clock Select */
  1561. #define TDTYPE 0x000C /* TX Data Formatting Select */
  1562. #define DTYPE_NORM 0x0000 /* Data Format Normal */
  1563. #define DTYPE_ULAW 0x0008 /* Compand Using u-Law */
  1564. #define DTYPE_ALAW 0x000C /* Compand Using A-Law */
  1565. #define TLSBIT 0x0010 /* TX Bit Order */
  1566. #define ITFS 0x0200 /* Internal TX Frame Sync Select */
  1567. #define TFSR 0x0400 /* TX Frame Sync Required Select */
  1568. #define DITFS 0x0800 /* Data Independent TX Frame Sync Select */
  1569. #define LTFS 0x1000 /* Low TX Frame Sync Select */
  1570. #define LATFS 0x2000 /* Late TX Frame Sync Select */
  1571. #define TCKFE 0x4000 /* TX Clock Falling Edge Select */
  1572. /* SPORTx_RCR1 Deprecated Masks */
  1573. #define TULAW DTYPE_ULAW /* Compand Using u-Law */
  1574. #define TALAW DTYPE_ALAW /* Compand Using A-Law */
  1575. /* SPORTx_TCR2 Masks */
  1576. #ifdef _MISRA_RULES
  1577. #define SLEN(x) ((x)&0x1Fu) /* SPORT TX Word Length (2 - 31) */
  1578. #else
  1579. #define SLEN(x) ((x)&0x1F) /* SPORT TX Word Length (2 - 31) */
  1580. #endif /* _MISRA_RULES */
  1581. #define TXSE 0x0100 /*TX Secondary Enable */
  1582. #define TSFSE 0x0200 /*TX Stereo Frame Sync Enable */
  1583. #define TRFST 0x0400 /*TX Right-First Data Order */
  1584. /* SPORTx_RCR1 Masks */
  1585. #define RSPEN 0x0001 /* RX enable */
  1586. #define IRCLK 0x0002 /* Internal RX Clock Select */
  1587. #define RDTYPE 0x000C /* RX Data Formatting Select */
  1588. #define DTYPE_NORM 0x0000 /* no companding */
  1589. #define DTYPE_ULAW 0x0008 /* Compand Using u-Law */
  1590. #define DTYPE_ALAW 0x000C /* Compand Using A-Law */
  1591. #define RLSBIT 0x0010 /* RX Bit Order */
  1592. #define IRFS 0x0200 /* Internal RX Frame Sync Select */
  1593. #define RFSR 0x0400 /* RX Frame Sync Required Select */
  1594. #define LRFS 0x1000 /* Low RX Frame Sync Select */
  1595. #define LARFS 0x2000 /* Late RX Frame Sync Select */
  1596. #define RCKFE 0x4000 /* RX Clock Falling Edge Select */
  1597. /* SPORTx_RCR1 Deprecated Masks */
  1598. #define RULAW DTYPE_ULAW /* Compand Using u-Law */
  1599. #define RALAW DTYPE_ALAW /* Compand Using A-Law */
  1600. /* SPORTx_RCR2 Masks */
  1601. #ifdef _MISRA_RULES
  1602. #define SLEN(x) ((x)&0x1Fu) /* SPORT RX Word Length (2 - 31) */
  1603. #else
  1604. #define SLEN(x) ((x)&0x1F) /* SPORT RX Word Length (2 - 31) */
  1605. #endif /* _MISRA_RULES */
  1606. #define RXSE 0x0100 /*RX Secondary Enable */
  1607. #define RSFSE 0x0200 /*RX Stereo Frame Sync Enable */
  1608. #define RRFST 0x0400 /*Right-First Data Order */
  1609. /*SPORTx_STAT Masks */
  1610. #define RXNE 0x0001 /*RX FIFO Not Empty Status */
  1611. #define RUVF 0x0002 /*RX Underflow Status */
  1612. #define ROVF 0x0004 /*RX Overflow Status */
  1613. #define TXF 0x0008 /*TX FIFO Full Status */
  1614. #define TUVF 0x0010 /*TX Underflow Status */
  1615. #define TOVF 0x0020 /*TX Overflow Status */
  1616. #define TXHRE 0x0040 /*TX Hold Register Empty */
  1617. /*SPORTx_MCMC1 Masks */
  1618. #define WOFF 0x000003FF /*Multichannel Window Offset Field */
  1619. /* SPORTx_MCMC1 Macros */
  1620. #ifdef _MISRA_RULES
  1621. #define SET_WOFF(x) ((x) & 0x3FFu) /* Multichannel Window Offset Field */
  1622. /* Only use SET_WSIZE Macro With Logic OR While Setting Lower Order Bits */
  1623. #define SET_WSIZE(x) (((((x)>>0x3)-1u)&0xFu) << 0xC) /* Multichannel Window Size = (x/8)-1 */
  1624. #else
  1625. #define SET_WOFF(x) ((x) & 0x3FF) /* Multichannel Window Offset Field */
  1626. /* Only use SET_WSIZE Macro With Logic OR While Setting Lower Order Bits */
  1627. #define SET_WSIZE(x) (((((x)>>0x3)-1)&0xF) << 0xC) /* Multichannel Window Size = (x/8)-1 */
  1628. #endif /* _MISRA_RULES */
  1629. /*SPORTx_MCMC2 Masks */
  1630. #define MCCRM 0x0003 /*Multichannel Clock Recovery Mode */
  1631. #define REC_BYPASS 0x0000 /* Bypass Mode (No Clock Recovery) */
  1632. #define REC_2FROM4 0x0002 /* Recover 2 MHz Clock from 4 MHz Clock */
  1633. #define REC_8FROM16 0x0003 /* Recover 8 MHz Clock from 16 MHz Clock */
  1634. #define MCDTXPE 0x0004 /*Multichannel DMA Transmit Packing */
  1635. #define MCDRXPE 0x0008 /*Multichannel DMA Receive Packing */
  1636. #define MCMEN 0x0010 /*Multichannel Frame Mode Enable */
  1637. #define FSDR 0x0080 /*Multichannel Frame Sync to Data Relationship */
  1638. #define MFD 0xF000 /*Multichannel Frame Delay */
  1639. #define MFD_0 0x0000 /* Multichannel Frame Delay = 0 */
  1640. #define MFD_1 0x1000 /* Multichannel Frame Delay = 1 */
  1641. #define MFD_2 0x2000 /* Multichannel Frame Delay = 2 */
  1642. #define MFD_3 0x3000 /* Multichannel Frame Delay = 3 */
  1643. #define MFD_4 0x4000 /* Multichannel Frame Delay = 4 */
  1644. #define MFD_5 0x5000 /* Multichannel Frame Delay = 5 */
  1645. #define MFD_6 0x6000 /* Multichannel Frame Delay = 6 */
  1646. #define MFD_7 0x7000 /* Multichannel Frame Delay = 7 */
  1647. #define MFD_8 0x8000 /* Multichannel Frame Delay = 8 */
  1648. #define MFD_9 0x9000 /* Multichannel Frame Delay = 9 */
  1649. #define MFD_10 0xA000 /* Multichannel Frame Delay = 10 */
  1650. #define MFD_11 0xB000 /* Multichannel Frame Delay = 11 */
  1651. #define MFD_12 0xC000 /* Multichannel Frame Delay = 12 */
  1652. #define MFD_13 0xD000 /* Multichannel Frame Delay = 13 */
  1653. #define MFD_14 0xE000 /* Multichannel Frame Delay = 14 */
  1654. #define MFD_15 0xF000 /* Multichannel Frame Delay = 15 */
  1655. /* ********* PARALLEL PERIPHERAL INTERFACE (PPI) MASKS **************** */
  1656. /* PPI_CONTROL Masks */
  1657. #define PORT_EN 0x0001 /* PPI Port Enable */
  1658. #define PORT_DIR 0x0002 /* PPI Port Direction */
  1659. #define XFR_TYPE 0x000C /* PPI Transfer Type */
  1660. #define PORT_CFG 0x0030 /* PPI Port Configuration */
  1661. #define FLD_SEL 0x0040 /* PPI Active Field Select */
  1662. #define PACK_EN 0x0080 /* PPI Packing Mode */
  1663. /* previous versions of defBF539.h erroneously included DMA32 (PPI 32-bit DMA Enable) */
  1664. #define SKIP_EN 0x0200 /* PPI Skip Element Enable */
  1665. #define SKIP_EO 0x0400 /* PPI Skip Even/Odd Elements */
  1666. #define DLENGTH 0x3800 /* PPI Data Length */
  1667. #define DLEN_8 0x0 /* PPI Data Length mask for DLEN=8 */
  1668. #define DLEN_10 0x0800 /* Data Length = 10 Bits */
  1669. #define DLEN_11 0x1000 /* Data Length = 11 Bits */
  1670. #define DLEN_12 0x1800 /* Data Length = 12 Bits */
  1671. #define DLEN_13 0x2000 /* Data Length = 13 Bits */
  1672. #define DLEN_14 0x2800 /* Data Length = 14 Bits */
  1673. #define DLEN_15 0x3000 /* Data Length = 15 Bits */
  1674. #define DLEN_16 0x3800 /* Data Length = 16 Bits */
  1675. #ifdef _MISRA_RULES
  1676. #define DLEN(x) ((((x)-9u) & 0x07u) << 11) /* PPI Data Length (only works for x=10-->x=16) */
  1677. #else
  1678. #define DLEN(x) ((((x)-9) & 0x07) << 11) /* PPI Data Length (only works for x=10-->x=16) */
  1679. #endif /* _MISRA_RULES */
  1680. #define POL 0xC000 /* PPI Signal Polarities */
  1681. #define POLC 0x4000 /* PPI Clock Polarity */
  1682. #define POLS 0x8000 /* PPI Frame Sync Polarity */
  1683. /* PPI_STATUS Masks */
  1684. #define FLD 0x0400 /* Field Indicator */
  1685. #define FT_ERR 0x0800 /* Frame Track Error */
  1686. #define OVR 0x1000 /* FIFO Overflow Error */
  1687. #define UNDR 0x2000 /* FIFO Underrun Error */
  1688. #define ERR_DET 0x4000 /* Error Detected Indicator */
  1689. #define ERR_NCOR 0x8000 /* Error Not Corrected Indicator */
  1690. /* ********** DMA CONTROLLER MASKS ***********************/
  1691. /* DMAx_CONFIG, MDMA_yy_CONFIG Masks */
  1692. #define DMAEN 0x0001 /* Channel Enable */
  1693. #define WNR 0x0002 /* Channel Direction (W/R*) */
  1694. #define WDSIZE_8 0x0000 /* Word Size 8 bits */
  1695. #define WDSIZE_16 0x0004 /* Word Size 16 bits */
  1696. #define WDSIZE_32 0x0008 /* Word Size 32 bits */
  1697. #define DMA2D 0x0010 /* 2D/1D* Mode */
  1698. #define RESTART 0x0020 /* Restart */
  1699. #define DI_SEL 0x0040 /* Data Interrupt Select */
  1700. #define DI_EN 0x0080 /* Data Interrupt Enable */
  1701. #define NDSIZE 0x0900 /* Next Descriptor Size */
  1702. #define NDSIZE_0 0x0000 /* Next Descriptor Size = 0 (Stop/Autobuffer) */
  1703. #define NDSIZE_1 0x0100 /* Next Descriptor Size = 1 */
  1704. #define NDSIZE_2 0x0200 /* Next Descriptor Size = 2 */
  1705. #define NDSIZE_3 0x0300 /* Next Descriptor Size = 3 */
  1706. #define NDSIZE_4 0x0400 /* Next Descriptor Size = 4 */
  1707. #define NDSIZE_5 0x0500 /* Next Descriptor Size = 5 */
  1708. #define NDSIZE_6 0x0600 /* Next Descriptor Size = 6 */
  1709. #define NDSIZE_7 0x0700 /* Next Descriptor Size = 7 */
  1710. #define NDSIZE_8 0x0800 /* Next Descriptor Size = 8 */
  1711. #define NDSIZE_9 0x0900 /* Next Descriptor Size = 9 */
  1712. #define DMAFLOW 0x7000 /* Flow Control */
  1713. #define DMAFLOW_STOP 0x0000 /* Stop Mode */
  1714. #define DMAFLOW_AUTO 0x1000 /* Autobuffer Mode */
  1715. #define DMAFLOW_ARRAY 0x4000 /* Descriptor Array Mode */
  1716. #define DMAFLOW_SMALL 0x6000 /* Small Model Descriptor List Mode */
  1717. #define DMAFLOW_LARGE 0x7000 /* Large Model Descriptor List Mode */
  1718. #define DMAEN_P 0x0 /* Channel Enable */
  1719. #define WNR_P 0x1 /* Channel Direction (W/R*) */
  1720. #define DMA2D_P 0x4 /* 2D/1D* Mode */
  1721. #define RESTART_P 0x5 /* Restart */
  1722. #define DI_SEL_P 0x6 /* Data Interrupt Select */
  1723. #define DI_EN_P 0x7 /* Data Interrupt Enable */
  1724. /* DMAx_IRQ_STATUS, MDMA_yy_IRQ_STATUS Masks */
  1725. #define DMA_DONE 0x0001 /* DMA Done Indicator */
  1726. #define DMA_ERR 0x0002 /* DMA Error Indicator */
  1727. #define DFETCH 0x0004 /* Descriptor Fetch Indicator */
  1728. #define DMA_RUN 0x0008 /* DMA Running Indicator */
  1729. #define DMA_DONE_P 0x0 /* DMA Done Indicator */
  1730. #define DMA_ERR_P 0x1 /* DMA Error Indicator */
  1731. #define DFETCH_P 0x2 /* Descriptor Fetch Indicator */
  1732. #define DMA_RUN_P 0x3 /* DMA Running Indicator */
  1733. /* DMAx_PERIPHERAL_MAP, MDMA_yy_PERIPHERAL_MAP Masks */
  1734. #define CTYPE 0x0040 /* DMA Channel Type Indicator */
  1735. #define CTYPE_P 0x6 /* DMA Channel Type Indicator BIT POSITION */
  1736. #define PCAP8 0x0080 /* DMA 8-bit Operation Indicator */
  1737. #define PCAP16 0x0100 /* DMA 16-bit Operation Indicator */
  1738. #define PCAP32 0x0200 /* DMA 32-bit Operation Indicator */
  1739. #define PCAPWR 0x0400 /* DMA Write Operation Indicator */
  1740. #define PCAPRD 0x0800 /* DMA Read Operation Indicator */
  1741. #define PMAP 0xF000 /* DMA Peripheral Map Field */
  1742. /* PMAP Encodings For DMA Controller 0 */
  1743. #define PMAP_PPI 0x0000 /* PMAP PPI Port DMA */
  1744. #define PMAP_SPORT0RX 0x1000 /* PMAP SPORT0 Receive DMA */
  1745. #define PMAP_SPORT0TX 0x2000 /* PMAP SPORT0 Transmit DMA */
  1746. #define PMAP_SPORT1RX 0x3000 /* PMAP SPORT1 Receive DMA */
  1747. #define PMAP_SPORT1TX 0x4000 /* PMAP SPORT1 Transmit DMA */
  1748. #define PMAP_SPI0 0x5000 /* PMAP SPI DMA */
  1749. #define PMAP_UART0RX 0x6000 /* PMAP UART Receive DMA */
  1750. #define PMAP_UART0TX 0x7000 /* PMAP UART Transmit DMA */
  1751. /* PMAP Encodings For DMA Controller 1 */
  1752. #define PMAP_SPORT2RX 0x0000 /* PMAP SPORT2 Receive DMA */
  1753. #define PMAP_SPORT2TX 0x1000 /* PMAP SPORT2 Transmit DMA */
  1754. #define PMAP_SPORT3RX 0x2000 /* PMAP SPORT3 Receive DMA */
  1755. #define PMAP_SPORT3TX 0x3000 /* PMAP SPORT3 Transmit DMA */
  1756. #define PMAP_SPI1 0x6000 /* PMAP SPI1 DMA */
  1757. #define PMAP_SPI2 0x7000 /* PMAP SPI2 DMA */
  1758. #define PMAP_UART1RX 0x8000 /* PMAP UART1 Receive DMA */
  1759. #define PMAP_UART1TX 0x9000 /* PMAP UART1 Transmit DMA */
  1760. #define PMAP_UART2RX 0xA000 /* PMAP UART2 Receive DMA */
  1761. #define PMAP_UART2TX 0xB000 /* PMAP UART2 Transmit DMA */
  1762. /* ************* GENERAL PURPOSE TIMER MASKS ******************** */
  1763. /* PWM Timer bit definitions */
  1764. /* TIMER_ENABLE Register */
  1765. #define TIMEN0 0x0001 /* Enable Timer 0 */
  1766. #define TIMEN1 0x0002 /* Enable Timer 1 */
  1767. #define TIMEN2 0x0004 /* Enable Timer 2 */
  1768. #define TIMEN0_P 0x00
  1769. #define TIMEN1_P 0x01
  1770. #define TIMEN2_P 0x02
  1771. /* TIMER_DISABLE Register */
  1772. #define TIMDIS0 0x0001 /* Disable Timer 0 */
  1773. #define TIMDIS1 0x0002 /* Disable Timer 1 */
  1774. #define TIMDIS2 0x0004 /* Disable Timer 2 */
  1775. #define TIMDIS0_P 0x00
  1776. #define TIMDIS1_P 0x01
  1777. #define TIMDIS2_P 0x02
  1778. /* TIMER_STATUS Register */
  1779. #define TIMIL0 0x0001 /* Timer 0 Interrupt */
  1780. #define TIMIL1 0x0002 /* Timer 1 Interrupt */
  1781. #define TIMIL2 0x0004 /* Timer 2 Interrupt */
  1782. #define TOVF_ERR0 0x0010 /* Timer 0 Counter Overflow */
  1783. #define TOVF_ERR1 0x0020 /* Timer 1 Counter Overflow */
  1784. #define TOVF_ERR2 0x0040 /* Timer 2 Counter Overflow */
  1785. #define TRUN0 0x1000 /* Timer 0 Slave Enable Status */
  1786. #define TRUN1 0x2000 /* Timer 1 Slave Enable Status */
  1787. #define TRUN2 0x4000 /* Timer 2 Slave Enable Status */
  1788. #define TIMIL0_P 0x00
  1789. #define TIMIL1_P 0x01
  1790. #define TIMIL2_P 0x02
  1791. #define TOVF_ERR0_P 0x04
  1792. #define TOVF_ERR1_P 0x05
  1793. #define TOVF_ERR2_P 0x06
  1794. #define TRUN0_P 0x0C
  1795. #define TRUN1_P 0x0D
  1796. #define TRUN2_P 0x0E
  1797. /* Alternate Deprecated Macros Provided For Backwards Code Compatibility */
  1798. #define TOVL_ERR0 TOVF_ERR0
  1799. #define TOVL_ERR1 TOVF_ERR1
  1800. #define TOVL_ERR2 TOVF_ERR2
  1801. #define TOVL_ERR0_P TOVF_ERR0_P
  1802. #define TOVL_ERR1_P TOVF_ERR1_P
  1803. #define TOVL_ERR2_P TOVF_ERR2_P
  1804. /* TIMERx_CONFIG Registers */
  1805. #define PWM_OUT 0x0001
  1806. #define WDTH_CAP 0x0002
  1807. #define EXT_CLK 0x0003
  1808. #define PULSE_HI 0x0004
  1809. #define PERIOD_CNT 0x0008
  1810. #define IRQ_ENA 0x0010
  1811. #define TIN_SEL 0x0020
  1812. #define OUT_DIS 0x0040
  1813. #define CLK_SEL 0x0080
  1814. #define TOGGLE_HI 0x0100
  1815. #define EMU_RUN 0x0200
  1816. #ifdef _MISRA_RULES
  1817. #define ERR_TYP(x) (((x) & 0x03u) << 14)
  1818. #else
  1819. #define ERR_TYP(x) (((x) & 0x03) << 14)
  1820. #endif /* _MISRA_RULES */
  1821. #define TMODE_P0 0x00
  1822. #define TMODE_P1 0x01
  1823. #define PULSE_HI_P 0x02
  1824. #define PERIOD_CNT_P 0x03
  1825. #define IRQ_ENA_P 0x04
  1826. #define TIN_SEL_P 0x05
  1827. #define OUT_DIS_P 0x06
  1828. #define CLK_SEL_P 0x07
  1829. #define TOGGLE_HI_P 0x08
  1830. #define EMU_RUN_P 0x09
  1831. #define ERR_TYP_P0 0x0E
  1832. #define ERR_TYP_P1 0x0F
  1833. /*/ ****************** GENERAL-PURPOSE I/O ********************* */
  1834. /* Flag I/O (FIO_) Masks */
  1835. #define PF0 0x0001
  1836. #define PF1 0x0002
  1837. #define PF2 0x0004
  1838. #define PF3 0x0008
  1839. #define PF4 0x0010
  1840. #define PF5 0x0020
  1841. #define PF6 0x0040
  1842. #define PF7 0x0080
  1843. #define PF8 0x0100
  1844. #define PF9 0x0200
  1845. #define PF10 0x0400
  1846. #define PF11 0x0800
  1847. #define PF12 0x1000
  1848. #define PF13 0x2000
  1849. #define PF14 0x4000
  1850. #define PF15 0x8000
  1851. /* PORT F BIT POSITIONS */
  1852. #define PF0_P 0x0
  1853. #define PF1_P 0x1
  1854. #define PF2_P 0x2
  1855. #define PF3_P 0x3
  1856. #define PF4_P 0x4
  1857. #define PF5_P 0x5
  1858. #define PF6_P 0x6
  1859. #define PF7_P 0x7
  1860. #define PF8_P 0x8
  1861. #define PF9_P 0x9
  1862. #define PF10_P 0xA
  1863. #define PF11_P 0xB
  1864. #define PF12_P 0xC
  1865. #define PF13_P 0xD
  1866. #define PF14_P 0xE
  1867. #define PF15_P 0xF
  1868. /******************* GPIO MASKS *********************/
  1869. /* Port C Masks */
  1870. #define PC0 0x0001
  1871. #define PC1 0x0002
  1872. #define PC4 0x0010
  1873. #define PC5 0x0020
  1874. #define PC6 0x0040
  1875. #define PC7 0x0080
  1876. #define PC8 0x0100
  1877. #define PC9 0x0200
  1878. /* Port C Bit Positions */
  1879. #define PC0_P 0x0
  1880. #define PC1_P 0x1
  1881. #define PC4_P 0x4
  1882. #define PC5_P 0x5
  1883. #define PC6_P 0x6
  1884. #define PC7_P 0x7
  1885. #define PC8_P 0x8
  1886. #define PC9_P 0x9
  1887. /* Port D */
  1888. #define PD0 0x0001
  1889. #define PD1 0x0002
  1890. #define PD2 0x0004
  1891. #define PD3 0x0008
  1892. #define PD4 0x0010
  1893. #define PD5 0x0020
  1894. #define PD6 0x0040
  1895. #define PD7 0x0080
  1896. #define PD8 0x0100
  1897. #define PD9 0x0200
  1898. #define PD10 0x0400
  1899. #define PD11 0x0800
  1900. #define PD12 0x1000
  1901. #define PD13 0x2000
  1902. #define PD14 0x4000
  1903. #define PD15 0x8000
  1904. /* Port D Bit Positions */
  1905. #define PD0_P 0x0
  1906. #define PD1_P 0x1
  1907. #define PD2_P 0x2
  1908. #define PD3_P 0x3
  1909. #define PD4_P 0x4
  1910. #define PD5_P 0x5
  1911. #define PD6_P 0x6
  1912. #define PD7_P 0x7
  1913. #define PD8_P 0x8
  1914. #define PD9_P 0x9
  1915. #define PD10_P 0xA
  1916. #define PD11_P 0xB
  1917. #define PD12_P 0xC
  1918. #define PD13_P 0xD
  1919. #define PD14_P 0xE
  1920. #define PD15_P 0xF
  1921. /* Port E */
  1922. #define PE0 0x0001
  1923. #define PE1 0x0002
  1924. #define PE2 0x0004
  1925. #define PE3 0x0008
  1926. #define PE4 0x0010
  1927. #define PE5 0x0020
  1928. #define PE6 0x0040
  1929. #define PE7 0x0080
  1930. #define PE8 0x0100
  1931. #define PE9 0x0200
  1932. #define PE10 0x0400
  1933. #define PE11 0x0800
  1934. #define PE12 0x1000
  1935. #define PE13 0x2000
  1936. #define PE14 0x4000
  1937. #define PE15 0x8000
  1938. /* Port E Bit Positions */
  1939. #define PE0_P 0x0
  1940. #define PE1_P 0x1
  1941. #define PE2_P 0x2
  1942. #define PE3_P 0x3
  1943. #define PE4_P 0x4
  1944. #define PE5_P 0x5
  1945. #define PE6_P 0x6
  1946. #define PE7_P 0x7
  1947. #define PE8_P 0x8
  1948. #define PE9_P 0x9
  1949. #define PE10_P 0xA
  1950. #define PE11_P 0xB
  1951. #define PE12_P 0xC
  1952. #define PE13_P 0xD
  1953. #define PE14_P 0xE
  1954. #define PE15_P 0xF
  1955. /* *********** SERIAL PERIPHERAL INTERFACE (SPI) MASKS **************** */
  1956. /* SPIx_CTL Masks */
  1957. #define TIMOD 0x0003 /* Transfer Initiate Mode */
  1958. #define RDBR_CORE 0x0000 /* RDBR Read Initiates, IRQ When RDBR Full */
  1959. #define TDBR_CORE 0x0001 /* TDBR Write Initiates, IRQ When TDBR Empty */
  1960. #define RDBR_DMA 0x0002 /* DMA Read, DMA Until FIFO Empty */
  1961. #define TDBR_DMA 0x0003 /* DMA Write, DMA Until FIFO Full */
  1962. #define SZ 0x0004 /* Send Zero (When TDBR Empty, Send Zero/Last*) */
  1963. #define GM 0x0008 /* Get More (When RDBR Full, Overwrite/Discard*) */
  1964. #define PSSE 0x0010 /* Slave-Select Input Enable */
  1965. #define EMISO 0x0020 /* Enable MISO As Output */
  1966. #define SIZE 0x0100 /* Size of Words (16/8* Bits) */
  1967. #define LSBF 0x0200 /* LSB First */
  1968. #define CPHA 0x0400 /* Clock Phase */
  1969. #define CPOL 0x0800 /* Clock Polarity */
  1970. #define MSTR 0x1000 /* Master/Slave* */
  1971. #define WOM 0x2000 /* Write Open Drain Master */
  1972. #define SPE 0x4000 /* SPI Enable */
  1973. /* SPIx_FLG Masks */
  1974. #define FLS1 0x0002 /* Enables (=1) SPI_FLOUT1 as flag output for SPI Slave-select */
  1975. #define FLS2 0x0004 /* Enables (=1) SPI_FLOUT2 as flag output for SPI Slave-select */
  1976. #define FLS3 0x0008 /* Enables (=1) SPI_FLOUT3 as flag output for SPI Slave-select */
  1977. #define FLS4 0x0010 /* Enables (=1) SPI_FLOUT4 as flag output for SPI Slave-select */
  1978. #define FLS5 0x0020 /* Enables (=1) SPI_FLOUT5 as flag output for SPI Slave-select */
  1979. #define FLS6 0x0040 /* Enables (=1) SPI_FLOUT6 as flag output for SPI Slave-select */
  1980. #define FLS7 0x0080 /* Enables (=1) SPI_FLOUT7 as flag output for SPI Slave-select */
  1981. #define FLG1 0x0200 /* Activates (=0) SPI_FLOUT1 as flag output for SPI Slave-select */
  1982. #define FLG2 0x0400 /* Activates (=0) SPI_FLOUT2 as flag output for SPI Slave-select */
  1983. #define FLG3 0x0800 /* Activates (=0) SPI_FLOUT3 as flag output for SPI Slave-select */
  1984. #define FLG4 0x1000 /* Activates (=0) SPI_FLOUT4 as flag output for SPI Slave-select */
  1985. #define FLG5 0x2000 /* Activates (=0) SPI_FLOUT5 as flag output for SPI Slave-select */
  1986. #define FLG6 0x4000 /* Activates (=0) SPI_FLOUT6 as flag output for SPI Slave-select */
  1987. #define FLG7 0x8000 /* Activates (=0) SPI_FLOUT7 as flag output for SPI Slave-select */
  1988. /* SPIx_FLG Bit Positions */
  1989. #define FLS1_P 0x0001 /* Enables (=1) SPI_FLOUT1 as flag output for SPI Slave-select */
  1990. #define FLS2_P 0x0002 /* Enables (=1) SPI_FLOUT2 as flag output for SPI Slave-select */
  1991. #define FLS3_P 0x0003 /* Enables (=1) SPI_FLOUT3 as flag output for SPI Slave-select */
  1992. #define FLS4_P 0x0004 /* Enables (=1) SPI_FLOUT4 as flag output for SPI Slave-select */
  1993. #define FLS5_P 0x0005 /* Enables (=1) SPI_FLOUT5 as flag output for SPI Slave-select */
  1994. #define FLS6_P 0x0006 /* Enables (=1) SPI_FLOUT6 as flag output for SPI Slave-select */
  1995. #define FLS7_P 0x0007 /* Enables (=1) SPI_FLOUT7 as flag output for SPI Slave-select */
  1996. #define FLG1_P 0x0009 /* Activates (=0) SPI_FLOUT1 as flag output for SPI Slave-select */
  1997. #define FLG2_P 0x000A /* Activates (=0) SPI_FLOUT2 as flag output for SPI Slave-select */
  1998. #define FLG3_P 0x000B /* Activates (=0) SPI_FLOUT3 as flag output for SPI Slave-select */
  1999. #define FLG4_P 0x000C /* Activates (=0) SPI_FLOUT4 as flag output for SPI Slave-select */
  2000. #define FLG5_P 0x000D /* Activates (=0) SPI_FLOUT5 as flag output for SPI Slave-select */
  2001. #define FLG6_P 0x000E /* Activates (=0) SPI_FLOUT6 as flag output for SPI Slave-select */
  2002. #define FLG7_P 0x000F /* Activates (=0) SPI_FLOUT7 as flag output for SPI Slave-select */
  2003. /* SPIx_STAT Masks */
  2004. #define SPIF 0x0001 /* Set (=1) when SPI single-word transfer complete */
  2005. #define MODF 0x0002 /* Set (=1) in a master device when some other device tries to become master */
  2006. #define TXE 0x0004 /* Set (=1) when transmission occurs with no new data in SPI_TDBR */
  2007. #define TXS 0x0008 /* SPI_TDBR Data Buffer Status (0=Empty, 1=Full) */
  2008. #define RBSY 0x0010 /* Set (=1) when data is received with RDBR full */
  2009. #define RXS 0x0020 /* SPI_RDBR Data Buffer Status (0=Empty, 1=Full) */
  2010. #define TXCOL 0x0040 /* When set (=1), corrupt data may have been transmitted */
  2011. /* SPIx_FLG Masks */
  2012. #define FLG1E 0xFDFF /* Activates SPI_FLOUT1 */
  2013. #define FLG2E 0xFBFF /* Activates SPI_FLOUT2 */
  2014. #define FLG3E 0xF7FF /* Activates SPI_FLOUT3 */
  2015. #define FLG4E 0xEFFF /* Activates SPI_FLOUT4 */
  2016. #define FLG5E 0xDFFF /* Activates SPI_FLOUT5 */
  2017. #define FLG6E 0xBFFF /* Activates SPI_FLOUT6 */
  2018. #define FLG7E 0x7FFF /* Activates SPI_FLOUT7 */
  2019. /* ********************* ASYNCHRONOUS MEMORY CONTROLLER MASKS ************* */
  2020. /* EBIU_AMGCTL Masks */
  2021. #define AMCKEN 0x0001 /* Enable CLKOUT */
  2022. #define AMBEN_NONE 0x0000 /* All Banks Disabled */
  2023. #define AMBEN_B0 0x0002 /* Enable Asynchronous Memory Bank 0 only */
  2024. #define AMBEN_B0_B1 0x0004 /* Enable Asynchronous Memory Banks 0 & 1 only */
  2025. #define AMBEN_B0_B1_B2 0x0006 /* Enable Asynchronous Memory Banks 0, 1, and 2 */
  2026. #define AMBEN_ALL 0x0008 /* Enable Asynchronous Memory Banks (all) 0, 1, 2, and 3 */
  2027. #define CDPRIO 0x0100 /* DMA has priority over core for external accesses */
  2028. /* EBIU_AMGCTL Bit Positions */
  2029. #define AMCKEN_P 0x0000 /* Enable CLKOUT */
  2030. #define AMBEN_P0 0x0001 /* Asynchronous Memory Enable, 000 - banks 0-3 disabled, 001 - Bank 0 enabled */
  2031. #define AMBEN_P1 0x0002 /* Asynchronous Memory Enable, 010 - banks 0&1 enabled, 011 - banks 0-3 enabled */
  2032. #define AMBEN_P2 0x0003 /* Asynchronous Memory Enable, 1xx - All banks (bank 0, 1, 2, and 3) enabled */
  2033. /* EBIU_AMBCTL0 Masks */
  2034. #define B0RDYEN 0x00000001 /* Bank 0 RDY Enable, 0=disable, 1=enable */
  2035. #define B0RDYPOL 0x00000002 /* Bank 0 RDY Active high, 0=active low, 1=active high */
  2036. #define B0TT_1 0x00000004 /* Bank 0 Transition Time from Read to Write = 1 cycle */
  2037. #define B0TT_2 0x00000008 /* Bank 0 Transition Time from Read to Write = 2 cycles */
  2038. #define B0TT_3 0x0000000C /* Bank 0 Transition Time from Read to Write = 3 cycles */
  2039. #define B0TT_4 0x00000000 /* Bank 0 Transition Time from Read to Write = 4 cycles */
  2040. #define B0ST_1 0x00000010 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=1 cycle */
  2041. #define B0ST_2 0x00000020 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=2 cycles */
  2042. #define B0ST_3 0x00000030 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=3 cycles */
  2043. #define B0ST_4 0x00000000 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=4 cycles */
  2044. #define B0HT_1 0x00000040 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 1 cycle */
  2045. #define B0HT_2 0x00000080 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 2 cycles */
  2046. #define B0HT_3 0x000000C0 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 3 cycles */
  2047. #define B0HT_0 0x00000000 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 0 cycles */
  2048. #define B0RAT_1 0x00000100 /* Bank 0 Read Access Time = 1 cycle */
  2049. #define B0RAT_2 0x00000200 /* Bank 0 Read Access Time = 2 cycles */
  2050. #define B0RAT_3 0x00000300 /* Bank 0 Read Access Time = 3 cycles */
  2051. #define B0RAT_4 0x00000400 /* Bank 0 Read Access Time = 4 cycles */
  2052. #define B0RAT_5 0x00000500 /* Bank 0 Read Access Time = 5 cycles */
  2053. #define B0RAT_6 0x00000600 /* Bank 0 Read Access Time = 6 cycles */
  2054. #define B0RAT_7 0x00000700 /* Bank 0 Read Access Time = 7 cycles */
  2055. #define B0RAT_8 0x00000800 /* Bank 0 Read Access Time = 8 cycles */
  2056. #define B0RAT_9 0x00000900 /* Bank 0 Read Access Time = 9 cycles */
  2057. #define B0RAT_10 0x00000A00 /* Bank 0 Read Access Time = 10 cycles */
  2058. #define B0RAT_11 0x00000B00 /* Bank 0 Read Access Time = 11 cycles */
  2059. #define B0RAT_12 0x00000C00 /* Bank 0 Read Access Time = 12 cycles */
  2060. #define B0RAT_13 0x00000D00 /* Bank 0 Read Access Time = 13 cycles */
  2061. #define B0RAT_14 0x00000E00 /* Bank 0 Read Access Time = 14 cycles */
  2062. #define B0RAT_15 0x00000F00 /* Bank 0 Read Access Time = 15 cycles */
  2063. #define B0WAT_1 0x00001000 /* Bank 0 Write Access Time = 1 cycle */
  2064. #define B0WAT_2 0x00002000 /* Bank 0 Write Access Time = 2 cycles */
  2065. #define B0WAT_3 0x00003000 /* Bank 0 Write Access Time = 3 cycles */
  2066. #define B0WAT_4 0x00004000 /* Bank 0 Write Access Time = 4 cycles */
  2067. #define B0WAT_5 0x00005000 /* Bank 0 Write Access Time = 5 cycles */
  2068. #define B0WAT_6 0x00006000 /* Bank 0 Write Access Time = 6 cycles */
  2069. #define B0WAT_7 0x00007000 /* Bank 0 Write Access Time = 7 cycles */
  2070. #define B0WAT_8 0x00008000 /* Bank 0 Write Access Time = 8 cycles */
  2071. #define B0WAT_9 0x00009000 /* Bank 0 Write Access Time = 9 cycles */
  2072. #define B0WAT_10 0x0000A000 /* Bank 0 Write Access Time = 10 cycles */
  2073. #define B0WAT_11 0x0000B000 /* Bank 0 Write Access Time = 11 cycles */
  2074. #define B0WAT_12 0x0000C000 /* Bank 0 Write Access Time = 12 cycles */
  2075. #define B0WAT_13 0x0000D000 /* Bank 0 Write Access Time = 13 cycles */
  2076. #define B0WAT_14 0x0000E000 /* Bank 0 Write Access Time = 14 cycles */
  2077. #define B0WAT_15 0x0000F000 /* Bank 0 Write Access Time = 15 cycles */
  2078. #define B1RDYEN 0x00010000 /* Bank 1 RDY enable, 0=disable, 1=enable */
  2079. #define B1RDYPOL 0x00020000 /* Bank 1 RDY Active high, 0=active low, 1=active high */
  2080. #define B1TT_1 0x00040000 /* Bank 1 Transition Time from Read to Write = 1 cycle */
  2081. #define B1TT_2 0x00080000 /* Bank 1 Transition Time from Read to Write = 2 cycles */
  2082. #define B1TT_3 0x000C0000 /* Bank 1 Transition Time from Read to Write = 3 cycles */
  2083. #define B1TT_4 0x00000000 /* Bank 1 Transition Time from Read to Write = 4 cycles */
  2084. #define B1ST_1 0x00100000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 1 cycle */
  2085. #define B1ST_2 0x00200000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 2 cycles */
  2086. #define B1ST_3 0x00300000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 3 cycles */
  2087. #define B1ST_4 0x00000000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 4 cycles */
  2088. #define B1HT_1 0x00400000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 1 cycle */
  2089. #define B1HT_2 0x00800000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 2 cycles */
  2090. #define B1HT_3 0x00C00000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 3 cycles */
  2091. #define B1HT_0 0x00000000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 0 cycles */
  2092. #define B1RAT_1 0x01000000 /* Bank 1 Read Access Time = 1 cycle */
  2093. #define B1RAT_2 0x02000000 /* Bank 1 Read Access Time = 2 cycles */
  2094. #define B1RAT_3 0x03000000 /* Bank 1 Read Access Time = 3 cycles */
  2095. #define B1RAT_4 0x04000000 /* Bank 1 Read Access Time = 4 cycles */
  2096. #define B1RAT_5 0x05000000 /* Bank 1 Read Access Time = 5 cycles */
  2097. #define B1RAT_6 0x06000000 /* Bank 1 Read Access Time = 6 cycles */
  2098. #define B1RAT_7 0x07000000 /* Bank 1 Read Access Time = 7 cycles */
  2099. #define B1RAT_8 0x08000000 /* Bank 1 Read Access Time = 8 cycles */
  2100. #define B1RAT_9 0x09000000 /* Bank 1 Read Access Time = 9 cycles */
  2101. #define B1RAT_10 0x0A000000 /* Bank 1 Read Access Time = 10 cycles */
  2102. #define B1RAT_11 0x0B000000 /* Bank 1 Read Access Time = 11 cycles */
  2103. #define B1RAT_12 0x0C000000 /* Bank 1 Read Access Time = 12 cycles */
  2104. #define B1RAT_13 0x0D000000 /* Bank 1 Read Access Time = 13 cycles */
  2105. #define B1RAT_14 0x0E000000 /* Bank 1 Read Access Time = 14 cycles */
  2106. #define B1RAT_15 0x0F000000 /* Bank 1 Read Access Time = 15 cycles */
  2107. #define B1WAT_1 0x10000000 /* Bank 1 Write Access Time = 1 cycle */
  2108. #define B1WAT_2 0x20000000 /* Bank 1 Write Access Time = 2 cycles */
  2109. #define B1WAT_3 0x30000000 /* Bank 1 Write Access Time = 3 cycles */
  2110. #define B1WAT_4 0x40000000 /* Bank 1 Write Access Time = 4 cycles */
  2111. #define B1WAT_5 0x50000000 /* Bank 1 Write Access Time = 5 cycles */
  2112. #define B1WAT_6 0x60000000 /* Bank 1 Write Access Time = 6 cycles */
  2113. #define B1WAT_7 0x70000000 /* Bank 1 Write Access Time = 7 cycles */
  2114. #define B1WAT_8 0x80000000 /* Bank 1 Write Access Time = 8 cycles */
  2115. #define B1WAT_9 0x90000000 /* Bank 1 Write Access Time = 9 cycles */
  2116. #define B1WAT_10 0xA0000000 /* Bank 1 Write Access Time = 10 cycles */
  2117. #define B1WAT_11 0xB0000000 /* Bank 1 Write Access Time = 11 cycles */
  2118. #define B1WAT_12 0xC0000000 /* Bank 1 Write Access Time = 12 cycles */
  2119. #define B1WAT_13 0xD0000000 /* Bank 1 Write Access Time = 13 cycles */
  2120. #define B1WAT_14 0xE0000000 /* Bank 1 Write Access Time = 14 cycles */
  2121. #define B1WAT_15 0xF0000000 /* Bank 1 Write Access Time = 15 cycles */
  2122. /* EBIU_AMBCTL1 Masks */
  2123. #define B2RDYEN 0x00000001 /* Bank 2 RDY Enable, 0=disable, 1=enable */
  2124. #define B2RDYPOL 0x00000002 /* Bank 2 RDY Active high, 0=active low, 1=active high */
  2125. #define B2TT_1 0x00000004 /* Bank 2 Transition Time from Read to Write = 1 cycle */
  2126. #define B2TT_2 0x00000008 /* Bank 2 Transition Time from Read to Write = 2 cycles */
  2127. #define B2TT_3 0x0000000C /* Bank 2 Transition Time from Read to Write = 3 cycles */
  2128. #define B2TT_4 0x00000000 /* Bank 2 Transition Time from Read to Write = 4 cycles */
  2129. #define B2ST_1 0x00000010 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 1 cycle */
  2130. #define B2ST_2 0x00000020 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 2 cycles */
  2131. #define B2ST_3 0x00000030 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 3 cycles */
  2132. #define B2ST_4 0x00000000 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 4 cycles */
  2133. #define B2HT_1 0x00000040 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 1 cycle */
  2134. #define B2HT_2 0x00000080 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 2 cycles */
  2135. #define B2HT_3 0x000000C0 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 3 cycles */
  2136. #define B2HT_0 0x00000000 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 0 cycles */
  2137. #define B2RAT_1 0x00000100 /* Bank 2 Read Access Time = 1 cycle */
  2138. #define B2RAT_2 0x00000200 /* Bank 2 Read Access Time = 2 cycles */
  2139. #define B2RAT_3 0x00000300 /* Bank 2 Read Access Time = 3 cycles */
  2140. #define B2RAT_4 0x00000400 /* Bank 2 Read Access Time = 4 cycles */
  2141. #define B2RAT_5 0x00000500 /* Bank 2 Read Access Time = 5 cycles */
  2142. #define B2RAT_6 0x00000600 /* Bank 2 Read Access Time = 6 cycles */
  2143. #define B2RAT_7 0x00000700 /* Bank 2 Read Access Time = 7 cycles */
  2144. #define B2RAT_8 0x00000800 /* Bank 2 Read Access Time = 8 cycles */
  2145. #define B2RAT_9 0x00000900 /* Bank 2 Read Access Time = 9 cycles */
  2146. #define B2RAT_10 0x00000A00 /* Bank 2 Read Access Time = 10 cycles */
  2147. #define B2RAT_11 0x00000B00 /* Bank 2 Read Access Time = 11 cycles */
  2148. #define B2RAT_12 0x00000C00 /* Bank 2 Read Access Time = 12 cycles */
  2149. #define B2RAT_13 0x00000D00 /* Bank 2 Read Access Time = 13 cycles */
  2150. #define B2RAT_14 0x00000E00 /* Bank 2 Read Access Time = 14 cycles */
  2151. #define B2RAT_15 0x00000F00 /* Bank 2 Read Access Time = 15 cycles */
  2152. #define B2WAT_1 0x00001000 /* Bank 2 Write Access Time = 1 cycle */
  2153. #define B2WAT_2 0x00002000 /* Bank 2 Write Access Time = 2 cycles */
  2154. #define B2WAT_3 0x00003000 /* Bank 2 Write Access Time = 3 cycles */
  2155. #define B2WAT_4 0x00004000 /* Bank 2 Write Access Time = 4 cycles */
  2156. #define B2WAT_5 0x00005000 /* Bank 2 Write Access Time = 5 cycles */
  2157. #define B2WAT_6 0x00006000 /* Bank 2 Write Access Time = 6 cycles */
  2158. #define B2WAT_7 0x00007000 /* Bank 2 Write Access Time = 7 cycles */
  2159. #define B2WAT_8 0x00008000 /* Bank 2 Write Access Time = 8 cycles */
  2160. #define B2WAT_9 0x00009000 /* Bank 2 Write Access Time = 9 cycles */
  2161. #define B2WAT_10 0x0000A000 /* Bank 2 Write Access Time = 10 cycles */
  2162. #define B2WAT_11 0x0000B000 /* Bank 2 Write Access Time = 11 cycles */
  2163. #define B2WAT_12 0x0000C000 /* Bank 2 Write Access Time = 12 cycles */
  2164. #define B2WAT_13 0x0000D000 /* Bank 2 Write Access Time = 13 cycles */
  2165. #define B2WAT_14 0x0000E000 /* Bank 2 Write Access Time = 14 cycles */
  2166. #define B2WAT_15 0x0000F000 /* Bank 2 Write Access Time = 15 cycles */
  2167. #define B3RDYEN 0x00010000 /* Bank 3 RDY enable, 0=disable, 1=enable */
  2168. #define B3RDYPOL 0x00020000 /* Bank 3 RDY Active high, 0=active low, 1=active high */
  2169. #define B3TT_1 0x00040000 /* Bank 3 Transition Time from Read to Write = 1 cycle */
  2170. #define B3TT_2 0x00080000 /* Bank 3 Transition Time from Read to Write = 2 cycles */
  2171. #define B3TT_3 0x000C0000 /* Bank 3 Transition Time from Read to Write = 3 cycles */
  2172. #define B3TT_4 0x00000000 /* Bank 3 Transition Time from Read to Write = 4 cycles */
  2173. #define B3ST_1 0x00100000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 1 cycle */
  2174. #define B3ST_2 0x00200000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 2 cycles */
  2175. #define B3ST_3 0x00300000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 3 cycles */
  2176. #define B3ST_4 0x00000000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 4 cycles */
  2177. #define B3HT_1 0x00400000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 1 cycle */
  2178. #define B3HT_2 0x00800000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 2 cycles */
  2179. #define B3HT_3 0x00C00000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 3 cycles */
  2180. #define B3HT_0 0x00000000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 0 cycles */
  2181. #define B3RAT_1 0x01000000 /* Bank 3 Read Access Time = 1 cycle */
  2182. #define B3RAT_2 0x02000000 /* Bank 3 Read Access Time = 2 cycles */
  2183. #define B3RAT_3 0x03000000 /* Bank 3 Read Access Time = 3 cycles */
  2184. #define B3RAT_4 0x04000000 /* Bank 3 Read Access Time = 4 cycles */
  2185. #define B3RAT_5 0x05000000 /* Bank 3 Read Access Time = 5 cycles */
  2186. #define B3RAT_6 0x06000000 /* Bank 3 Read Access Time = 6 cycles */
  2187. #define B3RAT_7 0x07000000 /* Bank 3 Read Access Time = 7 cycles */
  2188. #define B3RAT_8 0x08000000 /* Bank 3 Read Access Time = 8 cycles */
  2189. #define B3RAT_9 0x09000000 /* Bank 3 Read Access Time = 9 cycles */
  2190. #define B3RAT_10 0x0A000000 /* Bank 3 Read Access Time = 10 cycles */
  2191. #define B3RAT_11 0x0B000000 /* Bank 3 Read Access Time = 11 cycles */
  2192. #define B3RAT_12 0x0C000000 /* Bank 3 Read Access Time = 12 cycles */
  2193. #define B3RAT_13 0x0D000000 /* Bank 3 Read Access Time = 13 cycles */
  2194. #define B3RAT_14 0x0E000000 /* Bank 3 Read Access Time = 14 cycles */
  2195. #define B3RAT_15 0x0F000000 /* Bank 3 Read Access Time = 15 cycles */
  2196. #define B3WAT_1 0x10000000 /* Bank 3 Write Access Time = 1 cycle */
  2197. #define B3WAT_2 0x20000000 /* Bank 3 Write Access Time = 2 cycles */
  2198. #define B3WAT_3 0x30000000 /* Bank 3 Write Access Time = 3 cycles */
  2199. #define B3WAT_4 0x40000000 /* Bank 3 Write Access Time = 4 cycles */
  2200. #define B3WAT_5 0x50000000 /* Bank 3 Write Access Time = 5 cycles */
  2201. #define B3WAT_6 0x60000000 /* Bank 3 Write Access Time = 6 cycles */
  2202. #define B3WAT_7 0x70000000 /* Bank 3 Write Access Time = 7 cycles */
  2203. #define B3WAT_8 0x80000000 /* Bank 3 Write Access Time = 8 cycles */
  2204. #define B3WAT_9 0x90000000 /* Bank 3 Write Access Time = 9 cycles */
  2205. #define B3WAT_10 0xA0000000 /* Bank 3 Write Access Time = 10 cycles */
  2206. #define B3WAT_11 0xB0000000 /* Bank 3 Write Access Time = 11 cycles */
  2207. #define B3WAT_12 0xC0000000 /* Bank 3 Write Access Time = 12 cycles */
  2208. #define B3WAT_13 0xD0000000 /* Bank 3 Write Access Time = 13 cycles */
  2209. #define B3WAT_14 0xE0000000 /* Bank 3 Write Access Time = 14 cycles */
  2210. #define B3WAT_15 0xF0000000 /* Bank 3 Write Access Time = 15 cycles */
  2211. /* ********************** SDRAM CONTROLLER MASKS *************************** */
  2212. /* EBIU_SDGCTL Masks */
  2213. #define SCTLE 0x00000001 /* Enable SCLK[0], /SRAS, /SCAS, /SWE, SDQM[3:0] */
  2214. #define CL_2 0x00000008 /* SDRAM CAS latency = 2 cycles */
  2215. #define CL_3 0x0000000C /* SDRAM CAS latency = 3 cycles */
  2216. #define PFE 0x00000010 /* Enable SDRAM prefetch */
  2217. #define PFP 0x00000020 /* Prefetch has priority over AMC requests */
  2218. #define PASR_ALL 0x00000000 /* All 4 SDRAM Banks Refreshed In Self-Refresh */
  2219. #define PASR_B0_B1 0x00000010 /* SDRAM Banks 0 and 1 Are Refreshed In Self-Refresh */
  2220. #define PASR_B0 0x00000020 /* Only SDRAM Bank 0 Is Refreshed In Self-Refresh */
  2221. #define TRAS_1 0x00000040 /* SDRAM tRAS = 1 cycle */
  2222. #define TRAS_2 0x00000080 /* SDRAM tRAS = 2 cycles */
  2223. #define TRAS_3 0x000000C0 /* SDRAM tRAS = 3 cycles */
  2224. #define TRAS_4 0x00000100 /* SDRAM tRAS = 4 cycles */
  2225. #define TRAS_5 0x00000140 /* SDRAM tRAS = 5 cycles */
  2226. #define TRAS_6 0x00000180 /* SDRAM tRAS = 6 cycles */
  2227. #define TRAS_7 0x000001C0 /* SDRAM tRAS = 7 cycles */
  2228. #define TRAS_8 0x00000200 /* SDRAM tRAS = 8 cycles */
  2229. #define TRAS_9 0x00000240 /* SDRAM tRAS = 9 cycles */
  2230. #define TRAS_10 0x00000280 /* SDRAM tRAS = 10 cycles */
  2231. #define TRAS_11 0x000002C0 /* SDRAM tRAS = 11 cycles */
  2232. #define TRAS_12 0x00000300 /* SDRAM tRAS = 12 cycles */
  2233. #define TRAS_13 0x00000340 /* SDRAM tRAS = 13 cycles */
  2234. #define TRAS_14 0x00000380 /* SDRAM tRAS = 14 cycles */
  2235. #define TRAS_15 0x000003C0 /* SDRAM tRAS = 15 cycles */
  2236. #define TRP_1 0x00000800 /* SDRAM tRP = 1 cycle */
  2237. #define TRP_2 0x00001000 /* SDRAM tRP = 2 cycles */
  2238. #define TRP_3 0x00001800 /* SDRAM tRP = 3 cycles */
  2239. #define TRP_4 0x00002000 /* SDRAM tRP = 4 cycles */
  2240. #define TRP_5 0x00002800 /* SDRAM tRP = 5 cycles */
  2241. #define TRP_6 0x00003000 /* SDRAM tRP = 6 cycles */
  2242. #define TRP_7 0x00003800 /* SDRAM tRP = 7 cycles */
  2243. #define TRCD_1 0x00008000 /* SDRAM tRCD = 1 cycle */
  2244. #define TRCD_2 0x00010000 /* SDRAM tRCD = 2 cycles */
  2245. #define TRCD_3 0x00018000 /* SDRAM tRCD = 3 cycles */
  2246. #define TRCD_4 0x00020000 /* SDRAM tRCD = 4 cycles */
  2247. #define TRCD_5 0x00028000 /* SDRAM tRCD = 5 cycles */
  2248. #define TRCD_6 0x00030000 /* SDRAM tRCD = 6 cycles */
  2249. #define TRCD_7 0x00038000 /* SDRAM tRCD = 7 cycles */
  2250. #define TWR_1 0x00080000 /* SDRAM tWR = 1 cycle */
  2251. #define TWR_2 0x00100000 /* SDRAM tWR = 2 cycles */
  2252. #define TWR_3 0x00180000 /* SDRAM tWR = 3 cycles */
  2253. #define PUPSD 0x00200000 /*Power-up start delay */
  2254. #define PSM 0x00400000 /* SDRAM power-up sequence = Precharge, mode register set, 8 CBR refresh cycles */
  2255. #define PSS 0x00800000 /* enable SDRAM power-up sequence on next SDRAM access */
  2256. #define SRFS 0x01000000 /* Start SDRAM self-refresh mode */
  2257. #define EBUFE 0x02000000 /* Enable external buffering timing */
  2258. #define FBBRW 0x04000000 /* Fast back-to-back read write enable */
  2259. #define EMREN 0x10000000 /* Extended mode register enable */
  2260. #define TCSR 0x20000000 /* Temp compensated self refresh value 85 deg C */
  2261. #define CDDBG 0x40000000 /* Tristate SDRAM controls during bus grant */
  2262. /* EBIU_SDBCTL Masks */
  2263. #define EBE 0x00000001 /* Enable SDRAM external bank */
  2264. #define EBSZ_16 0x00000000 /* SDRAM external bank size = 16MB */
  2265. #define EBSZ_32 0x00000002 /* SDRAM external bank size = 32MB */
  2266. #define EBSZ_64 0x00000004 /* SDRAM external bank size = 64MB */
  2267. #define EBSZ_128 0x00000006 /* SDRAM external bank size = 128MB */
  2268. #define EBSZ_256 0x00000008 /* SDRAM External Bank Size = 256MB */
  2269. #define EBSZ_512 0x0000000A /* SDRAM External Bank Size = 512MB */
  2270. #define EBCAW_8 0x00000000 /* SDRAM external bank column address width = 8 bits */
  2271. #define EBCAW_9 0x00000010 /* SDRAM external bank column address width = 9 bits */
  2272. #define EBCAW_10 0x00000020 /* SDRAM external bank column address width = 9 bits */
  2273. #define EBCAW_11 0x00000030 /* SDRAM external bank column address width = 9 bits */
  2274. /* EBIU_SDSTAT Masks */
  2275. #define SDCI 0x00000001 /* SDRAM controller is idle */
  2276. #define SDSRA 0x00000002 /* SDRAM SDRAM self refresh is active */
  2277. #define SDPUA 0x00000004 /* SDRAM power up active */
  2278. #define SDRS 0x00000008 /* SDRAM is in reset state */
  2279. #define SDEASE 0x00000010 /* SDRAM EAB sticky error status - W1C */
  2280. #define BGSTAT 0x00000020 /* Bus granted */
  2281. /* ******************** TWO-WIRE INTERFACE (TWIx) MASKS ***********************/
  2282. /* TWIx_CLKDIV Macros (Use: *pTWIx_CLKDIV = CLKLOW(x)|CLKHI(y); ) */
  2283. #ifdef _MISRA_RULES
  2284. #define CLKLOW(x) ((x) & 0xFFu) /* Periods Clock Is Held Low */
  2285. #define CLKHI(y) (((y)&0xFFu)<<0x8) /* Periods Before New Clock Low */
  2286. #else
  2287. #define CLKLOW(x) ((x) & 0xFF) /* Periods Clock Is Held Low */
  2288. #define CLKHI(y) (((y)&0xFF)<<0x8) /* Periods Before New Clock Low */
  2289. #endif /* _MISRA_RULES */
  2290. /* TWIx_PRESCALE Masks */
  2291. #define PRESCALE 0x007F /* SCLKs Per Internal Time Reference (10MHz) */
  2292. #define TWI_ENA 0x0080 /* TWI Enable */
  2293. #define SCCB 0x0200 /* SCCB Compatibility Enable */
  2294. /* TWIx_SLAVE_CTRL Masks */
  2295. #define SEN 0x0001 /* Slave Enable */
  2296. #define SADD_LEN 0x0002 /* Slave Address Length */
  2297. #define STDVAL 0x0004 /* Slave Transmit Data Valid */
  2298. #define NAK 0x0008 /* NAK/ACK* Generated At Conclusion Of Transfer */
  2299. #define GEN 0x0010 /* General Call Adrress Matching Enabled */
  2300. /* TWIx_SLAVE_STAT Masks */
  2301. #define SDIR 0x0001 /* Slave Transfer Direction (Transmit/Receive*) */
  2302. #define GCALL 0x0002 /* General Call Indicator */
  2303. /* TWIx_MASTER_CTRL Masks */
  2304. #define MEN 0x0001 /* Master Mode Enable */
  2305. #define MADD_LEN 0x0002 /* Master Address Length */
  2306. #define MDIR 0x0004 /* Master Transmit Direction (RX/TX*) */
  2307. #define FAST 0x0008 /* Use Fast Mode Timing Specs */
  2308. #define STOP 0x0010 /* Issue Stop Condition */
  2309. #define RSTART 0x0020 /* Repeat Start or Stop* At End Of Transfer */
  2310. #define DCNT 0x3FC0 /* Data Bytes To Transfer */
  2311. #define SDAOVR 0x4000 /* Serial Data Override */
  2312. #define SCLOVR 0x8000 /* Serial Clock Override */
  2313. /* TWIx_MASTER_STAT Masks */
  2314. #define MPROG 0x0001 /* Master Transfer In Progress */
  2315. #define LOSTARB 0x0002 /* Lost Arbitration Indicator (Xfer Aborted) */
  2316. #define ANAK 0x0004 /* Address Not Acknowledged */
  2317. #define DNAK 0x0008 /* Data Not Acknowledged */
  2318. #define BUFRDERR 0x0010 /* Buffer Read Error */
  2319. #define BUFWRERR 0x0020 /* Buffer Write Error */
  2320. #define SDASEN 0x0040 /* Serial Data Sense */
  2321. #define SCLSEN 0x0080 /* Serial Clock Sense */
  2322. #define BUSBUSY 0x0100 /* Bus Busy Indicator */
  2323. /* TWIx_INT_SRC and TWIx_INT_ENABLE Masks */
  2324. #define SINIT 0x0001 /* Slave Transfer Initiated */
  2325. #define SCOMP 0x0002 /* Slave Transfer Complete */
  2326. #define SERR 0x0004 /* Slave Transfer Error */
  2327. #define SOVF 0x0008 /* Slave Overflow */
  2328. #define MCOMP 0x0010 /* Master Transfer Complete */
  2329. #define MERR 0x0020 /* Master Transfer Error */
  2330. #define XMTSERV 0x0040 /* Transmit FIFO Service */
  2331. #define RCVSERV 0x0080 /* Receive FIFO Service */
  2332. /* TWIx_FIFO_CTRL Masks */
  2333. #define XMTFLUSH 0x0001 /* Transmit Buffer Flush */
  2334. #define RCVFLUSH 0x0002 /* Receive Buffer Flush */
  2335. #define XMTINTLEN 0x0004 /* Transmit Buffer Interrupt Length */
  2336. #define RCVINTLEN 0x0008 /* Receive Buffer Interrupt Length */
  2337. /* TWIx_FIFO_STAT Masks */
  2338. #define XMTSTAT 0x0003 /* Transmit FIFO Status */
  2339. #define XMT_EMPTY 0x0000 /* Transmit FIFO Empty */
  2340. #define XMT_HALF 0x0001 /* Transmit FIFO Has 1 Byte To Write */
  2341. #define XMT_FULL 0x0003 /* Transmit FIFO Full (2 Bytes To Write) */
  2342. #define RCVSTAT 0x000C /* Receive FIFO Status */
  2343. #define RCV_EMPTY 0x0000 /* Receive FIFO Empty */
  2344. #define RCV_HALF 0x0004 /* Receive FIFO Has 1 Byte To Read */
  2345. #define RCV_FULL 0x000C /* Receive FIFO Full (2 Bytes To Read) */
  2346. /********************************* MXVR MASKS ****************************************/
  2347. /* MXVR_CONFIG Masks */
  2348. #define MXVREN 0x00000001lu
  2349. #define MMSM 0x00000002lu
  2350. #define ACTIVE 0x00000004lu
  2351. #define SDELAY 0x00000008lu
  2352. #define NCMRXEN 0x00000010lu
  2353. #define RWRRXEN 0x00000020lu
  2354. #define MTXEN 0x00000040lu
  2355. #define MTXON 0x00000080lu /*legacy*/
  2356. #define MTXONB 0x00000080lu
  2357. #define EPARITY 0x00000100lu
  2358. #define MSB 0x00001E00lu
  2359. #define APRXEN 0x00002000lu
  2360. #define WAKEUP 0x00004000lu
  2361. #define LMECH 0x00008000lu
  2362. #ifdef _MISRA_RULES
  2363. #define SET_MSB(x) (((x)&0xFu) << 0x9)
  2364. #else
  2365. #define SET_MSB(x) (((x)&0xF) << 0x9)
  2366. #endif /* _MISRA_RULES */
  2367. /* MXVR_PLL_CTL_0 Masks */
  2368. #define MXTALCEN 0x00000001lu
  2369. #define MXTALFEN 0x00000002lu
  2370. #define MPLLMS 0x00000008lu
  2371. #define MXTALMUL 0x00000030lu
  2372. #define MPLLEN 0x00000040lu
  2373. #define MPLLEN0 0x00000040lu /* legacy */
  2374. #define MPLLEN1 0x00000080lu /* legacy */
  2375. #define MMCLKEN 0x00000100lu
  2376. #define MMCLKMUL 0x00001E00lu
  2377. #define MPLLRSTB 0x00002000lu
  2378. #define MPLLRSTB0 0x00002000lu /* legacy */
  2379. #define MPLLRSTB1 0x00004000lu /* legacy */
  2380. #define MBCLKEN 0x00010000lu
  2381. #define MBCLKDIV 0x001E0000lu
  2382. #define MPLLCDR 0x00200000lu
  2383. #define MPLLCDR0 0x00200000lu /* legacy */
  2384. #define MPLLCDR1 0x00400000lu /* legacy */
  2385. #define INVRX 0x00800000lu
  2386. #define MFSEN 0x01000000lu
  2387. #define MFSDIV 0x1E000000lu
  2388. #define MFSSEL 0x60000000lu
  2389. #define MFSSYNC 0x80000000lu
  2390. #define MXTALMUL_256FS 0x00000000lu /* legacy */
  2391. #define MXTALMUL_384FS 0x00000010lu /* legacy */
  2392. #define MXTALMUL_512FS 0x00000020lu /* legacy */
  2393. #define MXTALMUL_1024FS 0x00000030lu
  2394. #define MMCLKMUL_1024FS 0x00000000lu
  2395. #define MMCLKMUL_512FS 0x00000200lu
  2396. #define MMCLKMUL_256FS 0x00000400lu
  2397. #define MMCLKMUL_128FS 0x00000600lu
  2398. #define MMCLKMUL_64FS 0x00000800lu
  2399. #define MMCLKMUL_32FS 0x00000A00lu
  2400. #define MMCLKMUL_16FS 0x00000C00lu
  2401. #define MMCLKMUL_8FS 0x00000E00lu
  2402. #define MMCLKMUL_4FS 0x00001000lu
  2403. #define MMCLKMUL_2FS 0x00001200lu
  2404. #define MMCLKMUL_1FS 0x00001400lu
  2405. #define MMCLKMUL_1536FS 0x00001A00lu
  2406. #define MMCLKMUL_768FS 0x00001C00lu
  2407. #define MMCLKMUL_384FS 0x00001E00lu
  2408. #define MBCLKDIV_DIV2 0x00020000lu
  2409. #define MBCLKDIV_DIV4 0x00040000lu
  2410. #define MBCLKDIV_DIV8 0x00060000lu
  2411. #define MBCLKDIV_DIV16 0x00080000lu
  2412. #define MBCLKDIV_DIV32 0x000A0000lu
  2413. #define MBCLKDIV_DIV64 0x000C0000lu
  2414. #define MBCLKDIV_DIV128 0x000E0000lu
  2415. #define MBCLKDIV_DIV256 0x00100000lu
  2416. #define MBCLKDIV_DIV512 0x00120000lu
  2417. #define MBCLKDIV_DIV1024 0x00140000lu
  2418. #define MFSDIV_DIV2 0x02000000lu
  2419. #define MFSDIV_DIV4 0x04000000lu
  2420. #define MFSDIV_DIV8 0x06000000lu
  2421. #define MFSDIV_DIV16 0x08000000lu
  2422. #define MFSDIV_DIV32 0x0A000000lu
  2423. #define MFSDIV_DIV64 0x0C000000lu
  2424. #define MFSDIV_DIV128 0x0E000000lu
  2425. #define MFSDIV_DIV256 0x10000000lu
  2426. #define MFSDIV_DIV512 0x12000000lu
  2427. #define MFSDIV_DIV1024 0x14000000lu
  2428. #define MFSSEL_CLOCK 0x00000000lu
  2429. #define MFSSEL_PULSE_HI 0x20000000lu
  2430. #define MFSSEL_PULSE_LO 0x40000000lu
  2431. /* MXVR_PLL_CTL_1 Masks */
  2432. #define MSTO 0x00000001lu
  2433. #define MSTO0 0x00000001lu /* legacy */
  2434. #define MHOGGD 0x00000004lu
  2435. #define MHOGGD0 0x00000004lu /* legacy */
  2436. #define MHOGGD1 0x00000008lu /* legacy */
  2437. #define MSHAPEREN 0x00000010lu
  2438. #define MSHAPEREN0 0x00000010lu /* legacy */
  2439. #define MSHAPEREN1 0x00000020lu /* legacy */
  2440. #define MPLLCNTEN 0x00008000lu
  2441. #define MPLLCNT 0xFFFF0000lu
  2442. #ifdef _MISRA_RULES
  2443. #define SET_MPLLCNT(x) (((x)&0xFFFFu) << 0x10)
  2444. #else
  2445. #define SET_MPLLCNT(x) (((x)&0xFFFF) << 0x10)
  2446. #endif /* _MISRA_RULES */
  2447. /* MXVR_PLL_CTL_2 Masks */
  2448. #define MSHAPERSEL 0x00000007lu
  2449. #define MCPSEL 0x000000E0lu
  2450. /* MXVR_INT_STAT_0 Masks */
  2451. #define NI2A 0x00000001lu
  2452. #define NA2I 0x00000002lu
  2453. #define SBU2L 0x00000004lu
  2454. #define SBL2U 0x00000008lu
  2455. #define PRU 0x00000010lu
  2456. #define MPRU 0x00000020lu
  2457. #define DRU 0x00000040lu
  2458. #define MDRU 0x00000080lu
  2459. #define SBU 0x00000100lu
  2460. #define ATU 0x00000200lu
  2461. #define FCZ0 0x00000400lu
  2462. #define FCZ1 0x00000800lu
  2463. #define PERR 0x00001000lu
  2464. #define MH2L 0x00002000lu
  2465. #define ML2H 0x00004000lu
  2466. #define WUP 0x00008000lu
  2467. #define FU2L 0x00010000lu
  2468. #define FL2U 0x00020000lu
  2469. #define BU2L 0x00040000lu
  2470. #define BL2U 0x00080000lu
  2471. #define PCZ 0x00400000lu
  2472. #define FERR 0x00800000lu
  2473. #define CMR 0x01000000lu
  2474. #define CMROF 0x02000000lu
  2475. #define CMTS 0x04000000lu
  2476. #define CMTC 0x08000000lu
  2477. #define RWRC 0x10000000lu
  2478. #define BCZ 0x20000000lu
  2479. #define BMERR 0x40000000lu
  2480. #define DERR 0x80000000lu
  2481. /* MXVR_INT_EN_0 Masks */
  2482. #define NI2AEN NI2A
  2483. #define NA2IEN NA2I
  2484. #define SBU2LEN SBU2L
  2485. #define SBL2UEN SBL2U
  2486. #define PRUEN PRU
  2487. #define MPRUEN MPRU
  2488. #define DRUEN DRU
  2489. #define MDRUEN MDRU
  2490. #define SBUEN SBU
  2491. #define ATUEN ATU
  2492. #define FCZ0EN FCZ0
  2493. #define FCZ1EN FCZ1
  2494. #define PERREN PERR
  2495. #define MH2LEN MH2L
  2496. #define ML2HEN ML2H
  2497. #define WUPEN WUP
  2498. #define FU2LEN FU2L
  2499. #define FL2UEN FL2U
  2500. #define BU2LEN BU2L
  2501. #define BL2UEN BL2U
  2502. #define PCZEN PCZ
  2503. #define FERREN FERR
  2504. #define CMREN CMR
  2505. #define CMROFEN CMROF
  2506. #define CMTSEN CMTS
  2507. #define CMTCEN CMTC
  2508. #define RWRCEN RWRC
  2509. #define BCZEN BCZ
  2510. #define BMERREN BMERR
  2511. #define DERREN DERR
  2512. /* MXVR_INT_STAT_1 Masks */
  2513. #define APR 0x00000004lu
  2514. #define APROF 0x00000008lu
  2515. #define APTS 0x00000040lu
  2516. #define APTC 0x00000080lu
  2517. #define APRCE 0x00000400lu
  2518. #define APRPE 0x00000800lu
  2519. #define HDONE0 0x00000001lu
  2520. #define DONE0 0x00000002lu
  2521. #define HDONE1 0x00000010lu
  2522. #define DONE1 0x00000020lu
  2523. #define HDONE2 0x00000100lu
  2524. #define DONE2 0x00000200lu
  2525. #define HDONE3 0x00001000lu
  2526. #define DONE3 0x00002000lu
  2527. #define HDONE4 0x00010000lu
  2528. #define DONE4 0x00020000lu
  2529. #define HDONE5 0x00100000lu
  2530. #define DONE5 0x00200000lu
  2531. #define HDONE6 0x01000000lu
  2532. #define DONE6 0x02000000lu
  2533. #define HDONE7 0x10000000lu
  2534. #define DONE7 0x20000000lu
  2535. #define DONEX(x) (0x00000002 << (4 * (x)))
  2536. #define HDONEX(x) (0x00000001 << (4 * (x)))
  2537. /* MXVR_INT_EN_1 Masks */
  2538. #define APREN APR
  2539. #define APROFEN APROF
  2540. #define APTSEN APTS
  2541. #define APTCEN APTC
  2542. #define APRCEEN APRCE
  2543. #define APRPEEN APRPE
  2544. #define HDONEEN0 HDONE0
  2545. #define DONEEN0 DONE0
  2546. #define HDONEEN1 HDONE1
  2547. #define DONEEN1 DONE1
  2548. #define HDONEEN2 HDONE2
  2549. #define DONEEN2 DONE2
  2550. #define HDONEEN3 HDONE3
  2551. #define DONEEN3 DONE3
  2552. #define HDONEEN4 HDONE4
  2553. #define DONEEN4 DONE4
  2554. #define HDONEEN5 HDONE5
  2555. #define DONEEN5 DONE5
  2556. #define HDONEEN6 HDONE6
  2557. #define DONEEN6 DONE6
  2558. #define HDONEEN7 HDONE7
  2559. #define DONEEN7 DONE7
  2560. #define DONEENX(x) (0x00000002 << (4 * (x)))
  2561. #define HDONEENX(x) (0x00000001 << (4 * (x)))
  2562. /* MXVR_STATE_0 Masks */
  2563. #define NACT 0x00000001lu
  2564. #define SBLOCK 0x00000002lu
  2565. #define PFDLOCK 0x00000004lu
  2566. #define PFDLOCK0 0x00000004lu /* legacy */
  2567. #define PDD 0x00000008lu
  2568. #define PDD0 0x00000008lu /* legacy */
  2569. #define PVCO 0x00000010lu
  2570. #define PVCO0 0x00000010lu /* legacy */
  2571. #define PFDLOCK1 0x00000020lu /* legacy */
  2572. #define PDD1 0x00000040lu /* legacy */
  2573. #define PVCO1 0x00000080lu /* legacy */
  2574. #define APBSY 0x00000100lu
  2575. #define APARB 0x00000200lu
  2576. #define APTX 0x00000400lu
  2577. #define APRX 0x00000800lu
  2578. #define CMBSY 0x00001000lu
  2579. #define CMARB 0x00002000lu
  2580. #define CMTX 0x00004000lu
  2581. #define CMRX 0x00008000lu
  2582. #define MRXONB 0x00010000lu
  2583. #define RGSIP 0x00020000lu
  2584. #define DALIP 0x00040000lu
  2585. #define ALIP 0x00080000lu
  2586. #define RRDIP 0x00100000lu
  2587. #define RWRIP 0x00200000lu
  2588. #define FLOCK 0x00400000lu
  2589. #define BLOCK 0x00800000lu
  2590. #define RSB 0x0F000000lu
  2591. #define DERRNUM 0xF0000000lu
  2592. /* MXVR_STATE_1 Masks */
  2593. #define STXNUMB 0x0000000Flu
  2594. #define SRXNUMB 0x000000F0lu
  2595. #define APCONT 0x00000100lu
  2596. #define DMAACTIVEX 0x00FF0000lu
  2597. #define DMAACTIVE0 0x00010000lu
  2598. #define DMAACTIVE1 0x00020000lu
  2599. #define DMAACTIVE2 0x00040000lu
  2600. #define DMAACTIVE3 0x00080000lu
  2601. #define DMAACTIVE4 0x00100000lu
  2602. #define DMAACTIVE5 0x00200000lu
  2603. #define DMAACTIVE6 0x00400000lu
  2604. #define DMAACTIVE7 0x00800000lu
  2605. #define DMAPMENX 0xFF000000lu
  2606. #define DMAPMEN0 0x01000000lu
  2607. #define DMAPMEN1 0x02000000lu
  2608. #define DMAPMEN2 0x04000000lu
  2609. #define DMAPMEN3 0x08000000lu
  2610. #define DMAPMEN4 0x10000000lu
  2611. #define DMAPMEN5 0x20000000lu
  2612. #define DMAPMEN6 0x40000000lu
  2613. #define DMAPMEN7 0x80000000lu
  2614. /* MXVR_POSITION Masks */
  2615. #define PVALID 0x8000
  2616. #define POSITION 0x003F
  2617. /* MXVR_MAX_POSITION Masks */
  2618. #define MPVALID 0x8000
  2619. #define MPOSITION 0x003F
  2620. /* MXVR_DELAY Masks */
  2621. #define DVALID 0x8000
  2622. #define DELAY 0x003F
  2623. /* MXVR_MAX_DELAY Masks */
  2624. #define MDVALID 0x8000
  2625. #define MDELAY 0x003F
  2626. /* MXVR_LADDR Masks */
  2627. #define LVALID 0x80000000lu
  2628. #define LADDR 0x0000FFFFlu
  2629. /* MXVR_GADDR Masks */
  2630. #define GVALID 0x8000
  2631. #define GADDRL 0x00FF
  2632. /* MXVR_AADDR Masks */
  2633. #define AVALID 0x80000000lu
  2634. #define AADDR 0x0000FFFFlu
  2635. /* MXVR_ALLOC_0 Masks */
  2636. #define CIU0 0x00000080lu
  2637. #define CIU1 0x00008000lu
  2638. #define CIU2 0x00800000lu
  2639. #define CIU3 0x80000000lu
  2640. #define CL0 0x0000007Flu
  2641. #define CL1 0x00007F00lu
  2642. #define CL2 0x007F0000lu
  2643. #define CL3 0x7F000000lu
  2644. /* MXVR_ALLOC_1 Masks */
  2645. #define CIU4 0x00000080lu
  2646. #define CIU5 0x00008000lu
  2647. #define CIU6 0x00800000lu
  2648. #define CIU7 0x80000000lu
  2649. #define CL4 0x0000007Flu
  2650. #define CL5 0x00007F00lu
  2651. #define CL6 0x007F0000lu
  2652. #define CL7 0x7F000000lu
  2653. /* MXVR_ALLOC_2 Masks */
  2654. #define CIU8 0x00000080lu
  2655. #define CIU9 0x00008000lu
  2656. #define CIU10 0x00800000lu
  2657. #define CIU11 0x80000000lu
  2658. #define CL8 0x0000007Flu
  2659. #define CL9 0x00007F00lu
  2660. #define CL10 0x007F0000lu
  2661. #define CL11 0x7F000000lu
  2662. /* MXVR_ALLOC_3 Masks */
  2663. #define CIU12 0x00000080lu
  2664. #define CIU13 0x00008000lu
  2665. #define CIU14 0x00800000lu
  2666. #define CIU15 0x80000000lu
  2667. #define CL12 0x0000007Flu
  2668. #define CL13 0x00007F00lu
  2669. #define CL14 0x007F0000lu
  2670. #define CL15 0x7F000000lu
  2671. /* MXVR_ALLOC_4 Masks */
  2672. #define CIU16 0x00000080lu
  2673. #define CIU17 0x00008000lu
  2674. #define CIU18 0x00800000lu
  2675. #define CIU19 0x80000000lu
  2676. #define CL16 0x0000007Flu
  2677. #define CL17 0x00007F00lu
  2678. #define CL18 0x007F0000lu
  2679. #define CL19 0x7F000000lu
  2680. /* MXVR_ALLOC_5 Masks */
  2681. #define CIU20 0x00000080lu
  2682. #define CIU21 0x00008000lu
  2683. #define CIU22 0x00800000lu
  2684. #define CIU23 0x80000000lu
  2685. #define CL20 0x0000007Flu
  2686. #define CL21 0x00007F00lu
  2687. #define CL22 0x007F0000lu
  2688. #define CL23 0x7F000000lu
  2689. /* MXVR_ALLOC_6 Masks */
  2690. #define CIU24 0x00000080lu
  2691. #define CIU25 0x00008000lu
  2692. #define CIU26 0x00800000lu
  2693. #define CIU27 0x80000000lu
  2694. #define CL24 0x0000007Flu
  2695. #define CL25 0x00007F00lu
  2696. #define CL26 0x007F0000lu
  2697. #define CL27 0x7F000000lu
  2698. /* MXVR_ALLOC_7 Masks */
  2699. #define CIU28 0x00000080lu
  2700. #define CIU29 0x00008000lu
  2701. #define CIU30 0x00800000lu
  2702. #define CIU31 0x80000000lu
  2703. #define CL28 0x0000007Flu
  2704. #define CL29 0x00007F00lu
  2705. #define CL30 0x007F0000lu
  2706. #define CL31 0x7F000000lu
  2707. /* MXVR_ALLOC_8 Masks */
  2708. #define CIU32 0x00000080lu
  2709. #define CIU33 0x00008000lu
  2710. #define CIU34 0x00800000lu
  2711. #define CIU35 0x80000000lu
  2712. #define CL32 0x0000007Flu
  2713. #define CL33 0x00007F00lu
  2714. #define CL34 0x007F0000lu
  2715. #define CL35 0x7F000000lu
  2716. /* MXVR_ALLOC_9 Masks */
  2717. #define CIU36 0x00000080lu
  2718. #define CIU37 0x00008000lu
  2719. #define CIU38 0x00800000lu
  2720. #define CIU39 0x80000000lu
  2721. #define CL36 0x0000007Flu
  2722. #define CL37 0x00007F00lu
  2723. #define CL38 0x007F0000lu
  2724. #define CL39 0x7F000000lu
  2725. /* MXVR_ALLOC_10 Masks */
  2726. #define CIU40 0x00000080lu
  2727. #define CIU41 0x00008000lu
  2728. #define CIU42 0x00800000lu
  2729. #define CIU43 0x80000000lu
  2730. #define CL40 0x0000007Flu
  2731. #define CL41 0x00007F00lu
  2732. #define CL42 0x007F0000lu
  2733. #define CL43 0x7F000000lu
  2734. /* MXVR_ALLOC_11 Masks */
  2735. #define CIU44 0x00000080lu
  2736. #define CIU45 0x00008000lu
  2737. #define CIU46 0x00800000lu
  2738. #define CIU47 0x80000000lu
  2739. #define CL44 0x0000007Flu
  2740. #define CL45 0x00007F00lu
  2741. #define CL46 0x007F0000lu
  2742. #define CL47 0x7F000000lu
  2743. /* MXVR_ALLOC_12 Masks */
  2744. #define CIU48 0x00000080lu
  2745. #define CIU49 0x00008000lu
  2746. #define CIU50 0x00800000lu
  2747. #define CIU51 0x80000000lu
  2748. #define CL48 0x0000007Flu
  2749. #define CL49 0x00007F00lu
  2750. #define CL50 0x007F0000lu
  2751. #define CL51 0x7F000000lu
  2752. /* MXVR_ALLOC_13 Masks */
  2753. #define CIU52 0x00000080lu
  2754. #define CIU53 0x00008000lu
  2755. #define CIU54 0x00800000lu
  2756. #define CIU55 0x80000000lu
  2757. #define CL52 0x0000007Flu
  2758. #define CL53 0x00007F00lu
  2759. #define CL54 0x007F0000lu
  2760. #define CL55 0x7F000000lu
  2761. /* MXVR_ALLOC_14 Masks */
  2762. #define CIU56 0x00000080lu
  2763. #define CIU57 0x00008000lu
  2764. #define CIU58 0x00800000lu
  2765. #define CIU59 0x80000000lu
  2766. #define CL56 0x0000007Flu
  2767. #define CL57 0x00007F00lu
  2768. #define CL58 0x007F0000lu
  2769. #define CL59 0x7F000000lu
  2770. /* MXVR_SYNC_LCHAN_0 Masks */
  2771. #define LCHANPC0 0x0000000Flu
  2772. #define LCHANPC1 0x000000F0lu
  2773. #define LCHANPC2 0x00000F00lu
  2774. #define LCHANPC3 0x0000F000lu
  2775. #define LCHANPC4 0x000F0000lu
  2776. #define LCHANPC5 0x00F00000lu
  2777. #define LCHANPC6 0x0F000000lu
  2778. #define LCHANPC7 0xF0000000lu
  2779. /* MXVR_SYNC_LCHAN_1 Masks */
  2780. #define LCHANPC8 0x0000000Flu
  2781. #define LCHANPC9 0x000000F0lu
  2782. #define LCHANPC10 0x00000F00lu
  2783. #define LCHANPC11 0x0000F000lu
  2784. #define LCHANPC12 0x000F0000lu
  2785. #define LCHANPC13 0x00F00000lu
  2786. #define LCHANPC14 0x0F000000lu
  2787. #define LCHANPC15 0xF0000000lu
  2788. /* MXVR_SYNC_LCHAN_2 Masks */
  2789. #define LCHANPC16 0x0000000Flu
  2790. #define LCHANPC17 0x000000F0lu
  2791. #define LCHANPC18 0x00000F00lu
  2792. #define LCHANPC19 0x0000F000lu
  2793. #define LCHANPC20 0x000F0000lu
  2794. #define LCHANPC21 0x00F00000lu
  2795. #define LCHANPC22 0x0F000000lu
  2796. #define LCHANPC23 0xF0000000lu
  2797. /* MXVR_SYNC_LCHAN_3 Masks */
  2798. #define LCHANPC24 0x0000000Flu
  2799. #define LCHANPC25 0x000000F0lu
  2800. #define LCHANPC26 0x00000F00lu
  2801. #define LCHANPC27 0x0000F000lu
  2802. #define LCHANPC28 0x000F0000lu
  2803. #define LCHANPC29 0x00F00000lu
  2804. #define LCHANPC30 0x0F000000lu
  2805. #define LCHANPC31 0xF0000000lu
  2806. /* MXVR_SYNC_LCHAN_4 Masks */
  2807. #define LCHANPC32 0x0000000Flu
  2808. #define LCHANPC33 0x000000F0lu
  2809. #define LCHANPC34 0x00000F00lu
  2810. #define LCHANPC35 0x0000F000lu
  2811. #define LCHANPC36 0x000F0000lu
  2812. #define LCHANPC37 0x00F00000lu
  2813. #define LCHANPC38 0x0F000000lu
  2814. #define LCHANPC39 0xF0000000lu
  2815. /* MXVR_SYNC_LCHAN_5 Masks */
  2816. #define LCHANPC40 0x0000000Flu
  2817. #define LCHANPC41 0x000000F0lu
  2818. #define LCHANPC42 0x00000F00lu
  2819. #define LCHANPC43 0x0000F000lu
  2820. #define LCHANPC44 0x000F0000lu
  2821. #define LCHANPC45 0x00F00000lu
  2822. #define LCHANPC46 0x0F000000lu
  2823. #define LCHANPC47 0xF0000000lu
  2824. /* MXVR_SYNC_LCHAN_6 Masks */
  2825. #define LCHANPC48 0x0000000Flu
  2826. #define LCHANPC49 0x000000F0lu
  2827. #define LCHANPC50 0x00000F00lu
  2828. #define LCHANPC51 0x0000F000lu
  2829. #define LCHANPC52 0x000F0000lu
  2830. #define LCHANPC53 0x00F00000lu
  2831. #define LCHANPC54 0x0F000000lu
  2832. #define LCHANPC55 0xF0000000lu
  2833. /* MXVR_SYNC_LCHAN_7 Masks */
  2834. #define LCHANPC56 0x0000000Flu
  2835. #define LCHANPC57 0x000000F0lu
  2836. #define LCHANPC58 0x00000F00lu
  2837. #define LCHANPC59 0x0000F000lu
  2838. /* MXVR_DMAx_CONFIG Masks */
  2839. #define MDMAEN 0x00000001lu
  2840. #define DD 0x00000002lu
  2841. #define LCHAN 0x000003C0lu
  2842. #define BITSWAPEN 0x00000400lu
  2843. #define BYSWAPEN 0x00000800lu
  2844. #define MFLOW 0x00007000lu
  2845. #define FIXEDPM 0x00080000lu
  2846. #define STARTPAT 0x00300000lu
  2847. #define STOPPAT 0x00C00000lu
  2848. #define COUNTPOS 0x1C000000lu
  2849. #define DD_TX 0x00000000lu
  2850. #define DD_RX 0x00000002lu
  2851. #define LCHAN_0 0x00000000lu
  2852. #define LCHAN_1 0x00000040lu
  2853. #define LCHAN_2 0x00000080lu
  2854. #define LCHAN_3 0x000000C0lu
  2855. #define LCHAN_4 0x00000100lu
  2856. #define LCHAN_5 0x00000140lu
  2857. #define LCHAN_6 0x00000180lu
  2858. #define LCHAN_7 0x000001C0lu
  2859. #define MFLOW_STOP 0x00000000lu
  2860. #define MFLOW_AUTO 0x00001000lu
  2861. #define MFLOW_PVC 0x00002000lu
  2862. #define MFLOW_PSS 0x00003000lu
  2863. #define MFLOW_PFC 0x00004000lu
  2864. #define STARTPAT_0 0x00000000lu
  2865. #define STARTPAT_1 0x00100000lu
  2866. #define STOPPAT_0 0x00000000lu
  2867. #define STOPPAT_1 0x00400000lu
  2868. #define COUNTPOS_0 0x00000000lu
  2869. #define COUNTPOS_1 0x04000000lu
  2870. #define COUNTPOS_2 0x08000000lu
  2871. #define COUNTPOS_3 0x0C000000lu
  2872. #define COUNTPOS_4 0x10000000lu
  2873. #define COUNTPOS_5 0x14000000lu
  2874. #define COUNTPOS_6 0x18000000lu
  2875. #define COUNTPOS_7 0x1C000000lu
  2876. /* MXVR_AP_CTL Masks */
  2877. #define STARTAP 0x00000001lu
  2878. #define CANCELAP 0x00000002lu
  2879. #define RESETAP 0x00000004lu
  2880. #define APRBE0 0x00004000lu
  2881. #define APRBE1 0x00008000lu
  2882. #define APRBEX 0x0000C000lu
  2883. /* MXVR_CM_CTL Masks */
  2884. #define STARTCM 0x00000001lu
  2885. #define CANCELCM 0x00000002lu
  2886. #define CMRBEX 0xFFFF0000lu
  2887. #define CMRBE0 0x00010000lu
  2888. #define CMRBE1 0x00020000lu
  2889. #define CMRBE2 0x00040000lu
  2890. #define CMRBE3 0x00080000lu
  2891. #define CMRBE4 0x00100000lu
  2892. #define CMRBE5 0x00200000lu
  2893. #define CMRBE6 0x00400000lu
  2894. #define CMRBE7 0x00800000lu
  2895. #define CMRBE8 0x01000000lu
  2896. #define CMRBE9 0x02000000lu
  2897. #define CMRBE10 0x04000000lu
  2898. #define CMRBE11 0x08000000lu
  2899. #define CMRBE12 0x10000000lu
  2900. #define CMRBE13 0x20000000lu
  2901. #define CMRBE14 0x40000000lu
  2902. #define CMRBE15 0x80000000lu
  2903. /* MXVR_PAT_DATA_x Masks */
  2904. #define MATCH_DATA_0 0x000000FFlu
  2905. #define MATCH_DATA_1 0x0000FF00lu
  2906. #define MATCH_DATA_2 0x00FF0000lu
  2907. #define MATCH_DATA_3 0xFF000000lu
  2908. /* MXVR_PAT_EN_x Masks */
  2909. #define MATCH_EN_0_0 0x00000001lu
  2910. #define MATCH_EN_0_1 0x00000002lu
  2911. #define MATCH_EN_0_2 0x00000004lu
  2912. #define MATCH_EN_0_3 0x00000008lu
  2913. #define MATCH_EN_0_4 0x00000010lu
  2914. #define MATCH_EN_0_5 0x00000020lu
  2915. #define MATCH_EN_0_6 0x00000040lu
  2916. #define MATCH_EN_0_7 0x00000080lu
  2917. #define MATCH_EN_1_0 0x00000100lu
  2918. #define MATCH_EN_1_1 0x00000200lu
  2919. #define MATCH_EN_1_2 0x00000400lu
  2920. #define MATCH_EN_1_3 0x00000800lu
  2921. #define MATCH_EN_1_4 0x00001000lu
  2922. #define MATCH_EN_1_5 0x00002000lu
  2923. #define MATCH_EN_1_6 0x00004000lu
  2924. #define MATCH_EN_1_7 0x00008000lu
  2925. #define MATCH_EN_2_0 0x00010000lu
  2926. #define MATCH_EN_2_1 0x00020000lu
  2927. #define MATCH_EN_2_2 0x00040000lu
  2928. #define MATCH_EN_2_3 0x00080000lu
  2929. #define MATCH_EN_2_4 0x00100000lu
  2930. #define MATCH_EN_2_5 0x00200000lu
  2931. #define MATCH_EN_2_6 0x00400000lu
  2932. #define MATCH_EN_2_7 0x00800000lu
  2933. #define MATCH_EN_3_0 0x01000000lu
  2934. #define MATCH_EN_3_1 0x02000000lu
  2935. #define MATCH_EN_3_2 0x04000000lu
  2936. #define MATCH_EN_3_3 0x08000000lu
  2937. #define MATCH_EN_3_4 0x10000000lu
  2938. #define MATCH_EN_3_5 0x20000000lu
  2939. #define MATCH_EN_3_6 0x40000000lu
  2940. #define MATCH_EN_3_7 0x80000000lu
  2941. /* MXVR_ROUTING_0 Masks */
  2942. #define MUTE_CH0 0x00000080lu
  2943. #define MUTE_CH1 0x00008000lu
  2944. #define MUTE_CH2 0x00800000lu
  2945. #define MUTE_CH3 0x80000000lu
  2946. #define TX_CH0 0x0000007Flu
  2947. #define TX_CH1 0x00007F00lu
  2948. #define TX_CH2 0x007F0000lu
  2949. #define TX_CH3 0x7F000000lu
  2950. /* MXVR_ROUTING_1 Masks */
  2951. #define MUTE_CH4 0x00000080lu
  2952. #define MUTE_CH5 0x00008000lu
  2953. #define MUTE_CH6 0x00800000lu
  2954. #define MUTE_CH7 0x80000000lu
  2955. #define TX_CH4 0x0000007Flu
  2956. #define TX_CH5 0x00007F00lu
  2957. #define TX_CH6 0x007F0000lu
  2958. #define TX_CH7 0x7F000000lu
  2959. /* MXVR_ROUTING_2 Masks */
  2960. #define MUTE_CH8 0x00000080lu
  2961. #define MUTE_CH9 0x00008000lu
  2962. #define MUTE_CH10 0x00800000lu
  2963. #define MUTE_CH11 0x80000000lu
  2964. #define TX_CH8 0x0000007Flu
  2965. #define TX_CH9 0x00007F00lu
  2966. #define TX_CH10 0x007F0000lu
  2967. #define TX_CH11 0x7F000000lu
  2968. /* MXVR_ROUTING_3 Masks */
  2969. #define MUTE_CH12 0x00000080lu
  2970. #define MUTE_CH13 0x00008000lu
  2971. #define MUTE_CH14 0x00800000lu
  2972. #define MUTE_CH15 0x80000000lu
  2973. #define TX_CH12 0x0000007Flu
  2974. #define TX_CH13 0x00007F00lu
  2975. #define TX_CH14 0x007F0000lu
  2976. #define TX_CH15 0x7F000000lu
  2977. /* MXVR_ROUTING_4 Masks */
  2978. #define MUTE_CH16 0x00000080lu
  2979. #define MUTE_CH17 0x00008000lu
  2980. #define MUTE_CH18 0x00800000lu
  2981. #define MUTE_CH19 0x80000000lu
  2982. #define TX_CH16 0x0000007Flu
  2983. #define TX_CH17 0x00007F00lu
  2984. #define TX_CH18 0x007F0000lu
  2985. #define TX_CH19 0x7F000000lu
  2986. /* MXVR_ROUTING_5 Masks */
  2987. #define MUTE_CH20 0x00000080lu
  2988. #define MUTE_CH21 0x00008000lu
  2989. #define MUTE_CH22 0x00800000lu
  2990. #define MUTE_CH23 0x80000000lu
  2991. #define TX_CH20 0x0000007Flu
  2992. #define TX_CH21 0x00007F00lu
  2993. #define TX_CH22 0x007F0000lu
  2994. #define TX_CH23 0x7F000000lu
  2995. /* MXVR_ROUTING_6 Masks */
  2996. #define MUTE_CH24 0x00000080lu
  2997. #define MUTE_CH25 0x00008000lu
  2998. #define MUTE_CH26 0x00800000lu
  2999. #define MUTE_CH27 0x80000000lu
  3000. #define TX_CH24 0x0000007Flu
  3001. #define TX_CH25 0x00007F00lu
  3002. #define TX_CH26 0x007F0000lu
  3003. #define TX_CH27 0x7F000000lu
  3004. /* MXVR_ROUTING_7 Masks */
  3005. #define MUTE_CH28 0x00000080lu
  3006. #define MUTE_CH29 0x00008000lu
  3007. #define MUTE_CH30 0x00800000lu
  3008. #define MUTE_CH31 0x80000000lu
  3009. #define TX_CH28 0x0000007Flu
  3010. #define TX_CH29 0x00007F00lu
  3011. #define TX_CH30 0x007F0000lu
  3012. #define TX_CH31 0x7F000000lu
  3013. /* MXVR_ROUTING_8 Masks */
  3014. #define MUTE_CH32 0x00000080lu
  3015. #define MUTE_CH33 0x00008000lu
  3016. #define MUTE_CH34 0x00800000lu
  3017. #define MUTE_CH35 0x80000000lu
  3018. #define TX_CH32 0x0000007Flu
  3019. #define TX_CH33 0x00007F00lu
  3020. #define TX_CH34 0x007F0000lu
  3021. #define TX_CH35 0x7F000000lu
  3022. /* MXVR_ROUTING_9 Masks */
  3023. #define MUTE_CH36 0x00000080lu
  3024. #define MUTE_CH37 0x00008000lu
  3025. #define MUTE_CH38 0x00800000lu
  3026. #define MUTE_CH39 0x80000000lu
  3027. #define TX_CH36 0x0000007Flu
  3028. #define TX_CH37 0x00007F00lu
  3029. #define TX_CH38 0x007F0000lu
  3030. #define TX_CH39 0x7F000000lu
  3031. /* MXVR_ROUTING_10 Masks */
  3032. #define MUTE_CH40 0x00000080lu
  3033. #define MUTE_CH41 0x00008000lu
  3034. #define MUTE_CH42 0x00800000lu
  3035. #define MUTE_CH43 0x80000000lu
  3036. #define TX_CH40 0x0000007Flu
  3037. #define TX_CH41 0x00007F00lu
  3038. #define TX_CH42 0x007F0000lu
  3039. #define TX_CH43 0x7F000000lu
  3040. /* MXVR_ROUTING_11 Masks */
  3041. #define MUTE_CH44 0x00000080lu
  3042. #define MUTE_CH45 0x00008000lu
  3043. #define MUTE_CH46 0x00800000lu
  3044. #define MUTE_CH47 0x80000000lu
  3045. #define TX_CH44 0x0000007Flu
  3046. #define TX_CH45 0x00007F00lu
  3047. #define TX_CH46 0x007F0000lu
  3048. #define TX_CH47 0x7F000000lu
  3049. /* MXVR_ROUTING_12 Masks */
  3050. #define MUTE_CH48 0x00000080lu
  3051. #define MUTE_CH49 0x00008000lu
  3052. #define MUTE_CH50 0x00800000lu
  3053. #define MUTE_CH51 0x80000000lu
  3054. #define TX_CH48 0x0000007Flu
  3055. #define TX_CH49 0x00007F00lu
  3056. #define TX_CH50 0x007F0000lu
  3057. #define TX_CH51 0x7F000000lu
  3058. /* MXVR_ROUTING_13 Masks */
  3059. #define MUTE_CH52 0x00000080lu
  3060. #define MUTE_CH53 0x00008000lu
  3061. #define MUTE_CH54 0x00800000lu
  3062. #define MUTE_CH55 0x80000000lu
  3063. #define TX_CH52 0x0000007Flu
  3064. #define TX_CH53 0x00007F00lu
  3065. #define TX_CH54 0x007F0000lu
  3066. #define TX_CH55 0x7F000000lu
  3067. /* MXVR_ROUTING_14 Masks */
  3068. #define MUTE_CH56 0x00000080lu
  3069. #define MUTE_CH57 0x00008000lu
  3070. #define MUTE_CH58 0x00800000lu
  3071. #define MUTE_CH59 0x80000000lu
  3072. #define TX_CH56 0x0000007Flu
  3073. #define TX_CH57 0x00007F00lu
  3074. #define TX_CH58 0x007F0000lu
  3075. #define TX_CH59 0x7F000000lu
  3076. /* Control Message Receive Buffer (CMRB) Address Offsets */
  3077. #define CMRB_STRIDE 0x00000016lu
  3078. #define CMRB_DST_OFFSET 0x00000000lu
  3079. #define CMRB_SRC_OFFSET 0x00000002lu
  3080. #define CMRB_DATA_OFFSET 0x00000005lu
  3081. /* Control Message Transmit Buffer (CMTB) Address Offsets */
  3082. #define CMTB_PRIO_OFFSET 0x00000000lu
  3083. #define CMTB_DST_OFFSET 0x00000002lu
  3084. #define CMTB_SRC_OFFSET 0x00000004lu
  3085. #define CMTB_TYPE_OFFSET 0x00000006lu
  3086. #define CMTB_DATA_OFFSET 0x00000007lu
  3087. #define CMTB_ANSWER_OFFSET 0x0000000Alu
  3088. #define CMTB_STAT_N_OFFSET 0x00000018lu
  3089. #define CMTB_STAT_A_OFFSET 0x00000016lu
  3090. #define CMTB_STAT_D_OFFSET 0x0000000Elu
  3091. #define CMTB_STAT_R_OFFSET 0x00000014lu
  3092. #define CMTB_STAT_W_OFFSET 0x00000014lu
  3093. #define CMTB_STAT_G_OFFSET 0x00000014lu
  3094. /* Asynchronous Packet Receive Buffer (APRB) Address Offsets */
  3095. #define APRB_STRIDE 0x00000400lu
  3096. #define APRB_DST_OFFSET 0x00000000lu
  3097. #define APRB_LEN_OFFSET 0x00000002lu
  3098. #define APRB_SRC_OFFSET 0x00000004lu
  3099. #define APRB_DATA_OFFSET 0x00000006lu
  3100. /* Asynchronous Packet Transmit Buffer (APTB) Address Offsets */
  3101. #define APTB_PRIO_OFFSET 0x00000000lu
  3102. #define APTB_DST_OFFSET 0x00000002lu
  3103. #define APTB_LEN_OFFSET 0x00000004lu
  3104. #define APTB_SRC_OFFSET 0x00000006lu
  3105. #define APTB_DATA_OFFSET 0x00000008lu
  3106. /* Remote Read Buffer (RRDB) Address Offsets */
  3107. #define RRDB_WADDR_OFFSET 0x00000100lu
  3108. #define RRDB_WLEN_OFFSET 0x00000101lu
  3109. /* ************ CONTROLLER AREA NETWORK (CAN) MASKS ***************/
  3110. /* CAN_CONTROL Masks */
  3111. #define SRS 0x0001 /* Software Reset */
  3112. #define DNM 0x0002 /* Device Net Mode */
  3113. #define ABO 0x0004 /* Auto-Bus On Enable */
  3114. #define WBA 0x0010 /* Wake-Up On CAN Bus Activity Enable */
  3115. #define SMR 0x0020 /* Sleep Mode Request */
  3116. #define CSR 0x0040 /* CAN Suspend Mode Request */
  3117. #define CCR 0x0080 /* CAN Configuration Mode Request */
  3118. /* CAN_STATUS Masks */
  3119. #define WT 0x0001 /* TX Warning Flag */
  3120. #define WR 0x0002 /* RX Warning Flag */
  3121. #define EP 0x0004 /* Error Passive Mode */
  3122. #define EBO 0x0008 /* Error Bus Off Mode */
  3123. #define CSA 0x0040 /* Suspend Mode Acknowledge */
  3124. #define CCA 0x0080 /* Configuration Mode Acknowledge */
  3125. #define MBPTR 0x1F00 /* Mailbox Pointer */
  3126. #define TRM 0x4000 /* Transmit Mode */
  3127. #define REC 0x8000 /* Receive Mode */
  3128. /* CAN_CLOCK Masks */
  3129. #define BRP 0x03FF /* Bit-Rate Pre-Scaler */
  3130. /* CAN_TIMING Masks */
  3131. #define TSEG1 0x000F /* Time Segment 1 */
  3132. #define TSEG2 0x0070 /* Time Segment 2 */
  3133. #define SAM 0x0080 /* Sampling */
  3134. #define SJW 0x0300 /* Synchronization Jump Width */
  3135. /* CAN_DEBUG Masks */
  3136. #define DEC 0x0001 /* Disable CAN Error Counters */
  3137. #define DRI 0x0002 /* Disable CAN RX Input */
  3138. #define DTO 0x0004 /* Disable CAN TX Output */
  3139. #define DIL 0x0008 /* Disable CAN Internal Loop */
  3140. #define MAA 0x0010 /* Mode Auto-Acknowledge Enable */
  3141. #define MRB 0x0020 /* Mode Read Back Enable */
  3142. #define CDE 0x8000 /* CAN Debug Enable */
  3143. /* CAN_CEC Masks */
  3144. #define RXECNT 0x00FF /* Receive Error Counter */
  3145. #define TXECNT 0xFF00 /* Transmit Error Counter */
  3146. /* CAN_INTR Masks */
  3147. #define MBRIRQ 0x0001 /* Mailbox Receive Interrupt */
  3148. #define MBRIF MBRIRQ /* legacy */
  3149. #define MBTIRQ 0x0002 /* Mailbox Transmit Interrupt */
  3150. #define MBTIF MBTIRQ /* legacy */
  3151. #define GIRQ 0x0004 /* Global Interrupt */
  3152. #define SMACK 0x0008 /* Sleep Mode Acknowledge */
  3153. #define CANTX 0x0040 /* CAN TX Bus Value */
  3154. #define CANRX 0x0080 /* CAN RX Bus Value */
  3155. /* CAN_MBxx_ID1 and CAN_MBxx_ID0 Masks */
  3156. #define DFC 0xFFFF /* Data Filtering Code (If Enabled) (ID0) */
  3157. #define EXTID_LO 0xFFFF /* Lower 16 Bits of Extended Identifier (ID0) */
  3158. #define EXTID_HI 0x0003 /* Upper 2 Bits of Extended Identifier (ID1) */
  3159. #define BASEID 0x1FFC /* Base Identifier */
  3160. #define IDE 0x2000 /* Identifier Extension */
  3161. #define RTR 0x4000 /* Remote Frame Transmission Request */
  3162. #define AME 0x8000 /* Acceptance Mask Enable */
  3163. /* CAN_MBxx_TIMESTAMP Masks */
  3164. #define TSV 0xFFFF /* Timestamp */
  3165. /* CAN_MBxx_LENGTH Masks */
  3166. #define DLC 0x000F /* Data Length Code */
  3167. /* CAN_AMxxH and CAN_AMxxL Masks */
  3168. #define DFM 0xFFFF /* Data Field Mask (If Enabled) (CAN_AMxxL) */
  3169. #define EXTID_LO 0xFFFF /* Lower 16 Bits of Extended Identifier (CAN_AMxxL) */
  3170. #define EXTID_HI 0x0003 /* Upper 2 Bits of Extended Identifier (CAN_AMxxH) */
  3171. #define BASEID 0x1FFC /* Base Identifier */
  3172. #define AMIDE 0x2000 /* Acceptance Mask ID Extension Enable */
  3173. #define FMD 0x4000 /* Full Mask Data Field Enable */
  3174. #define FDF 0x8000 /* Filter On Data Field Enable */
  3175. /* CAN_MC1 Masks */
  3176. #define MC0 0x0001 /* Enable Mailbox 0 */
  3177. #define MC1 0x0002 /* Enable Mailbox 1 */
  3178. #define MC2 0x0004 /* Enable Mailbox 2 */
  3179. #define MC3 0x0008 /* Enable Mailbox 3 */
  3180. #define MC4 0x0010 /* Enable Mailbox 4 */
  3181. #define MC5 0x0020 /* Enable Mailbox 5 */
  3182. #define MC6 0x0040 /* Enable Mailbox 6 */
  3183. #define MC7 0x0080 /* Enable Mailbox 7 */
  3184. #define MC8 0x0100 /* Enable Mailbox 8 */
  3185. #define MC9 0x0200 /* Enable Mailbox 9 */
  3186. #define MC10 0x0400 /* Enable Mailbox 10 */
  3187. #define MC11 0x0800 /* Enable Mailbox 11 */
  3188. #define MC12 0x1000 /* Enable Mailbox 12 */
  3189. #define MC13 0x2000 /* Enable Mailbox 13 */
  3190. #define MC14 0x4000 /* Enable Mailbox 14 */
  3191. #define MC15 0x8000 /* Enable Mailbox 15 */
  3192. /* CAN_MC2 Masks */
  3193. #define MC16 0x0001 /* Enable Mailbox 16 */
  3194. #define MC17 0x0002 /* Enable Mailbox 17 */
  3195. #define MC18 0x0004 /* Enable Mailbox 18 */
  3196. #define MC19 0x0008 /* Enable Mailbox 19 */
  3197. #define MC20 0x0010 /* Enable Mailbox 20 */
  3198. #define MC21 0x0020 /* Enable Mailbox 21 */
  3199. #define MC22 0x0040 /* Enable Mailbox 22 */
  3200. #define MC23 0x0080 /* Enable Mailbox 23 */
  3201. #define MC24 0x0100 /* Enable Mailbox 24 */
  3202. #define MC25 0x0200 /* Enable Mailbox 25 */
  3203. #define MC26 0x0400 /* Enable Mailbox 26 */
  3204. #define MC27 0x0800 /* Enable Mailbox 27 */
  3205. #define MC28 0x1000 /* Enable Mailbox 28 */
  3206. #define MC29 0x2000 /* Enable Mailbox 29 */
  3207. #define MC30 0x4000 /* Enable Mailbox 30 */
  3208. #define MC31 0x8000 /* Enable Mailbox 31 */
  3209. /* CAN_MD1 Masks */
  3210. #define MD0 0x0001 /* Enable Mailbox 0 For Receive */
  3211. #define MD1 0x0002 /* Enable Mailbox 1 For Receive */
  3212. #define MD2 0x0004 /* Enable Mailbox 2 For Receive */
  3213. #define MD3 0x0008 /* Enable Mailbox 3 For Receive */
  3214. #define MD4 0x0010 /* Enable Mailbox 4 For Receive */
  3215. #define MD5 0x0020 /* Enable Mailbox 5 For Receive */
  3216. #define MD6 0x0040 /* Enable Mailbox 6 For Receive */
  3217. #define MD7 0x0080 /* Enable Mailbox 7 For Receive */
  3218. #define MD8 0x0100 /* Enable Mailbox 8 For Receive */
  3219. #define MD9 0x0200 /* Enable Mailbox 9 For Receive */
  3220. #define MD10 0x0400 /* Enable Mailbox 10 For Receive */
  3221. #define MD11 0x0800 /* Enable Mailbox 11 For Receive */
  3222. #define MD12 0x1000 /* Enable Mailbox 12 For Receive */
  3223. #define MD13 0x2000 /* Enable Mailbox 13 For Receive */
  3224. #define MD14 0x4000 /* Enable Mailbox 14 For Receive */
  3225. #define MD15 0x8000 /* Enable Mailbox 15 For Receive */
  3226. /* CAN_MD2 Masks */
  3227. #define MD16 0x0001 /* Enable Mailbox 16 For Receive */
  3228. #define MD17 0x0002 /* Enable Mailbox 17 For Receive */
  3229. #define MD18 0x0004 /* Enable Mailbox 18 For Receive */
  3230. #define MD19 0x0008 /* Enable Mailbox 19 For Receive */
  3231. #define MD20 0x0010 /* Enable Mailbox 20 For Receive */
  3232. #define MD21 0x0020 /* Enable Mailbox 21 For Receive */
  3233. #define MD22 0x0040 /* Enable Mailbox 22 For Receive */
  3234. #define MD23 0x0080 /* Enable Mailbox 23 For Receive */
  3235. #define MD24 0x0100 /* Enable Mailbox 24 For Receive */
  3236. #define MD25 0x0200 /* Enable Mailbox 25 For Receive */
  3237. #define MD26 0x0400 /* Enable Mailbox 26 For Receive */
  3238. #define MD27 0x0800 /* Enable Mailbox 27 For Receive */
  3239. #define MD28 0x1000 /* Enable Mailbox 28 For Receive */
  3240. #define MD29 0x2000 /* Enable Mailbox 29 For Receive */
  3241. #define MD30 0x4000 /* Enable Mailbox 30 For Receive */
  3242. #define MD31 0x8000 /* Enable Mailbox 31 For Receive */
  3243. /* CAN_RMP1 Masks */
  3244. #define RMP0 0x0001 /* RX Message Pending In Mailbox 0 */
  3245. #define RMP1 0x0002 /* RX Message Pending In Mailbox 1 */
  3246. #define RMP2 0x0004 /* RX Message Pending In Mailbox 2 */
  3247. #define RMP3 0x0008 /* RX Message Pending In Mailbox 3 */
  3248. #define RMP4 0x0010 /* RX Message Pending In Mailbox 4 */
  3249. #define RMP5 0x0020 /* RX Message Pending In Mailbox 5 */
  3250. #define RMP6 0x0040 /* RX Message Pending In Mailbox 6 */
  3251. #define RMP7 0x0080 /* RX Message Pending In Mailbox 7 */
  3252. #define RMP8 0x0100 /* RX Message Pending In Mailbox 8 */
  3253. #define RMP9 0x0200 /* RX Message Pending In Mailbox 9 */
  3254. #define RMP10 0x0400 /* RX Message Pending In Mailbox 10 */
  3255. #define RMP11 0x0800 /* RX Message Pending In Mailbox 11 */
  3256. #define RMP12 0x1000 /* RX Message Pending In Mailbox 12 */
  3257. #define RMP13 0x2000 /* RX Message Pending In Mailbox 13 */
  3258. #define RMP14 0x4000 /* RX Message Pending In Mailbox 14 */
  3259. #define RMP15 0x8000 /* RX Message Pending In Mailbox 15 */
  3260. /* CAN_RMP2 Masks */
  3261. #define RMP16 0x0001 /* RX Message Pending In Mailbox 16 */
  3262. #define RMP17 0x0002 /* RX Message Pending In Mailbox 17 */
  3263. #define RMP18 0x0004 /* RX Message Pending In Mailbox 18 */
  3264. #define RMP19 0x0008 /* RX Message Pending In Mailbox 19 */
  3265. #define RMP20 0x0010 /* RX Message Pending In Mailbox 20 */
  3266. #define RMP21 0x0020 /* RX Message Pending In Mailbox 21 */
  3267. #define RMP22 0x0040 /* RX Message Pending In Mailbox 22 */
  3268. #define RMP23 0x0080 /* RX Message Pending In Mailbox 23 */
  3269. #define RMP24 0x0100 /* RX Message Pending In Mailbox 24 */
  3270. #define RMP25 0x0200 /* RX Message Pending In Mailbox 25 */
  3271. #define RMP26 0x0400 /* RX Message Pending In Mailbox 26 */
  3272. #define RMP27 0x0800 /* RX Message Pending In Mailbox 27 */
  3273. #define RMP28 0x1000 /* RX Message Pending In Mailbox 28 */
  3274. #define RMP29 0x2000 /* RX Message Pending In Mailbox 29 */
  3275. #define RMP30 0x4000 /* RX Message Pending In Mailbox 30 */
  3276. #define RMP31 0x8000 /* RX Message Pending In Mailbox 31 */
  3277. /* CAN_RML1 Masks */
  3278. #define RML0 0x0001 /* RX Message Lost In Mailbox 0 */
  3279. #define RML1 0x0002 /* RX Message Lost In Mailbox 1 */
  3280. #define RML2 0x0004 /* RX Message Lost In Mailbox 2 */
  3281. #define RML3 0x0008 /* RX Message Lost In Mailbox 3 */
  3282. #define RML4 0x0010 /* RX Message Lost In Mailbox 4 */
  3283. #define RML5 0x0020 /* RX Message Lost In Mailbox 5 */
  3284. #define RML6 0x0040 /* RX Message Lost In Mailbox 6 */
  3285. #define RML7 0x0080 /* RX Message Lost In Mailbox 7 */
  3286. #define RML8 0x0100 /* RX Message Lost In Mailbox 8 */
  3287. #define RML9 0x0200 /* RX Message Lost In Mailbox 9 */
  3288. #define RML10 0x0400 /* RX Message Lost In Mailbox 10 */
  3289. #define RML11 0x0800 /* RX Message Lost In Mailbox 11 */
  3290. #define RML12 0x1000 /* RX Message Lost In Mailbox 12 */
  3291. #define RML13 0x2000 /* RX Message Lost In Mailbox 13 */
  3292. #define RML14 0x4000 /* RX Message Lost In Mailbox 14 */
  3293. #define RML15 0x8000 /* RX Message Lost In Mailbox 15 */
  3294. /* CAN_RML2 Masks */
  3295. #define RML16 0x0001 /* RX Message Lost In Mailbox 16 */
  3296. #define RML17 0x0002 /* RX Message Lost In Mailbox 17 */
  3297. #define RML18 0x0004 /* RX Message Lost In Mailbox 18 */
  3298. #define RML19 0x0008 /* RX Message Lost In Mailbox 19 */
  3299. #define RML20 0x0010 /* RX Message Lost In Mailbox 20 */
  3300. #define RML21 0x0020 /* RX Message Lost In Mailbox 21 */
  3301. #define RML22 0x0040 /* RX Message Lost In Mailbox 22 */
  3302. #define RML23 0x0080 /* RX Message Lost In Mailbox 23 */
  3303. #define RML24 0x0100 /* RX Message Lost In Mailbox 24 */
  3304. #define RML25 0x0200 /* RX Message Lost In Mailbox 25 */
  3305. #define RML26 0x0400 /* RX Message Lost In Mailbox 26 */
  3306. #define RML27 0x0800 /* RX Message Lost In Mailbox 27 */
  3307. #define RML28 0x1000 /* RX Message Lost In Mailbox 28 */
  3308. #define RML29 0x2000 /* RX Message Lost In Mailbox 29 */
  3309. #define RML30 0x4000 /* RX Message Lost In Mailbox 30 */
  3310. #define RML31 0x8000 /* RX Message Lost In Mailbox 31 */
  3311. /* CAN_OPSS1 Masks */
  3312. #define OPSS0 0x0001 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 0 */
  3313. #define OPSS1 0x0002 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 1 */
  3314. #define OPSS2 0x0004 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 2 */
  3315. #define OPSS3 0x0008 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 3 */
  3316. #define OPSS4 0x0010 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 4 */
  3317. #define OPSS5 0x0020 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 5 */
  3318. #define OPSS6 0x0040 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 6 */
  3319. #define OPSS7 0x0080 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 7 */
  3320. #define OPSS8 0x0100 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 8 */
  3321. #define OPSS9 0x0200 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 9 */
  3322. #define OPSS10 0x0400 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 10 */
  3323. #define OPSS11 0x0800 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 11 */
  3324. #define OPSS12 0x1000 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 12 */
  3325. #define OPSS13 0x2000 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 13 */
  3326. #define OPSS14 0x4000 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 14 */
  3327. #define OPSS15 0x8000 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 15 */
  3328. /* CAN_OPSS2 Masks */
  3329. #define OPSS16 0x0001 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 16 */
  3330. #define OPSS17 0x0002 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 17 */
  3331. #define OPSS18 0x0004 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 18 */
  3332. #define OPSS19 0x0008 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 19 */
  3333. #define OPSS20 0x0010 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 20 */
  3334. #define OPSS21 0x0020 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 21 */
  3335. #define OPSS22 0x0040 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 22 */
  3336. #define OPSS23 0x0080 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 23 */
  3337. #define OPSS24 0x0100 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 24 */
  3338. #define OPSS25 0x0200 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 25 */
  3339. #define OPSS26 0x0400 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 26 */
  3340. #define OPSS27 0x0800 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 27 */
  3341. #define OPSS28 0x1000 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 28 */
  3342. #define OPSS29 0x2000 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 29 */
  3343. #define OPSS30 0x4000 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 30 */
  3344. #define OPSS31 0x8000 /* Enable RX Overwrite Protection or TX Single-Shot For Mailbox 31 */
  3345. /* CAN_TRR1 Masks */
  3346. #define TRR0 0x0001 /* Deny But Don't Lock Access To Mailbox 0 */
  3347. #define TRR1 0x0002 /* Deny But Don't Lock Access To Mailbox 1 */
  3348. #define TRR2 0x0004 /* Deny But Don't Lock Access To Mailbox 2 */
  3349. #define TRR3 0x0008 /* Deny But Don't Lock Access To Mailbox 3 */
  3350. #define TRR4 0x0010 /* Deny But Don't Lock Access To Mailbox 4 */
  3351. #define TRR5 0x0020 /* Deny But Don't Lock Access To Mailbox 5 */
  3352. #define TRR6 0x0040 /* Deny But Don't Lock Access To Mailbox 6 */
  3353. #define TRR7 0x0080 /* Deny But Don't Lock Access To Mailbox 7 */
  3354. #define TRR8 0x0100 /* Deny But Don't Lock Access To Mailbox 8 */
  3355. #define TRR9 0x0200 /* Deny But Don't Lock Access To Mailbox 9 */
  3356. #define TRR10 0x0400 /* Deny But Don't Lock Access To Mailbox 10 */
  3357. #define TRR11 0x0800 /* Deny But Don't Lock Access To Mailbox 11 */
  3358. #define TRR12 0x1000 /* Deny But Don't Lock Access To Mailbox 12 */
  3359. #define TRR13 0x2000 /* Deny But Don't Lock Access To Mailbox 13 */
  3360. #define TRR14 0x4000 /* Deny But Don't Lock Access To Mailbox 14 */
  3361. #define TRR15 0x8000 /* Deny But Don't Lock Access To Mailbox 15 */
  3362. /* CAN_TRR2 Masks */
  3363. #define TRR16 0x0001 /* Deny But Don't Lock Access To Mailbox 16 */
  3364. #define TRR17 0x0002 /* Deny But Don't Lock Access To Mailbox 17 */
  3365. #define TRR18 0x0004 /* Deny But Don't Lock Access To Mailbox 18 */
  3366. #define TRR19 0x0008 /* Deny But Don't Lock Access To Mailbox 19 */
  3367. #define TRR20 0x0010 /* Deny But Don't Lock Access To Mailbox 20 */
  3368. #define TRR21 0x0020 /* Deny But Don't Lock Access To Mailbox 21 */
  3369. #define TRR22 0x0040 /* Deny But Don't Lock Access To Mailbox 22 */
  3370. #define TRR23 0x0080 /* Deny But Don't Lock Access To Mailbox 23 */
  3371. #define TRR24 0x0100 /* Deny But Don't Lock Access To Mailbox 24 */
  3372. #define TRR25 0x0200 /* Deny But Don't Lock Access To Mailbox 25 */
  3373. #define TRR26 0x0400 /* Deny But Don't Lock Access To Mailbox 26 */
  3374. #define TRR27 0x0800 /* Deny But Don't Lock Access To Mailbox 27 */
  3375. #define TRR28 0x1000 /* Deny But Don't Lock Access To Mailbox 28 */
  3376. #define TRR29 0x2000 /* Deny But Don't Lock Access To Mailbox 29 */
  3377. #define TRR30 0x4000 /* Deny But Don't Lock Access To Mailbox 30 */
  3378. #define TRR31 0x8000 /* Deny But Don't Lock Access To Mailbox 31 */
  3379. /* CAN_TRS1 Masks */
  3380. #define TRS0 0x0001 /* Remote Frame Request For Mailbox 0 */
  3381. #define TRS1 0x0002 /* Remote Frame Request For Mailbox 1 */
  3382. #define TRS2 0x0004 /* Remote Frame Request For Mailbox 2 */
  3383. #define TRS3 0x0008 /* Remote Frame Request For Mailbox 3 */
  3384. #define TRS4 0x0010 /* Remote Frame Request For Mailbox 4 */
  3385. #define TRS5 0x0020 /* Remote Frame Request For Mailbox 5 */
  3386. #define TRS6 0x0040 /* Remote Frame Request For Mailbox 6 */
  3387. #define TRS7 0x0080 /* Remote Frame Request For Mailbox 7 */
  3388. #define TRS8 0x0100 /* Remote Frame Request For Mailbox 8 */
  3389. #define TRS9 0x0200 /* Remote Frame Request For Mailbox 9 */
  3390. #define TRS10 0x0400 /* Remote Frame Request For Mailbox 10 */
  3391. #define TRS11 0x0800 /* Remote Frame Request For Mailbox 11 */
  3392. #define TRS12 0x1000 /* Remote Frame Request For Mailbox 12 */
  3393. #define TRS13 0x2000 /* Remote Frame Request For Mailbox 13 */
  3394. #define TRS14 0x4000 /* Remote Frame Request For Mailbox 14 */
  3395. #define TRS15 0x8000 /* Remote Frame Request For Mailbox 15 */
  3396. /* CAN_TRS2 Masks */
  3397. #define TRS16 0x0001 /* Remote Frame Request For Mailbox 16 */
  3398. #define TRS17 0x0002 /* Remote Frame Request For Mailbox 17 */
  3399. #define TRS18 0x0004 /* Remote Frame Request For Mailbox 18 */
  3400. #define TRS19 0x0008 /* Remote Frame Request For Mailbox 19 */
  3401. #define TRS20 0x0010 /* Remote Frame Request For Mailbox 20 */
  3402. #define TRS21 0x0020 /* Remote Frame Request For Mailbox 21 */
  3403. #define TRS22 0x0040 /* Remote Frame Request For Mailbox 22 */
  3404. #define TRS23 0x0080 /* Remote Frame Request For Mailbox 23 */
  3405. #define TRS24 0x0100 /* Remote Frame Request For Mailbox 24 */
  3406. #define TRS25 0x0200 /* Remote Frame Request For Mailbox 25 */
  3407. #define TRS26 0x0400 /* Remote Frame Request For Mailbox 26 */
  3408. #define TRS27 0x0800 /* Remote Frame Request For Mailbox 27 */
  3409. #define TRS28 0x1000 /* Remote Frame Request For Mailbox 28 */
  3410. #define TRS29 0x2000 /* Remote Frame Request For Mailbox 29 */
  3411. #define TRS30 0x4000 /* Remote Frame Request For Mailbox 30 */
  3412. #define TRS31 0x8000 /* Remote Frame Request For Mailbox 31 */
  3413. /* CAN_AA1 Masks */
  3414. #define AA0 0x0001 /* Aborted Message In Mailbox 0 */
  3415. #define AA1 0x0002 /* Aborted Message In Mailbox 1 */
  3416. #define AA2 0x0004 /* Aborted Message In Mailbox 2 */
  3417. #define AA3 0x0008 /* Aborted Message In Mailbox 3 */
  3418. #define AA4 0x0010 /* Aborted Message In Mailbox 4 */
  3419. #define AA5 0x0020 /* Aborted Message In Mailbox 5 */
  3420. #define AA6 0x0040 /* Aborted Message In Mailbox 6 */
  3421. #define AA7 0x0080 /* Aborted Message In Mailbox 7 */
  3422. #define AA8 0x0100 /* Aborted Message In Mailbox 8 */
  3423. #define AA9 0x0200 /* Aborted Message In Mailbox 9 */
  3424. #define AA10 0x0400 /* Aborted Message In Mailbox 10 */
  3425. #define AA11 0x0800 /* Aborted Message In Mailbox 11 */
  3426. #define AA12 0x1000 /* Aborted Message In Mailbox 12 */
  3427. #define AA13 0x2000 /* Aborted Message In Mailbox 13 */
  3428. #define AA14 0x4000 /* Aborted Message In Mailbox 14 */
  3429. #define AA15 0x8000 /* Aborted Message In Mailbox 15 */
  3430. /* CAN_AA2 Masks */
  3431. #define AA16 0x0001 /* Aborted Message In Mailbox 16 */
  3432. #define AA17 0x0002 /* Aborted Message In Mailbox 17 */
  3433. #define AA18 0x0004 /* Aborted Message In Mailbox 18 */
  3434. #define AA19 0x0008 /* Aborted Message In Mailbox 19 */
  3435. #define AA20 0x0010 /* Aborted Message In Mailbox 20 */
  3436. #define AA21 0x0020 /* Aborted Message In Mailbox 21 */
  3437. #define AA22 0x0040 /* Aborted Message In Mailbox 22 */
  3438. #define AA23 0x0080 /* Aborted Message In Mailbox 23 */
  3439. #define AA24 0x0100 /* Aborted Message In Mailbox 24 */
  3440. #define AA25 0x0200 /* Aborted Message In Mailbox 25 */
  3441. #define AA26 0x0400 /* Aborted Message In Mailbox 26 */
  3442. #define AA27 0x0800 /* Aborted Message In Mailbox 27 */
  3443. #define AA28 0x1000 /* Aborted Message In Mailbox 28 */
  3444. #define AA29 0x2000 /* Aborted Message In Mailbox 29 */
  3445. #define AA30 0x4000 /* Aborted Message In Mailbox 30 */
  3446. #define AA31 0x8000 /* Aborted Message In Mailbox 31 */
  3447. /* CAN_TA1 Masks */
  3448. #define TA0 0x0001 /* Transmit Successful From Mailbox 0 */
  3449. #define TA1 0x0002 /* Transmit Successful From Mailbox 1 */
  3450. #define TA2 0x0004 /* Transmit Successful From Mailbox 2 */
  3451. #define TA3 0x0008 /* Transmit Successful From Mailbox 3 */
  3452. #define TA4 0x0010 /* Transmit Successful From Mailbox 4 */
  3453. #define TA5 0x0020 /* Transmit Successful From Mailbox 5 */
  3454. #define TA6 0x0040 /* Transmit Successful From Mailbox 6 */
  3455. #define TA7 0x0080 /* Transmit Successful From Mailbox 7 */
  3456. #define TA8 0x0100 /* Transmit Successful From Mailbox 8 */
  3457. #define TA9 0x0200 /* Transmit Successful From Mailbox 9 */
  3458. #define TA10 0x0400 /* Transmit Successful From Mailbox 10 */
  3459. #define TA11 0x0800 /* Transmit Successful From Mailbox 11 */
  3460. #define TA12 0x1000 /* Transmit Successful From Mailbox 12 */
  3461. #define TA13 0x2000 /* Transmit Successful From Mailbox 13 */
  3462. #define TA14 0x4000 /* Transmit Successful From Mailbox 14 */
  3463. #define TA15 0x8000 /* Transmit Successful From Mailbox 15 */
  3464. /* CAN_TA2 Masks */
  3465. #define TA16 0x0001 /* Transmit Successful From Mailbox 16 */
  3466. #define TA17 0x0002 /* Transmit Successful From Mailbox 17 */
  3467. #define TA18 0x0004 /* Transmit Successful From Mailbox 18 */
  3468. #define TA19 0x0008 /* Transmit Successful From Mailbox 19 */
  3469. #define TA20 0x0010 /* Transmit Successful From Mailbox 20 */
  3470. #define TA21 0x0020 /* Transmit Successful From Mailbox 21 */
  3471. #define TA22 0x0040 /* Transmit Successful From Mailbox 22 */
  3472. #define TA23 0x0080 /* Transmit Successful From Mailbox 23 */
  3473. #define TA24 0x0100 /* Transmit Successful From Mailbox 24 */
  3474. #define TA25 0x0200 /* Transmit Successful From Mailbox 25 */
  3475. #define TA26 0x0400 /* Transmit Successful From Mailbox 26 */
  3476. #define TA27 0x0800 /* Transmit Successful From Mailbox 27 */
  3477. #define TA28 0x1000 /* Transmit Successful From Mailbox 28 */
  3478. #define TA29 0x2000 /* Transmit Successful From Mailbox 29 */
  3479. #define TA30 0x4000 /* Transmit Successful From Mailbox 30 */
  3480. #define TA31 0x8000 /* Transmit Successful From Mailbox 31 */
  3481. /* CAN_MBTD Masks */
  3482. #define TDPTR 0x001F /* Mailbox To Temporarily Disable */
  3483. #define TDA 0x0040 /* Temporary Disable Acknowledge */
  3484. #define TDR 0x0080 /* Temporary Disable Request */
  3485. /* CAN_RFH1 Masks */
  3486. #define RFH0 0x0001 /* Enable Automatic Remote Frame Handling For Mailbox 0 */
  3487. #define RFH1 0x0002 /* Enable Automatic Remote Frame Handling For Mailbox 1 */
  3488. #define RFH2 0x0004 /* Enable Automatic Remote Frame Handling For Mailbox 2 */
  3489. #define RFH3 0x0008 /* Enable Automatic Remote Frame Handling For Mailbox 3 */
  3490. #define RFH4 0x0010 /* Enable Automatic Remote Frame Handling For Mailbox 4 */
  3491. #define RFH5 0x0020 /* Enable Automatic Remote Frame Handling For Mailbox 5 */
  3492. #define RFH6 0x0040 /* Enable Automatic Remote Frame Handling For Mailbox 6 */
  3493. #define RFH7 0x0080 /* Enable Automatic Remote Frame Handling For Mailbox 7 */
  3494. #define RFH8 0x0100 /* Enable Automatic Remote Frame Handling For Mailbox 8 */
  3495. #define RFH9 0x0200 /* Enable Automatic Remote Frame Handling For Mailbox 9 */
  3496. #define RFH10 0x0400 /* Enable Automatic Remote Frame Handling For Mailbox 10 */
  3497. #define RFH11 0x0800 /* Enable Automatic Remote Frame Handling For Mailbox 11 */
  3498. #define RFH12 0x1000 /* Enable Automatic Remote Frame Handling For Mailbox 12 */
  3499. #define RFH13 0x2000 /* Enable Automatic Remote Frame Handling For Mailbox 13 */
  3500. #define RFH14 0x4000 /* Enable Automatic Remote Frame Handling For Mailbox 14 */
  3501. #define RFH15 0x8000 /* Enable Automatic Remote Frame Handling For Mailbox 15 */
  3502. /* CAN_RFH2 Masks */
  3503. #define RFH16 0x0001 /* Enable Automatic Remote Frame Handling For Mailbox 16 */
  3504. #define RFH17 0x0002 /* Enable Automatic Remote Frame Handling For Mailbox 17 */
  3505. #define RFH18 0x0004 /* Enable Automatic Remote Frame Handling For Mailbox 18 */
  3506. #define RFH19 0x0008 /* Enable Automatic Remote Frame Handling For Mailbox 19 */
  3507. #define RFH20 0x0010 /* Enable Automatic Remote Frame Handling For Mailbox 20 */
  3508. #define RFH21 0x0020 /* Enable Automatic Remote Frame Handling For Mailbox 21 */
  3509. #define RFH22 0x0040 /* Enable Automatic Remote Frame Handling For Mailbox 22 */
  3510. #define RFH23 0x0080 /* Enable Automatic Remote Frame Handling For Mailbox 23 */
  3511. #define RFH24 0x0100 /* Enable Automatic Remote Frame Handling For Mailbox 24 */
  3512. #define RFH25 0x0200 /* Enable Automatic Remote Frame Handling For Mailbox 25 */
  3513. #define RFH26 0x0400 /* Enable Automatic Remote Frame Handling For Mailbox 26 */
  3514. #define RFH27 0x0800 /* Enable Automatic Remote Frame Handling For Mailbox 27 */
  3515. #define RFH28 0x1000 /* Enable Automatic Remote Frame Handling For Mailbox 28 */
  3516. #define RFH29 0x2000 /* Enable Automatic Remote Frame Handling For Mailbox 29 */
  3517. #define RFH30 0x4000 /* Enable Automatic Remote Frame Handling For Mailbox 30 */
  3518. #define RFH31 0x8000 /* Enable Automatic Remote Frame Handling For Mailbox 31 */
  3519. /* CAN_MBTIF1 Masks */
  3520. #define MBTIF0 0x0001 /* TX Interrupt Active In Mailbox 0 */
  3521. #define MBTIF1 0x0002 /* TX Interrupt Active In Mailbox 1 */
  3522. #define MBTIF2 0x0004 /* TX Interrupt Active In Mailbox 2 */
  3523. #define MBTIF3 0x0008 /* TX Interrupt Active In Mailbox 3 */
  3524. #define MBTIF4 0x0010 /* TX Interrupt Active In Mailbox 4 */
  3525. #define MBTIF5 0x0020 /* TX Interrupt Active In Mailbox 5 */
  3526. #define MBTIF6 0x0040 /* TX Interrupt Active In Mailbox 6 */
  3527. #define MBTIF7 0x0080 /* TX Interrupt Active In Mailbox 7 */
  3528. #define MBTIF8 0x0100 /* TX Interrupt Active In Mailbox 8 */
  3529. #define MBTIF9 0x0200 /* TX Interrupt Active In Mailbox 9 */
  3530. #define MBTIF10 0x0400 /* TX Interrupt Active In Mailbox 10 */
  3531. #define MBTIF11 0x0800 /* TX Interrupt Active In Mailbox 11 */
  3532. #define MBTIF12 0x1000 /* TX Interrupt Active In Mailbox 12 */
  3533. #define MBTIF13 0x2000 /* TX Interrupt Active In Mailbox 13 */
  3534. #define MBTIF14 0x4000 /* TX Interrupt Active In Mailbox 14 */
  3535. #define MBTIF15 0x8000 /* TX Interrupt Active In Mailbox 15 */
  3536. /* CAN_MBTIF2 Masks */
  3537. #define MBTIF16 0x0001 /* TX Interrupt Active In Mailbox 16 */
  3538. #define MBTIF17 0x0002 /* TX Interrupt Active In Mailbox 17 */
  3539. #define MBTIF18 0x0004 /* TX Interrupt Active In Mailbox 18 */
  3540. #define MBTIF19 0x0008 /* TX Interrupt Active In Mailbox 19 */
  3541. #define MBTIF20 0x0010 /* TX Interrupt Active In Mailbox 20 */
  3542. #define MBTIF21 0x0020 /* TX Interrupt Active In Mailbox 21 */
  3543. #define MBTIF22 0x0040 /* TX Interrupt Active In Mailbox 22 */
  3544. #define MBTIF23 0x0080 /* TX Interrupt Active In Mailbox 23 */
  3545. #define MBTIF24 0x0100 /* TX Interrupt Active In Mailbox 24 */
  3546. #define MBTIF25 0x0200 /* TX Interrupt Active In Mailbox 25 */
  3547. #define MBTIF26 0x0400 /* TX Interrupt Active In Mailbox 26 */
  3548. #define MBTIF27 0x0800 /* TX Interrupt Active In Mailbox 27 */
  3549. #define MBTIF28 0x1000 /* TX Interrupt Active In Mailbox 28 */
  3550. #define MBTIF29 0x2000 /* TX Interrupt Active In Mailbox 29 */
  3551. #define MBTIF30 0x4000 /* TX Interrupt Active In Mailbox 30 */
  3552. #define MBTIF31 0x8000 /* TX Interrupt Active In Mailbox 31 */
  3553. /* CAN_MBRIF1 Masks */
  3554. #define MBRIF0 0x0001 /* RX Interrupt Active In Mailbox 0 */
  3555. #define MBRIF1 0x0002 /* RX Interrupt Active In Mailbox 1 */
  3556. #define MBRIF2 0x0004 /* RX Interrupt Active In Mailbox 2 */
  3557. #define MBRIF3 0x0008 /* RX Interrupt Active In Mailbox 3 */
  3558. #define MBRIF4 0x0010 /* RX Interrupt Active In Mailbox 4 */
  3559. #define MBRIF5 0x0020 /* RX Interrupt Active In Mailbox 5 */
  3560. #define MBRIF6 0x0040 /* RX Interrupt Active In Mailbox 6 */
  3561. #define MBRIF7 0x0080 /* RX Interrupt Active In Mailbox 7 */
  3562. #define MBRIF8 0x0100 /* RX Interrupt Active In Mailbox 8 */
  3563. #define MBRIF9 0x0200 /* RX Interrupt Active In Mailbox 9 */
  3564. #define MBRIF10 0x0400 /* RX Interrupt Active In Mailbox 10 */
  3565. #define MBRIF11 0x0800 /* RX Interrupt Active In Mailbox 11 */
  3566. #define MBRIF12 0x1000 /* RX Interrupt Active In Mailbox 12 */
  3567. #define MBRIF13 0x2000 /* RX Interrupt Active In Mailbox 13 */
  3568. #define MBRIF14 0x4000 /* RX Interrupt Active In Mailbox 14 */
  3569. #define MBRIF15 0x8000 /* RX Interrupt Active In Mailbox 15 */
  3570. /* CAN_MBRIF2 Masks */
  3571. #define MBRIF16 0x0001 /* RX Interrupt Active In Mailbox 16 */
  3572. #define MBRIF17 0x0002 /* RX Interrupt Active In Mailbox 17 */
  3573. #define MBRIF18 0x0004 /* RX Interrupt Active In Mailbox 18 */
  3574. #define MBRIF19 0x0008 /* RX Interrupt Active In Mailbox 19 */
  3575. #define MBRIF20 0x0010 /* RX Interrupt Active In Mailbox 20 */
  3576. #define MBRIF21 0x0020 /* RX Interrupt Active In Mailbox 21 */
  3577. #define MBRIF22 0x0040 /* RX Interrupt Active In Mailbox 22 */
  3578. #define MBRIF23 0x0080 /* RX Interrupt Active In Mailbox 23 */
  3579. #define MBRIF24 0x0100 /* RX Interrupt Active In Mailbox 24 */
  3580. #define MBRIF25 0x0200 /* RX Interrupt Active In Mailbox 25 */
  3581. #define MBRIF26 0x0400 /* RX Interrupt Active In Mailbox 26 */
  3582. #define MBRIF27 0x0800 /* RX Interrupt Active In Mailbox 27 */
  3583. #define MBRIF28 0x1000 /* RX Interrupt Active In Mailbox 28 */
  3584. #define MBRIF29 0x2000 /* RX Interrupt Active In Mailbox 29 */
  3585. #define MBRIF30 0x4000 /* RX Interrupt Active In Mailbox 30 */
  3586. #define MBRIF31 0x8000 /* RX Interrupt Active In Mailbox 31 */
  3587. /* CAN_MBIM1 Masks */
  3588. #define MBIM0 0x0001 /* Enable Interrupt For Mailbox 0 */
  3589. #define MBIM1 0x0002 /* Enable Interrupt For Mailbox 1 */
  3590. #define MBIM2 0x0004 /* Enable Interrupt For Mailbox 2 */
  3591. #define MBIM3 0x0008 /* Enable Interrupt For Mailbox 3 */
  3592. #define MBIM4 0x0010 /* Enable Interrupt For Mailbox 4 */
  3593. #define MBIM5 0x0020 /* Enable Interrupt For Mailbox 5 */
  3594. #define MBIM6 0x0040 /* Enable Interrupt For Mailbox 6 */
  3595. #define MBIM7 0x0080 /* Enable Interrupt For Mailbox 7 */
  3596. #define MBIM8 0x0100 /* Enable Interrupt For Mailbox 8 */
  3597. #define MBIM9 0x0200 /* Enable Interrupt For Mailbox 9 */
  3598. #define MBIM10 0x0400 /* Enable Interrupt For Mailbox 10 */
  3599. #define MBIM11 0x0800 /* Enable Interrupt For Mailbox 11 */
  3600. #define MBIM12 0x1000 /* Enable Interrupt For Mailbox 12 */
  3601. #define MBIM13 0x2000 /* Enable Interrupt For Mailbox 13 */
  3602. #define MBIM14 0x4000 /* Enable Interrupt For Mailbox 14 */
  3603. #define MBIM15 0x8000 /* Enable Interrupt For Mailbox 15 */
  3604. /* CAN_MBIM2 Masks */
  3605. #define MBIM16 0x0001 /* Enable Interrupt For Mailbox 16 */
  3606. #define MBIM17 0x0002 /* Enable Interrupt For Mailbox 17 */
  3607. #define MBIM18 0x0004 /* Enable Interrupt For Mailbox 18 */
  3608. #define MBIM19 0x0008 /* Enable Interrupt For Mailbox 19 */
  3609. #define MBIM20 0x0010 /* Enable Interrupt For Mailbox 20 */
  3610. #define MBIM21 0x0020 /* Enable Interrupt For Mailbox 21 */
  3611. #define MBIM22 0x0040 /* Enable Interrupt For Mailbox 22 */
  3612. #define MBIM23 0x0080 /* Enable Interrupt For Mailbox 23 */
  3613. #define MBIM24 0x0100 /* Enable Interrupt For Mailbox 24 */
  3614. #define MBIM25 0x0200 /* Enable Interrupt For Mailbox 25 */
  3615. #define MBIM26 0x0400 /* Enable Interrupt For Mailbox 26 */
  3616. #define MBIM27 0x0800 /* Enable Interrupt For Mailbox 27 */
  3617. #define MBIM28 0x1000 /* Enable Interrupt For Mailbox 28 */
  3618. #define MBIM29 0x2000 /* Enable Interrupt For Mailbox 29 */
  3619. #define MBIM30 0x4000 /* Enable Interrupt For Mailbox 30 */
  3620. #define MBIM31 0x8000 /* Enable Interrupt For Mailbox 31 */
  3621. /* CAN_GIM Masks */
  3622. #define EWTIM 0x0001 /* Enable TX Error Count Interrupt */
  3623. #define EWRIM 0x0002 /* Enable RX Error Count Interrupt */
  3624. #define EPIM 0x0004 /* Enable Error-Passive Mode Interrupt */
  3625. #define BOIM 0x0008 /* Enable Bus Off Interrupt */
  3626. #define WUIM 0x0010 /* Enable Wake-Up Interrupt */
  3627. #define UIAIM 0x0020 /* Enable Access To Unimplemented Address Interrupt */
  3628. #define AAIM 0x0040 /* Enable Abort Acknowledge Interrupt */
  3629. #define RMLIM 0x0080 /* Enable RX Message Lost Interrupt */
  3630. #define UCEIM 0x0100 /* Enable Universal Counter Overflow Interrupt */
  3631. #define EXTIM 0x0200 /* Enable External Trigger Output Interrupt */
  3632. #define ADIM 0x0400 /* Enable Access Denied Interrupt */
  3633. /* CAN_GIS Masks */
  3634. #define EWTIS 0x0001 /* TX Error Count IRQ Status */
  3635. #define EWRIS 0x0002 /* RX Error Count IRQ Status */
  3636. #define EPIS 0x0004 /* Error-Passive Mode IRQ Status */
  3637. #define BOIS 0x0008 /* Bus Off IRQ Status */
  3638. #define WUIS 0x0010 /* Wake-Up IRQ Status */
  3639. #define UIAIS 0x0020 /* Access To Unimplemented Address IRQ Status */
  3640. #define AAIS 0x0040 /* Abort Acknowledge IRQ Status */
  3641. #define RMLIS 0x0080 /* RX Message Lost IRQ Status */
  3642. #define UCEIS 0x0100 /* Universal Counter Overflow IRQ Status */
  3643. #define EXTIS 0x0200 /* External Trigger Output IRQ Status */
  3644. #define ADIS 0x0400 /* Access Denied IRQ Status */
  3645. /* CAN_GIF Masks */
  3646. #define EWTIF 0x0001 /* TX Error Count IRQ Flag */
  3647. #define EWRIF 0x0002 /* RX Error Count IRQ Flag */
  3648. #define EPIF 0x0004 /* Error-Passive Mode IRQ Flag */
  3649. #define BOIF 0x0008 /* Bus Off IRQ Flag */
  3650. #define WUIF 0x0010 /* Wake-Up IRQ Flag */
  3651. #define UIAIF 0x0020 /* Access To Unimplemented Address IRQ Flag */
  3652. #define AAIF 0x0040 /* Abort Acknowledge IRQ Flag */
  3653. #define RMLIF 0x0080 /* RX Message Lost IRQ Flag */
  3654. #define UCEIF 0x0100 /* Universal Counter Overflow IRQ Flag */
  3655. #define EXTIF 0x0200 /* External Trigger Output IRQ Flag */
  3656. #define ADIF 0x0400 /* Access Denied IRQ Flag */
  3657. /* CAN_UCCNF Masks */
  3658. #define UCCNF 0x000F /* Universal Counter Mode */
  3659. #define UC_STAMP 0x0001 /* Timestamp Mode */
  3660. #define UC_WDOG 0x0002 /* Watchdog Mode */
  3661. #define UC_AUTOTX 0x0003 /* Auto-Transmit Mode */
  3662. #define UC_ERROR 0x0006 /* CAN Error Frame Count */
  3663. #define UC_OVER 0x0007 /* CAN Overload Frame Count */
  3664. #define UC_LOST 0x0008 /* Arbitration Lost During TX Count */
  3665. #define UC_AA 0x0009 /* TX Abort Count */
  3666. #define UC_TA 0x000A /* TX Successful Count */
  3667. #define UC_REJECT 0x000B /* RX Message Rejected Count */
  3668. #define UC_RML 0x000C /* RX Message Lost Count */
  3669. #define UC_RX 0x000D /* Total Successful RX Messages Count */
  3670. #define UC_RMP 0x000E /* Successful RX W/Matching ID Count */
  3671. #define UC_ALL 0x000F /* Correct Message On CAN Bus Line Count */
  3672. #define UCRC 0x0020 /* Universal Counter Reload/Clear */
  3673. #define UCCT 0x0040 /* Universal Counter CAN Trigger */
  3674. #define UCE 0x0080 /* Universal Counter Enable */
  3675. /* CAN_ESR Masks */
  3676. #define ACKE 0x0004 /* Acknowledge Error */
  3677. #define SER 0x0008 /* Stuff Error */
  3678. #define CRCE 0x0010 /* CRC Error */
  3679. #define SA0 0x0020 /* Stuck At Dominant Error */
  3680. #define BEF 0x0040 /* Bit Error Flag */
  3681. #define FER 0x0080 /* Form Error Flag */
  3682. /* CAN_EWR Masks */
  3683. #define EWLREC 0x00FF /* RX Error Count Limit (For EWRIS) */
  3684. #define EWLTEC 0xFF00 /* TX Error Count Limit (For EWTIS) */
  3685. #endif /* _DEF_BF539_H */