irq.h 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. /*
  2. * Copyright 2005-2008 Analog Devices Inc.
  3. *
  4. * Licensed under the GPL-2 or later
  5. */
  6. #ifndef _BF537_IRQ_H_
  7. #define _BF537_IRQ_H_
  8. /*
  9. * Interrupt source definitions
  10. * Event Source Core Event Name
  11. * Core Emulation **
  12. * Events (highest priority) EMU 0
  13. * Reset RST 1
  14. * NMI NMI 2
  15. * Exception EVX 3
  16. * Reserved -- 4
  17. * Hardware Error IVHW 5
  18. * Core Timer IVTMR 6
  19. * .....
  20. *
  21. * Softirq IVG14
  22. * System Call --
  23. * (lowest priority) IVG15
  24. */
  25. #define SYS_IRQS 39
  26. #define NR_PERI_INTS 32
  27. /* The ABSTRACT IRQ definitions */
  28. /** the first seven of the following are fixed, the rest you change if you need to **/
  29. #define IRQ_EMU 0 /*Emulation */
  30. #define IRQ_RST 1 /*reset */
  31. #define IRQ_NMI 2 /*Non Maskable */
  32. #define IRQ_EVX 3 /*Exception */
  33. #define IRQ_UNUSED 4 /*- unused interrupt*/
  34. #define IRQ_HWERR 5 /*Hardware Error */
  35. #define IRQ_CORETMR 6 /*Core timer */
  36. #define IRQ_PLL_WAKEUP 7 /*PLL Wakeup Interrupt */
  37. #define IRQ_DMA_ERROR 8 /*DMA Error (general) */
  38. #define IRQ_GENERIC_ERROR 9 /*GENERIC Error Interrupt */
  39. #define IRQ_RTC 10 /*RTC Interrupt */
  40. #define IRQ_PPI 11 /*DMA0 Interrupt (PPI) */
  41. #define IRQ_SPORT0_RX 12 /*DMA3 Interrupt (SPORT0 RX) */
  42. #define IRQ_SPORT0_TX 13 /*DMA4 Interrupt (SPORT0 TX) */
  43. #define IRQ_SPORT1_RX 14 /*DMA5 Interrupt (SPORT1 RX) */
  44. #define IRQ_SPORT1_TX 15 /*DMA6 Interrupt (SPORT1 TX) */
  45. #define IRQ_TWI 16 /*TWI Interrupt */
  46. #define IRQ_SPI 17 /*DMA7 Interrupt (SPI) */
  47. #define IRQ_UART0_RX 18 /*DMA8 Interrupt (UART0 RX) */
  48. #define IRQ_UART0_TX 19 /*DMA9 Interrupt (UART0 TX) */
  49. #define IRQ_UART1_RX 20 /*DMA10 Interrupt (UART1 RX) */
  50. #define IRQ_UART1_TX 21 /*DMA11 Interrupt (UART1 TX) */
  51. #define IRQ_CAN_RX 22 /*CAN Receive Interrupt */
  52. #define IRQ_CAN_TX 23 /*CAN Transmit Interrupt */
  53. #define IRQ_MAC_RX 24 /*DMA1 (Ethernet RX) Interrupt */
  54. #define IRQ_MAC_TX 25 /*DMA2 (Ethernet TX) Interrupt */
  55. #define IRQ_TIMER0 26 /*Timer 0 */
  56. #define IRQ_TIMER1 27 /*Timer 1 */
  57. #define IRQ_TIMER2 28 /*Timer 2 */
  58. #define IRQ_TIMER3 29 /*Timer 3 */
  59. #define IRQ_TIMER4 30 /*Timer 4 */
  60. #define IRQ_TIMER5 31 /*Timer 5 */
  61. #define IRQ_TIMER6 32 /*Timer 6 */
  62. #define IRQ_TIMER7 33 /*Timer 7 */
  63. #define IRQ_PROG_INTA 34 /* PF Ports F&G (PF15:0) Interrupt A */
  64. #define IRQ_PORTG_INTB 35 /* PF Port G (PF15:0) Interrupt B */
  65. #define IRQ_MEM_DMA0 36 /*(Memory DMA Stream 0) */
  66. #define IRQ_MEM_DMA1 37 /*(Memory DMA Stream 1) */
  67. #define IRQ_PROG_INTB 38 /* PF Ports F (PF15:0) Interrupt B */
  68. #define IRQ_WATCH 38 /*Watch Dog Timer */
  69. #define IRQ_PPI_ERROR 42 /*PPI Error Interrupt */
  70. #define IRQ_CAN_ERROR 43 /*CAN Error Interrupt */
  71. #define IRQ_MAC_ERROR 44 /*PPI Error Interrupt */
  72. #define IRQ_SPORT0_ERROR 45 /*SPORT0 Error Interrupt */
  73. #define IRQ_SPORT1_ERROR 46 /*SPORT1 Error Interrupt */
  74. #define IRQ_SPI_ERROR 47 /*SPI Error Interrupt */
  75. #define IRQ_UART0_ERROR 48 /*UART Error Interrupt */
  76. #define IRQ_UART1_ERROR 49 /*UART Error Interrupt */
  77. #define IRQ_PF0 50
  78. #define IRQ_PF1 51
  79. #define IRQ_PF2 52
  80. #define IRQ_PF3 53
  81. #define IRQ_PF4 54
  82. #define IRQ_PF5 55
  83. #define IRQ_PF6 56
  84. #define IRQ_PF7 57
  85. #define IRQ_PF8 58
  86. #define IRQ_PF9 59
  87. #define IRQ_PF10 60
  88. #define IRQ_PF11 61
  89. #define IRQ_PF12 62
  90. #define IRQ_PF13 63
  91. #define IRQ_PF14 64
  92. #define IRQ_PF15 65
  93. #define IRQ_PG0 66
  94. #define IRQ_PG1 67
  95. #define IRQ_PG2 68
  96. #define IRQ_PG3 69
  97. #define IRQ_PG4 70
  98. #define IRQ_PG5 71
  99. #define IRQ_PG6 72
  100. #define IRQ_PG7 73
  101. #define IRQ_PG8 74
  102. #define IRQ_PG9 75
  103. #define IRQ_PG10 76
  104. #define IRQ_PG11 77
  105. #define IRQ_PG12 78
  106. #define IRQ_PG13 79
  107. #define IRQ_PG14 80
  108. #define IRQ_PG15 81
  109. #define IRQ_PH0 82
  110. #define IRQ_PH1 83
  111. #define IRQ_PH2 84
  112. #define IRQ_PH3 85
  113. #define IRQ_PH4 86
  114. #define IRQ_PH5 87
  115. #define IRQ_PH6 88
  116. #define IRQ_PH7 89
  117. #define IRQ_PH8 90
  118. #define IRQ_PH9 91
  119. #define IRQ_PH10 92
  120. #define IRQ_PH11 93
  121. #define IRQ_PH12 94
  122. #define IRQ_PH13 95
  123. #define IRQ_PH14 96
  124. #define IRQ_PH15 97
  125. #define GPIO_IRQ_BASE IRQ_PF0
  126. #define NR_IRQS (IRQ_PH15+1)
  127. #define IVG7 7
  128. #define IVG8 8
  129. #define IVG9 9
  130. #define IVG10 10
  131. #define IVG11 11
  132. #define IVG12 12
  133. #define IVG13 13
  134. #define IVG14 14
  135. #define IVG15 15
  136. /* IAR0 BIT FIELDS*/
  137. #define IRQ_PLL_WAKEUP_POS 0
  138. #define IRQ_DMA_ERROR_POS 4
  139. #define IRQ_ERROR_POS 8
  140. #define IRQ_RTC_POS 12
  141. #define IRQ_PPI_POS 16
  142. #define IRQ_SPORT0_RX_POS 20
  143. #define IRQ_SPORT0_TX_POS 24
  144. #define IRQ_SPORT1_RX_POS 28
  145. /* IAR1 BIT FIELDS*/
  146. #define IRQ_SPORT1_TX_POS 0
  147. #define IRQ_TWI_POS 4
  148. #define IRQ_SPI_POS 8
  149. #define IRQ_UART0_RX_POS 12
  150. #define IRQ_UART0_TX_POS 16
  151. #define IRQ_UART1_RX_POS 20
  152. #define IRQ_UART1_TX_POS 24
  153. #define IRQ_CAN_RX_POS 28
  154. /* IAR2 BIT FIELDS*/
  155. #define IRQ_CAN_TX_POS 0
  156. #define IRQ_MAC_RX_POS 4
  157. #define IRQ_MAC_TX_POS 8
  158. #define IRQ_TIMER0_POS 12
  159. #define IRQ_TIMER1_POS 16
  160. #define IRQ_TIMER2_POS 20
  161. #define IRQ_TIMER3_POS 24
  162. #define IRQ_TIMER4_POS 28
  163. /* IAR3 BIT FIELDS*/
  164. #define IRQ_TIMER5_POS 0
  165. #define IRQ_TIMER6_POS 4
  166. #define IRQ_TIMER7_POS 8
  167. #define IRQ_PROG_INTA_POS 12
  168. #define IRQ_PORTG_INTB_POS 16
  169. #define IRQ_MEM_DMA0_POS 20
  170. #define IRQ_MEM_DMA1_POS 24
  171. #define IRQ_WATCH_POS 28
  172. #endif /* _BF537_IRQ_H_ */