bfin_serial_5xx.h 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122
  1. /*
  2. * Copyright 2006-2009 Analog Devices Inc.
  3. *
  4. * Licensed under the GPL-2 or later
  5. */
  6. #include <linux/serial.h>
  7. #include <asm/dma.h>
  8. #include <asm/portmux.h>
  9. #define UART_GET_CHAR(uart) bfin_read16(((uart)->port.membase + OFFSET_RBR))
  10. #define UART_GET_DLL(uart) bfin_read16(((uart)->port.membase + OFFSET_DLL))
  11. #define UART_GET_IER(uart) bfin_read16(((uart)->port.membase + OFFSET_IER))
  12. #define UART_GET_DLH(uart) bfin_read16(((uart)->port.membase + OFFSET_DLH))
  13. #define UART_GET_IIR(uart) bfin_read16(((uart)->port.membase + OFFSET_IIR))
  14. #define UART_GET_LCR(uart) bfin_read16(((uart)->port.membase + OFFSET_LCR))
  15. #define UART_GET_GCTL(uart) bfin_read16(((uart)->port.membase + OFFSET_GCTL))
  16. #define UART_PUT_CHAR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_THR),v)
  17. #define UART_PUT_DLL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLL),v)
  18. #define UART_PUT_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER),v)
  19. #define UART_SET_IER(uart,v) UART_PUT_IER(uart, UART_GET_IER(uart) | (v))
  20. #define UART_CLEAR_IER(uart,v) UART_PUT_IER(uart, UART_GET_IER(uart) & ~(v))
  21. #define UART_PUT_DLH(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLH),v)
  22. #define UART_PUT_LCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LCR),v)
  23. #define UART_PUT_GCTL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_GCTL),v)
  24. #define UART_SET_DLAB(uart) do { UART_PUT_LCR(uart, UART_GET_LCR(uart) | DLAB); SSYNC(); } while (0)
  25. #define UART_CLEAR_DLAB(uart) do { UART_PUT_LCR(uart, UART_GET_LCR(uart) & ~DLAB); SSYNC(); } while (0)
  26. #define UART_GET_CTS(x) gpio_get_value(x->cts_pin)
  27. #define UART_DISABLE_RTS(x) gpio_set_value(x->rts_pin, 1)
  28. #define UART_ENABLE_RTS(x) gpio_set_value(x->rts_pin, 0)
  29. #define UART_ENABLE_INTS(x, v) UART_PUT_IER(x, v)
  30. #define UART_DISABLE_INTS(x) UART_PUT_IER(x, 0)
  31. #ifdef CONFIG_BFIN_UART0_CTSRTS
  32. # define CONFIG_SERIAL_BFIN_CTSRTS
  33. # ifndef CONFIG_UART0_CTS_PIN
  34. # define CONFIG_UART0_CTS_PIN -1
  35. # endif
  36. # ifndef CONFIG_UART0_RTS_PIN
  37. # define CONFIG_UART0_RTS_PIN -1
  38. # endif
  39. #endif
  40. #define BFIN_UART_TX_FIFO_SIZE 2
  41. struct bfin_serial_port {
  42. struct uart_port port;
  43. unsigned int old_status;
  44. int status_irq;
  45. unsigned int lsr;
  46. #ifdef CONFIG_SERIAL_BFIN_DMA
  47. int tx_done;
  48. int tx_count;
  49. struct circ_buf rx_dma_buf;
  50. struct timer_list rx_dma_timer;
  51. int rx_dma_nrows;
  52. unsigned int tx_dma_channel;
  53. unsigned int rx_dma_channel;
  54. struct work_struct tx_dma_workqueue;
  55. #else
  56. # if ANOMALY_05000363
  57. unsigned int anomaly_threshold;
  58. # endif
  59. #endif
  60. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  61. struct timer_list cts_timer;
  62. int cts_pin;
  63. int rts_pin;
  64. #endif
  65. };
  66. /* The hardware clears the LSR bits upon read, so we need to cache
  67. * some of the more fun bits in software so they don't get lost
  68. * when checking the LSR in other code paths (TX).
  69. */
  70. static inline unsigned int UART_GET_LSR(struct bfin_serial_port *uart)
  71. {
  72. unsigned int lsr = bfin_read16(uart->port.membase + OFFSET_LSR);
  73. uart->lsr |= (lsr & (BI|FE|PE|OE));
  74. return lsr | uart->lsr;
  75. }
  76. static inline void UART_CLEAR_LSR(struct bfin_serial_port *uart)
  77. {
  78. uart->lsr = 0;
  79. bfin_write16(uart->port.membase + OFFSET_LSR, -1);
  80. }
  81. struct bfin_serial_res {
  82. unsigned long uart_base_addr;
  83. int uart_irq;
  84. int uart_status_irq;
  85. #ifdef CONFIG_SERIAL_BFIN_DMA
  86. unsigned int uart_tx_dma_channel;
  87. unsigned int uart_rx_dma_channel;
  88. #endif
  89. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  90. int uart_cts_pin;
  91. int uart_rts_pin;
  92. #endif
  93. };
  94. struct bfin_serial_res bfin_serial_resource[] = {
  95. {
  96. 0xFFC00400,
  97. IRQ_UART0_RX,
  98. IRQ_UART0_ERROR,
  99. #ifdef CONFIG_SERIAL_BFIN_DMA
  100. CH_UART0_TX,
  101. CH_UART0_RX,
  102. #endif
  103. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  104. CONFIG_UART0_CTS_PIN,
  105. CONFIG_UART0_RTS_PIN,
  106. #endif
  107. }
  108. };
  109. #define DRIVER_NAME "bfin-uart"