defBF52x_base.h 113 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008
  1. /*
  2. * Copyright 2007-2008 Analog Devices Inc.
  3. *
  4. * Licensed under the ADI BSD license or the GPL-2 (or later)
  5. */
  6. #ifndef _DEF_BF52X_H
  7. #define _DEF_BF52X_H
  8. /* ************************************************************** */
  9. /* SYSTEM & MMR ADDRESS DEFINITIONS COMMON TO ALL ADSP-BF52x */
  10. /* ************************************************************** */
  11. /* ==== begin from defBF534.h ==== */
  12. /* Clock and System Control (0xFFC00000 - 0xFFC000FF) */
  13. #define PLL_CTL 0xFFC00000 /* PLL Control Register */
  14. #define PLL_DIV 0xFFC00004 /* PLL Divide Register */
  15. #define VR_CTL 0xFFC00008 /* Voltage Regulator Control Register */
  16. #define PLL_STAT 0xFFC0000C /* PLL Status Register */
  17. #define PLL_LOCKCNT 0xFFC00010 /* PLL Lock Count Register */
  18. #define CHIPID 0xFFC00014 /* Device ID Register */
  19. /* System Interrupt Controller (0xFFC00100 - 0xFFC001FF) */
  20. #define SWRST 0xFFC00100 /* Software Reset Register */
  21. #define SYSCR 0xFFC00104 /* System Configuration Register */
  22. #define SIC_RVECT 0xFFC00108 /* Interrupt Reset Vector Address Register */
  23. #define SIC_IMASK0 0xFFC0010C /* Interrupt Mask Register */
  24. #define SIC_IAR0 0xFFC00110 /* Interrupt Assignment Register 0 */
  25. #define SIC_IAR1 0xFFC00114 /* Interrupt Assignment Register 1 */
  26. #define SIC_IAR2 0xFFC00118 /* Interrupt Assignment Register 2 */
  27. #define SIC_IAR3 0xFFC0011C /* Interrupt Assignment Register 3 */
  28. #define SIC_ISR0 0xFFC00120 /* Interrupt Status Register */
  29. #define SIC_IWR0 0xFFC00124 /* Interrupt Wakeup Register */
  30. /* SIC Additions to ADSP-BF52x (0xFFC0014C - 0xFFC00162) */
  31. #define SIC_IMASK1 0xFFC0014C /* Interrupt Mask register of SIC2 */
  32. #define SIC_IAR4 0xFFC00150 /* Interrupt Assignment register4 */
  33. #define SIC_IAR5 0xFFC00154 /* Interrupt Assignment register5 */
  34. #define SIC_IAR6 0xFFC00158 /* Interrupt Assignment register6 */
  35. #define SIC_IAR7 0xFFC0015C /* Interrupt Assignment register7 */
  36. #define SIC_ISR1 0xFFC00160 /* Interrupt Statur register */
  37. #define SIC_IWR1 0xFFC00164 /* Interrupt Wakeup register */
  38. /* Watchdog Timer (0xFFC00200 - 0xFFC002FF) */
  39. #define WDOG_CTL 0xFFC00200 /* Watchdog Control Register */
  40. #define WDOG_CNT 0xFFC00204 /* Watchdog Count Register */
  41. #define WDOG_STAT 0xFFC00208 /* Watchdog Status Register */
  42. /* Real Time Clock (0xFFC00300 - 0xFFC003FF) */
  43. #define RTC_STAT 0xFFC00300 /* RTC Status Register */
  44. #define RTC_ICTL 0xFFC00304 /* RTC Interrupt Control Register */
  45. #define RTC_ISTAT 0xFFC00308 /* RTC Interrupt Status Register */
  46. #define RTC_SWCNT 0xFFC0030C /* RTC Stopwatch Count Register */
  47. #define RTC_ALARM 0xFFC00310 /* RTC Alarm Time Register */
  48. #define RTC_FAST 0xFFC00314 /* RTC Prescaler Enable Register */
  49. #define RTC_PREN 0xFFC00314 /* RTC Prescaler Enable Alternate Macro */
  50. /* UART0 Controller (0xFFC00400 - 0xFFC004FF) */
  51. #define UART0_THR 0xFFC00400 /* Transmit Holding register */
  52. #define UART0_RBR 0xFFC00400 /* Receive Buffer register */
  53. #define UART0_DLL 0xFFC00400 /* Divisor Latch (Low-Byte) */
  54. #define UART0_IER 0xFFC00404 /* Interrupt Enable Register */
  55. #define UART0_DLH 0xFFC00404 /* Divisor Latch (High-Byte) */
  56. #define UART0_IIR 0xFFC00408 /* Interrupt Identification Register */
  57. #define UART0_LCR 0xFFC0040C /* Line Control Register */
  58. #define UART0_MCR 0xFFC00410 /* Modem Control Register */
  59. #define UART0_LSR 0xFFC00414 /* Line Status Register */
  60. #define UART0_MSR 0xFFC00418 /* Modem Status Register */
  61. #define UART0_SCR 0xFFC0041C /* SCR Scratch Register */
  62. #define UART0_GCTL 0xFFC00424 /* Global Control Register */
  63. /* SPI Controller (0xFFC00500 - 0xFFC005FF) */
  64. #define SPI0_REGBASE 0xFFC00500
  65. #define SPI_CTL 0xFFC00500 /* SPI Control Register */
  66. #define SPI_FLG 0xFFC00504 /* SPI Flag register */
  67. #define SPI_STAT 0xFFC00508 /* SPI Status register */
  68. #define SPI_TDBR 0xFFC0050C /* SPI Transmit Data Buffer Register */
  69. #define SPI_RDBR 0xFFC00510 /* SPI Receive Data Buffer Register */
  70. #define SPI_BAUD 0xFFC00514 /* SPI Baud rate Register */
  71. #define SPI_SHADOW 0xFFC00518 /* SPI_RDBR Shadow Register */
  72. /* TIMER0-7 Registers (0xFFC00600 - 0xFFC006FF) */
  73. #define TIMER0_CONFIG 0xFFC00600 /* Timer 0 Configuration Register */
  74. #define TIMER0_COUNTER 0xFFC00604 /* Timer 0 Counter Register */
  75. #define TIMER0_PERIOD 0xFFC00608 /* Timer 0 Period Register */
  76. #define TIMER0_WIDTH 0xFFC0060C /* Timer 0 Width Register */
  77. #define TIMER1_CONFIG 0xFFC00610 /* Timer 1 Configuration Register */
  78. #define TIMER1_COUNTER 0xFFC00614 /* Timer 1 Counter Register */
  79. #define TIMER1_PERIOD 0xFFC00618 /* Timer 1 Period Register */
  80. #define TIMER1_WIDTH 0xFFC0061C /* Timer 1 Width Register */
  81. #define TIMER2_CONFIG 0xFFC00620 /* Timer 2 Configuration Register */
  82. #define TIMER2_COUNTER 0xFFC00624 /* Timer 2 Counter Register */
  83. #define TIMER2_PERIOD 0xFFC00628 /* Timer 2 Period Register */
  84. #define TIMER2_WIDTH 0xFFC0062C /* Timer 2 Width Register */
  85. #define TIMER3_CONFIG 0xFFC00630 /* Timer 3 Configuration Register */
  86. #define TIMER3_COUNTER 0xFFC00634 /* Timer 3 Counter Register */
  87. #define TIMER3_PERIOD 0xFFC00638 /* Timer 3 Period Register */
  88. #define TIMER3_WIDTH 0xFFC0063C /* Timer 3 Width Register */
  89. #define TIMER4_CONFIG 0xFFC00640 /* Timer 4 Configuration Register */
  90. #define TIMER4_COUNTER 0xFFC00644 /* Timer 4 Counter Register */
  91. #define TIMER4_PERIOD 0xFFC00648 /* Timer 4 Period Register */
  92. #define TIMER4_WIDTH 0xFFC0064C /* Timer 4 Width Register */
  93. #define TIMER5_CONFIG 0xFFC00650 /* Timer 5 Configuration Register */
  94. #define TIMER5_COUNTER 0xFFC00654 /* Timer 5 Counter Register */
  95. #define TIMER5_PERIOD 0xFFC00658 /* Timer 5 Period Register */
  96. #define TIMER5_WIDTH 0xFFC0065C /* Timer 5 Width Register */
  97. #define TIMER6_CONFIG 0xFFC00660 /* Timer 6 Configuration Register */
  98. #define TIMER6_COUNTER 0xFFC00664 /* Timer 6 Counter Register */
  99. #define TIMER6_PERIOD 0xFFC00668 /* Timer 6 Period Register */
  100. #define TIMER6_WIDTH 0xFFC0066C /* Timer 6 Width Register */
  101. #define TIMER7_CONFIG 0xFFC00670 /* Timer 7 Configuration Register */
  102. #define TIMER7_COUNTER 0xFFC00674 /* Timer 7 Counter Register */
  103. #define TIMER7_PERIOD 0xFFC00678 /* Timer 7 Period Register */
  104. #define TIMER7_WIDTH 0xFFC0067C /* Timer 7 Width Register */
  105. #define TIMER_ENABLE 0xFFC00680 /* Timer Enable Register */
  106. #define TIMER_DISABLE 0xFFC00684 /* Timer Disable Register */
  107. #define TIMER_STATUS 0xFFC00688 /* Timer Status Register */
  108. /* General Purpose I/O Port F (0xFFC00700 - 0xFFC007FF) */
  109. #define PORTFIO 0xFFC00700 /* Port F I/O Pin State Specify Register */
  110. #define PORTFIO_CLEAR 0xFFC00704 /* Port F I/O Peripheral Interrupt Clear Register */
  111. #define PORTFIO_SET 0xFFC00708 /* Port F I/O Peripheral Interrupt Set Register */
  112. #define PORTFIO_TOGGLE 0xFFC0070C /* Port F I/O Pin State Toggle Register */
  113. #define PORTFIO_MASKA 0xFFC00710 /* Port F I/O Mask State Specify Interrupt A Register */
  114. #define PORTFIO_MASKA_CLEAR 0xFFC00714 /* Port F I/O Mask Disable Interrupt A Register */
  115. #define PORTFIO_MASKA_SET 0xFFC00718 /* Port F I/O Mask Enable Interrupt A Register */
  116. #define PORTFIO_MASKA_TOGGLE 0xFFC0071C /* Port F I/O Mask Toggle Enable Interrupt A Register */
  117. #define PORTFIO_MASKB 0xFFC00720 /* Port F I/O Mask State Specify Interrupt B Register */
  118. #define PORTFIO_MASKB_CLEAR 0xFFC00724 /* Port F I/O Mask Disable Interrupt B Register */
  119. #define PORTFIO_MASKB_SET 0xFFC00728 /* Port F I/O Mask Enable Interrupt B Register */
  120. #define PORTFIO_MASKB_TOGGLE 0xFFC0072C /* Port F I/O Mask Toggle Enable Interrupt B Register */
  121. #define PORTFIO_DIR 0xFFC00730 /* Port F I/O Direction Register */
  122. #define PORTFIO_POLAR 0xFFC00734 /* Port F I/O Source Polarity Register */
  123. #define PORTFIO_EDGE 0xFFC00738 /* Port F I/O Source Sensitivity Register */
  124. #define PORTFIO_BOTH 0xFFC0073C /* Port F I/O Set on BOTH Edges Register */
  125. #define PORTFIO_INEN 0xFFC00740 /* Port F I/O Input Enable Register */
  126. /* SPORT0 Controller (0xFFC00800 - 0xFFC008FF) */
  127. #define SPORT0_TCR1 0xFFC00800 /* SPORT0 Transmit Configuration 1 Register */
  128. #define SPORT0_TCR2 0xFFC00804 /* SPORT0 Transmit Configuration 2 Register */
  129. #define SPORT0_TCLKDIV 0xFFC00808 /* SPORT0 Transmit Clock Divider */
  130. #define SPORT0_TFSDIV 0xFFC0080C /* SPORT0 Transmit Frame Sync Divider */
  131. #define SPORT0_TX 0xFFC00810 /* SPORT0 TX Data Register */
  132. #define SPORT0_RX 0xFFC00818 /* SPORT0 RX Data Register */
  133. #define SPORT0_RCR1 0xFFC00820 /* SPORT0 Transmit Configuration 1 Register */
  134. #define SPORT0_RCR2 0xFFC00824 /* SPORT0 Transmit Configuration 2 Register */
  135. #define SPORT0_RCLKDIV 0xFFC00828 /* SPORT0 Receive Clock Divider */
  136. #define SPORT0_RFSDIV 0xFFC0082C /* SPORT0 Receive Frame Sync Divider */
  137. #define SPORT0_STAT 0xFFC00830 /* SPORT0 Status Register */
  138. #define SPORT0_CHNL 0xFFC00834 /* SPORT0 Current Channel Register */
  139. #define SPORT0_MCMC1 0xFFC00838 /* SPORT0 Multi-Channel Configuration Register 1 */
  140. #define SPORT0_MCMC2 0xFFC0083C /* SPORT0 Multi-Channel Configuration Register 2 */
  141. #define SPORT0_MTCS0 0xFFC00840 /* SPORT0 Multi-Channel Transmit Select Register 0 */
  142. #define SPORT0_MTCS1 0xFFC00844 /* SPORT0 Multi-Channel Transmit Select Register 1 */
  143. #define SPORT0_MTCS2 0xFFC00848 /* SPORT0 Multi-Channel Transmit Select Register 2 */
  144. #define SPORT0_MTCS3 0xFFC0084C /* SPORT0 Multi-Channel Transmit Select Register 3 */
  145. #define SPORT0_MRCS0 0xFFC00850 /* SPORT0 Multi-Channel Receive Select Register 0 */
  146. #define SPORT0_MRCS1 0xFFC00854 /* SPORT0 Multi-Channel Receive Select Register 1 */
  147. #define SPORT0_MRCS2 0xFFC00858 /* SPORT0 Multi-Channel Receive Select Register 2 */
  148. #define SPORT0_MRCS3 0xFFC0085C /* SPORT0 Multi-Channel Receive Select Register 3 */
  149. /* SPORT1 Controller (0xFFC00900 - 0xFFC009FF) */
  150. #define SPORT1_TCR1 0xFFC00900 /* SPORT1 Transmit Configuration 1 Register */
  151. #define SPORT1_TCR2 0xFFC00904 /* SPORT1 Transmit Configuration 2 Register */
  152. #define SPORT1_TCLKDIV 0xFFC00908 /* SPORT1 Transmit Clock Divider */
  153. #define SPORT1_TFSDIV 0xFFC0090C /* SPORT1 Transmit Frame Sync Divider */
  154. #define SPORT1_TX 0xFFC00910 /* SPORT1 TX Data Register */
  155. #define SPORT1_RX 0xFFC00918 /* SPORT1 RX Data Register */
  156. #define SPORT1_RCR1 0xFFC00920 /* SPORT1 Transmit Configuration 1 Register */
  157. #define SPORT1_RCR2 0xFFC00924 /* SPORT1 Transmit Configuration 2 Register */
  158. #define SPORT1_RCLKDIV 0xFFC00928 /* SPORT1 Receive Clock Divider */
  159. #define SPORT1_RFSDIV 0xFFC0092C /* SPORT1 Receive Frame Sync Divider */
  160. #define SPORT1_STAT 0xFFC00930 /* SPORT1 Status Register */
  161. #define SPORT1_CHNL 0xFFC00934 /* SPORT1 Current Channel Register */
  162. #define SPORT1_MCMC1 0xFFC00938 /* SPORT1 Multi-Channel Configuration Register 1 */
  163. #define SPORT1_MCMC2 0xFFC0093C /* SPORT1 Multi-Channel Configuration Register 2 */
  164. #define SPORT1_MTCS0 0xFFC00940 /* SPORT1 Multi-Channel Transmit Select Register 0 */
  165. #define SPORT1_MTCS1 0xFFC00944 /* SPORT1 Multi-Channel Transmit Select Register 1 */
  166. #define SPORT1_MTCS2 0xFFC00948 /* SPORT1 Multi-Channel Transmit Select Register 2 */
  167. #define SPORT1_MTCS3 0xFFC0094C /* SPORT1 Multi-Channel Transmit Select Register 3 */
  168. #define SPORT1_MRCS0 0xFFC00950 /* SPORT1 Multi-Channel Receive Select Register 0 */
  169. #define SPORT1_MRCS1 0xFFC00954 /* SPORT1 Multi-Channel Receive Select Register 1 */
  170. #define SPORT1_MRCS2 0xFFC00958 /* SPORT1 Multi-Channel Receive Select Register 2 */
  171. #define SPORT1_MRCS3 0xFFC0095C /* SPORT1 Multi-Channel Receive Select Register 3 */
  172. /* External Bus Interface Unit (0xFFC00A00 - 0xFFC00AFF) */
  173. #define EBIU_AMGCTL 0xFFC00A00 /* Asynchronous Memory Global Control Register */
  174. #define EBIU_AMBCTL0 0xFFC00A04 /* Asynchronous Memory Bank Control Register 0 */
  175. #define EBIU_AMBCTL1 0xFFC00A08 /* Asynchronous Memory Bank Control Register 1 */
  176. #define EBIU_SDGCTL 0xFFC00A10 /* SDRAM Global Control Register */
  177. #define EBIU_SDBCTL 0xFFC00A14 /* SDRAM Bank Control Register */
  178. #define EBIU_SDRRC 0xFFC00A18 /* SDRAM Refresh Rate Control Register */
  179. #define EBIU_SDSTAT 0xFFC00A1C /* SDRAM Status Register */
  180. /* DMA Traffic Control Registers */
  181. #define DMA_TC_PER 0xFFC00B0C /* Traffic Control Periods Register */
  182. #define DMA_TC_CNT 0xFFC00B10 /* Traffic Control Current Counts Register */
  183. /* Alternate deprecated register names (below) provided for backwards code compatibility */
  184. #define DMA_TCPER 0xFFC00B0C /* Traffic Control Periods Register */
  185. #define DMA_TCCNT 0xFFC00B10 /* Traffic Control Current Counts Register */
  186. /* DMA Controller (0xFFC00C00 - 0xFFC00FFF) */
  187. #define DMA0_NEXT_DESC_PTR 0xFFC00C00 /* DMA Channel 0 Next Descriptor Pointer Register */
  188. #define DMA0_START_ADDR 0xFFC00C04 /* DMA Channel 0 Start Address Register */
  189. #define DMA0_CONFIG 0xFFC00C08 /* DMA Channel 0 Configuration Register */
  190. #define DMA0_X_COUNT 0xFFC00C10 /* DMA Channel 0 X Count Register */
  191. #define DMA0_X_MODIFY 0xFFC00C14 /* DMA Channel 0 X Modify Register */
  192. #define DMA0_Y_COUNT 0xFFC00C18 /* DMA Channel 0 Y Count Register */
  193. #define DMA0_Y_MODIFY 0xFFC00C1C /* DMA Channel 0 Y Modify Register */
  194. #define DMA0_CURR_DESC_PTR 0xFFC00C20 /* DMA Channel 0 Current Descriptor Pointer Register */
  195. #define DMA0_CURR_ADDR 0xFFC00C24 /* DMA Channel 0 Current Address Register */
  196. #define DMA0_IRQ_STATUS 0xFFC00C28 /* DMA Channel 0 Interrupt/Status Register */
  197. #define DMA0_PERIPHERAL_MAP 0xFFC00C2C /* DMA Channel 0 Peripheral Map Register */
  198. #define DMA0_CURR_X_COUNT 0xFFC00C30 /* DMA Channel 0 Current X Count Register */
  199. #define DMA0_CURR_Y_COUNT 0xFFC00C38 /* DMA Channel 0 Current Y Count Register */
  200. #define DMA1_NEXT_DESC_PTR 0xFFC00C40 /* DMA Channel 1 Next Descriptor Pointer Register */
  201. #define DMA1_START_ADDR 0xFFC00C44 /* DMA Channel 1 Start Address Register */
  202. #define DMA1_CONFIG 0xFFC00C48 /* DMA Channel 1 Configuration Register */
  203. #define DMA1_X_COUNT 0xFFC00C50 /* DMA Channel 1 X Count Register */
  204. #define DMA1_X_MODIFY 0xFFC00C54 /* DMA Channel 1 X Modify Register */
  205. #define DMA1_Y_COUNT 0xFFC00C58 /* DMA Channel 1 Y Count Register */
  206. #define DMA1_Y_MODIFY 0xFFC00C5C /* DMA Channel 1 Y Modify Register */
  207. #define DMA1_CURR_DESC_PTR 0xFFC00C60 /* DMA Channel 1 Current Descriptor Pointer Register */
  208. #define DMA1_CURR_ADDR 0xFFC00C64 /* DMA Channel 1 Current Address Register */
  209. #define DMA1_IRQ_STATUS 0xFFC00C68 /* DMA Channel 1 Interrupt/Status Register */
  210. #define DMA1_PERIPHERAL_MAP 0xFFC00C6C /* DMA Channel 1 Peripheral Map Register */
  211. #define DMA1_CURR_X_COUNT 0xFFC00C70 /* DMA Channel 1 Current X Count Register */
  212. #define DMA1_CURR_Y_COUNT 0xFFC00C78 /* DMA Channel 1 Current Y Count Register */
  213. #define DMA2_NEXT_DESC_PTR 0xFFC00C80 /* DMA Channel 2 Next Descriptor Pointer Register */
  214. #define DMA2_START_ADDR 0xFFC00C84 /* DMA Channel 2 Start Address Register */
  215. #define DMA2_CONFIG 0xFFC00C88 /* DMA Channel 2 Configuration Register */
  216. #define DMA2_X_COUNT 0xFFC00C90 /* DMA Channel 2 X Count Register */
  217. #define DMA2_X_MODIFY 0xFFC00C94 /* DMA Channel 2 X Modify Register */
  218. #define DMA2_Y_COUNT 0xFFC00C98 /* DMA Channel 2 Y Count Register */
  219. #define DMA2_Y_MODIFY 0xFFC00C9C /* DMA Channel 2 Y Modify Register */
  220. #define DMA2_CURR_DESC_PTR 0xFFC00CA0 /* DMA Channel 2 Current Descriptor Pointer Register */
  221. #define DMA2_CURR_ADDR 0xFFC00CA4 /* DMA Channel 2 Current Address Register */
  222. #define DMA2_IRQ_STATUS 0xFFC00CA8 /* DMA Channel 2 Interrupt/Status Register */
  223. #define DMA2_PERIPHERAL_MAP 0xFFC00CAC /* DMA Channel 2 Peripheral Map Register */
  224. #define DMA2_CURR_X_COUNT 0xFFC00CB0 /* DMA Channel 2 Current X Count Register */
  225. #define DMA2_CURR_Y_COUNT 0xFFC00CB8 /* DMA Channel 2 Current Y Count Register */
  226. #define DMA3_NEXT_DESC_PTR 0xFFC00CC0 /* DMA Channel 3 Next Descriptor Pointer Register */
  227. #define DMA3_START_ADDR 0xFFC00CC4 /* DMA Channel 3 Start Address Register */
  228. #define DMA3_CONFIG 0xFFC00CC8 /* DMA Channel 3 Configuration Register */
  229. #define DMA3_X_COUNT 0xFFC00CD0 /* DMA Channel 3 X Count Register */
  230. #define DMA3_X_MODIFY 0xFFC00CD4 /* DMA Channel 3 X Modify Register */
  231. #define DMA3_Y_COUNT 0xFFC00CD8 /* DMA Channel 3 Y Count Register */
  232. #define DMA3_Y_MODIFY 0xFFC00CDC /* DMA Channel 3 Y Modify Register */
  233. #define DMA3_CURR_DESC_PTR 0xFFC00CE0 /* DMA Channel 3 Current Descriptor Pointer Register */
  234. #define DMA3_CURR_ADDR 0xFFC00CE4 /* DMA Channel 3 Current Address Register */
  235. #define DMA3_IRQ_STATUS 0xFFC00CE8 /* DMA Channel 3 Interrupt/Status Register */
  236. #define DMA3_PERIPHERAL_MAP 0xFFC00CEC /* DMA Channel 3 Peripheral Map Register */
  237. #define DMA3_CURR_X_COUNT 0xFFC00CF0 /* DMA Channel 3 Current X Count Register */
  238. #define DMA3_CURR_Y_COUNT 0xFFC00CF8 /* DMA Channel 3 Current Y Count Register */
  239. #define DMA4_NEXT_DESC_PTR 0xFFC00D00 /* DMA Channel 4 Next Descriptor Pointer Register */
  240. #define DMA4_START_ADDR 0xFFC00D04 /* DMA Channel 4 Start Address Register */
  241. #define DMA4_CONFIG 0xFFC00D08 /* DMA Channel 4 Configuration Register */
  242. #define DMA4_X_COUNT 0xFFC00D10 /* DMA Channel 4 X Count Register */
  243. #define DMA4_X_MODIFY 0xFFC00D14 /* DMA Channel 4 X Modify Register */
  244. #define DMA4_Y_COUNT 0xFFC00D18 /* DMA Channel 4 Y Count Register */
  245. #define DMA4_Y_MODIFY 0xFFC00D1C /* DMA Channel 4 Y Modify Register */
  246. #define DMA4_CURR_DESC_PTR 0xFFC00D20 /* DMA Channel 4 Current Descriptor Pointer Register */
  247. #define DMA4_CURR_ADDR 0xFFC00D24 /* DMA Channel 4 Current Address Register */
  248. #define DMA4_IRQ_STATUS 0xFFC00D28 /* DMA Channel 4 Interrupt/Status Register */
  249. #define DMA4_PERIPHERAL_MAP 0xFFC00D2C /* DMA Channel 4 Peripheral Map Register */
  250. #define DMA4_CURR_X_COUNT 0xFFC00D30 /* DMA Channel 4 Current X Count Register */
  251. #define DMA4_CURR_Y_COUNT 0xFFC00D38 /* DMA Channel 4 Current Y Count Register */
  252. #define DMA5_NEXT_DESC_PTR 0xFFC00D40 /* DMA Channel 5 Next Descriptor Pointer Register */
  253. #define DMA5_START_ADDR 0xFFC00D44 /* DMA Channel 5 Start Address Register */
  254. #define DMA5_CONFIG 0xFFC00D48 /* DMA Channel 5 Configuration Register */
  255. #define DMA5_X_COUNT 0xFFC00D50 /* DMA Channel 5 X Count Register */
  256. #define DMA5_X_MODIFY 0xFFC00D54 /* DMA Channel 5 X Modify Register */
  257. #define DMA5_Y_COUNT 0xFFC00D58 /* DMA Channel 5 Y Count Register */
  258. #define DMA5_Y_MODIFY 0xFFC00D5C /* DMA Channel 5 Y Modify Register */
  259. #define DMA5_CURR_DESC_PTR 0xFFC00D60 /* DMA Channel 5 Current Descriptor Pointer Register */
  260. #define DMA5_CURR_ADDR 0xFFC00D64 /* DMA Channel 5 Current Address Register */
  261. #define DMA5_IRQ_STATUS 0xFFC00D68 /* DMA Channel 5 Interrupt/Status Register */
  262. #define DMA5_PERIPHERAL_MAP 0xFFC00D6C /* DMA Channel 5 Peripheral Map Register */
  263. #define DMA5_CURR_X_COUNT 0xFFC00D70 /* DMA Channel 5 Current X Count Register */
  264. #define DMA5_CURR_Y_COUNT 0xFFC00D78 /* DMA Channel 5 Current Y Count Register */
  265. #define DMA6_NEXT_DESC_PTR 0xFFC00D80 /* DMA Channel 6 Next Descriptor Pointer Register */
  266. #define DMA6_START_ADDR 0xFFC00D84 /* DMA Channel 6 Start Address Register */
  267. #define DMA6_CONFIG 0xFFC00D88 /* DMA Channel 6 Configuration Register */
  268. #define DMA6_X_COUNT 0xFFC00D90 /* DMA Channel 6 X Count Register */
  269. #define DMA6_X_MODIFY 0xFFC00D94 /* DMA Channel 6 X Modify Register */
  270. #define DMA6_Y_COUNT 0xFFC00D98 /* DMA Channel 6 Y Count Register */
  271. #define DMA6_Y_MODIFY 0xFFC00D9C /* DMA Channel 6 Y Modify Register */
  272. #define DMA6_CURR_DESC_PTR 0xFFC00DA0 /* DMA Channel 6 Current Descriptor Pointer Register */
  273. #define DMA6_CURR_ADDR 0xFFC00DA4 /* DMA Channel 6 Current Address Register */
  274. #define DMA6_IRQ_STATUS 0xFFC00DA8 /* DMA Channel 6 Interrupt/Status Register */
  275. #define DMA6_PERIPHERAL_MAP 0xFFC00DAC /* DMA Channel 6 Peripheral Map Register */
  276. #define DMA6_CURR_X_COUNT 0xFFC00DB0 /* DMA Channel 6 Current X Count Register */
  277. #define DMA6_CURR_Y_COUNT 0xFFC00DB8 /* DMA Channel 6 Current Y Count Register */
  278. #define DMA7_NEXT_DESC_PTR 0xFFC00DC0 /* DMA Channel 7 Next Descriptor Pointer Register */
  279. #define DMA7_START_ADDR 0xFFC00DC4 /* DMA Channel 7 Start Address Register */
  280. #define DMA7_CONFIG 0xFFC00DC8 /* DMA Channel 7 Configuration Register */
  281. #define DMA7_X_COUNT 0xFFC00DD0 /* DMA Channel 7 X Count Register */
  282. #define DMA7_X_MODIFY 0xFFC00DD4 /* DMA Channel 7 X Modify Register */
  283. #define DMA7_Y_COUNT 0xFFC00DD8 /* DMA Channel 7 Y Count Register */
  284. #define DMA7_Y_MODIFY 0xFFC00DDC /* DMA Channel 7 Y Modify Register */
  285. #define DMA7_CURR_DESC_PTR 0xFFC00DE0 /* DMA Channel 7 Current Descriptor Pointer Register */
  286. #define DMA7_CURR_ADDR 0xFFC00DE4 /* DMA Channel 7 Current Address Register */
  287. #define DMA7_IRQ_STATUS 0xFFC00DE8 /* DMA Channel 7 Interrupt/Status Register */
  288. #define DMA7_PERIPHERAL_MAP 0xFFC00DEC /* DMA Channel 7 Peripheral Map Register */
  289. #define DMA7_CURR_X_COUNT 0xFFC00DF0 /* DMA Channel 7 Current X Count Register */
  290. #define DMA7_CURR_Y_COUNT 0xFFC00DF8 /* DMA Channel 7 Current Y Count Register */
  291. #define DMA8_NEXT_DESC_PTR 0xFFC00E00 /* DMA Channel 8 Next Descriptor Pointer Register */
  292. #define DMA8_START_ADDR 0xFFC00E04 /* DMA Channel 8 Start Address Register */
  293. #define DMA8_CONFIG 0xFFC00E08 /* DMA Channel 8 Configuration Register */
  294. #define DMA8_X_COUNT 0xFFC00E10 /* DMA Channel 8 X Count Register */
  295. #define DMA8_X_MODIFY 0xFFC00E14 /* DMA Channel 8 X Modify Register */
  296. #define DMA8_Y_COUNT 0xFFC00E18 /* DMA Channel 8 Y Count Register */
  297. #define DMA8_Y_MODIFY 0xFFC00E1C /* DMA Channel 8 Y Modify Register */
  298. #define DMA8_CURR_DESC_PTR 0xFFC00E20 /* DMA Channel 8 Current Descriptor Pointer Register */
  299. #define DMA8_CURR_ADDR 0xFFC00E24 /* DMA Channel 8 Current Address Register */
  300. #define DMA8_IRQ_STATUS 0xFFC00E28 /* DMA Channel 8 Interrupt/Status Register */
  301. #define DMA8_PERIPHERAL_MAP 0xFFC00E2C /* DMA Channel 8 Peripheral Map Register */
  302. #define DMA8_CURR_X_COUNT 0xFFC00E30 /* DMA Channel 8 Current X Count Register */
  303. #define DMA8_CURR_Y_COUNT 0xFFC00E38 /* DMA Channel 8 Current Y Count Register */
  304. #define DMA9_NEXT_DESC_PTR 0xFFC00E40 /* DMA Channel 9 Next Descriptor Pointer Register */
  305. #define DMA9_START_ADDR 0xFFC00E44 /* DMA Channel 9 Start Address Register */
  306. #define DMA9_CONFIG 0xFFC00E48 /* DMA Channel 9 Configuration Register */
  307. #define DMA9_X_COUNT 0xFFC00E50 /* DMA Channel 9 X Count Register */
  308. #define DMA9_X_MODIFY 0xFFC00E54 /* DMA Channel 9 X Modify Register */
  309. #define DMA9_Y_COUNT 0xFFC00E58 /* DMA Channel 9 Y Count Register */
  310. #define DMA9_Y_MODIFY 0xFFC00E5C /* DMA Channel 9 Y Modify Register */
  311. #define DMA9_CURR_DESC_PTR 0xFFC00E60 /* DMA Channel 9 Current Descriptor Pointer Register */
  312. #define DMA9_CURR_ADDR 0xFFC00E64 /* DMA Channel 9 Current Address Register */
  313. #define DMA9_IRQ_STATUS 0xFFC00E68 /* DMA Channel 9 Interrupt/Status Register */
  314. #define DMA9_PERIPHERAL_MAP 0xFFC00E6C /* DMA Channel 9 Peripheral Map Register */
  315. #define DMA9_CURR_X_COUNT 0xFFC00E70 /* DMA Channel 9 Current X Count Register */
  316. #define DMA9_CURR_Y_COUNT 0xFFC00E78 /* DMA Channel 9 Current Y Count Register */
  317. #define DMA10_NEXT_DESC_PTR 0xFFC00E80 /* DMA Channel 10 Next Descriptor Pointer Register */
  318. #define DMA10_START_ADDR 0xFFC00E84 /* DMA Channel 10 Start Address Register */
  319. #define DMA10_CONFIG 0xFFC00E88 /* DMA Channel 10 Configuration Register */
  320. #define DMA10_X_COUNT 0xFFC00E90 /* DMA Channel 10 X Count Register */
  321. #define DMA10_X_MODIFY 0xFFC00E94 /* DMA Channel 10 X Modify Register */
  322. #define DMA10_Y_COUNT 0xFFC00E98 /* DMA Channel 10 Y Count Register */
  323. #define DMA10_Y_MODIFY 0xFFC00E9C /* DMA Channel 10 Y Modify Register */
  324. #define DMA10_CURR_DESC_PTR 0xFFC00EA0 /* DMA Channel 10 Current Descriptor Pointer Register */
  325. #define DMA10_CURR_ADDR 0xFFC00EA4 /* DMA Channel 10 Current Address Register */
  326. #define DMA10_IRQ_STATUS 0xFFC00EA8 /* DMA Channel 10 Interrupt/Status Register */
  327. #define DMA10_PERIPHERAL_MAP 0xFFC00EAC /* DMA Channel 10 Peripheral Map Register */
  328. #define DMA10_CURR_X_COUNT 0xFFC00EB0 /* DMA Channel 10 Current X Count Register */
  329. #define DMA10_CURR_Y_COUNT 0xFFC00EB8 /* DMA Channel 10 Current Y Count Register */
  330. #define DMA11_NEXT_DESC_PTR 0xFFC00EC0 /* DMA Channel 11 Next Descriptor Pointer Register */
  331. #define DMA11_START_ADDR 0xFFC00EC4 /* DMA Channel 11 Start Address Register */
  332. #define DMA11_CONFIG 0xFFC00EC8 /* DMA Channel 11 Configuration Register */
  333. #define DMA11_X_COUNT 0xFFC00ED0 /* DMA Channel 11 X Count Register */
  334. #define DMA11_X_MODIFY 0xFFC00ED4 /* DMA Channel 11 X Modify Register */
  335. #define DMA11_Y_COUNT 0xFFC00ED8 /* DMA Channel 11 Y Count Register */
  336. #define DMA11_Y_MODIFY 0xFFC00EDC /* DMA Channel 11 Y Modify Register */
  337. #define DMA11_CURR_DESC_PTR 0xFFC00EE0 /* DMA Channel 11 Current Descriptor Pointer Register */
  338. #define DMA11_CURR_ADDR 0xFFC00EE4 /* DMA Channel 11 Current Address Register */
  339. #define DMA11_IRQ_STATUS 0xFFC00EE8 /* DMA Channel 11 Interrupt/Status Register */
  340. #define DMA11_PERIPHERAL_MAP 0xFFC00EEC /* DMA Channel 11 Peripheral Map Register */
  341. #define DMA11_CURR_X_COUNT 0xFFC00EF0 /* DMA Channel 11 Current X Count Register */
  342. #define DMA11_CURR_Y_COUNT 0xFFC00EF8 /* DMA Channel 11 Current Y Count Register */
  343. #define MDMA_D0_NEXT_DESC_PTR 0xFFC00F00 /* MemDMA Stream 0 Destination Next Descriptor Pointer Register */
  344. #define MDMA_D0_START_ADDR 0xFFC00F04 /* MemDMA Stream 0 Destination Start Address Register */
  345. #define MDMA_D0_CONFIG 0xFFC00F08 /* MemDMA Stream 0 Destination Configuration Register */
  346. #define MDMA_D0_X_COUNT 0xFFC00F10 /* MemDMA Stream 0 Destination X Count Register */
  347. #define MDMA_D0_X_MODIFY 0xFFC00F14 /* MemDMA Stream 0 Destination X Modify Register */
  348. #define MDMA_D0_Y_COUNT 0xFFC00F18 /* MemDMA Stream 0 Destination Y Count Register */
  349. #define MDMA_D0_Y_MODIFY 0xFFC00F1C /* MemDMA Stream 0 Destination Y Modify Register */
  350. #define MDMA_D0_CURR_DESC_PTR 0xFFC00F20 /* MemDMA Stream 0 Destination Current Descriptor Pointer Register */
  351. #define MDMA_D0_CURR_ADDR 0xFFC00F24 /* MemDMA Stream 0 Destination Current Address Register */
  352. #define MDMA_D0_IRQ_STATUS 0xFFC00F28 /* MemDMA Stream 0 Destination Interrupt/Status Register */
  353. #define MDMA_D0_PERIPHERAL_MAP 0xFFC00F2C /* MemDMA Stream 0 Destination Peripheral Map Register */
  354. #define MDMA_D0_CURR_X_COUNT 0xFFC00F30 /* MemDMA Stream 0 Destination Current X Count Register */
  355. #define MDMA_D0_CURR_Y_COUNT 0xFFC00F38 /* MemDMA Stream 0 Destination Current Y Count Register */
  356. #define MDMA_S0_NEXT_DESC_PTR 0xFFC00F40 /* MemDMA Stream 0 Source Next Descriptor Pointer Register */
  357. #define MDMA_S0_START_ADDR 0xFFC00F44 /* MemDMA Stream 0 Source Start Address Register */
  358. #define MDMA_S0_CONFIG 0xFFC00F48 /* MemDMA Stream 0 Source Configuration Register */
  359. #define MDMA_S0_X_COUNT 0xFFC00F50 /* MemDMA Stream 0 Source X Count Register */
  360. #define MDMA_S0_X_MODIFY 0xFFC00F54 /* MemDMA Stream 0 Source X Modify Register */
  361. #define MDMA_S0_Y_COUNT 0xFFC00F58 /* MemDMA Stream 0 Source Y Count Register */
  362. #define MDMA_S0_Y_MODIFY 0xFFC00F5C /* MemDMA Stream 0 Source Y Modify Register */
  363. #define MDMA_S0_CURR_DESC_PTR 0xFFC00F60 /* MemDMA Stream 0 Source Current Descriptor Pointer Register */
  364. #define MDMA_S0_CURR_ADDR 0xFFC00F64 /* MemDMA Stream 0 Source Current Address Register */
  365. #define MDMA_S0_IRQ_STATUS 0xFFC00F68 /* MemDMA Stream 0 Source Interrupt/Status Register */
  366. #define MDMA_S0_PERIPHERAL_MAP 0xFFC00F6C /* MemDMA Stream 0 Source Peripheral Map Register */
  367. #define MDMA_S0_CURR_X_COUNT 0xFFC00F70 /* MemDMA Stream 0 Source Current X Count Register */
  368. #define MDMA_S0_CURR_Y_COUNT 0xFFC00F78 /* MemDMA Stream 0 Source Current Y Count Register */
  369. #define MDMA_D1_NEXT_DESC_PTR 0xFFC00F80 /* MemDMA Stream 1 Destination Next Descriptor Pointer Register */
  370. #define MDMA_D1_START_ADDR 0xFFC00F84 /* MemDMA Stream 1 Destination Start Address Register */
  371. #define MDMA_D1_CONFIG 0xFFC00F88 /* MemDMA Stream 1 Destination Configuration Register */
  372. #define MDMA_D1_X_COUNT 0xFFC00F90 /* MemDMA Stream 1 Destination X Count Register */
  373. #define MDMA_D1_X_MODIFY 0xFFC00F94 /* MemDMA Stream 1 Destination X Modify Register */
  374. #define MDMA_D1_Y_COUNT 0xFFC00F98 /* MemDMA Stream 1 Destination Y Count Register */
  375. #define MDMA_D1_Y_MODIFY 0xFFC00F9C /* MemDMA Stream 1 Destination Y Modify Register */
  376. #define MDMA_D1_CURR_DESC_PTR 0xFFC00FA0 /* MemDMA Stream 1 Destination Current Descriptor Pointer Register */
  377. #define MDMA_D1_CURR_ADDR 0xFFC00FA4 /* MemDMA Stream 1 Destination Current Address Register */
  378. #define MDMA_D1_IRQ_STATUS 0xFFC00FA8 /* MemDMA Stream 1 Destination Interrupt/Status Register */
  379. #define MDMA_D1_PERIPHERAL_MAP 0xFFC00FAC /* MemDMA Stream 1 Destination Peripheral Map Register */
  380. #define MDMA_D1_CURR_X_COUNT 0xFFC00FB0 /* MemDMA Stream 1 Destination Current X Count Register */
  381. #define MDMA_D1_CURR_Y_COUNT 0xFFC00FB8 /* MemDMA Stream 1 Destination Current Y Count Register */
  382. #define MDMA_S1_NEXT_DESC_PTR 0xFFC00FC0 /* MemDMA Stream 1 Source Next Descriptor Pointer Register */
  383. #define MDMA_S1_START_ADDR 0xFFC00FC4 /* MemDMA Stream 1 Source Start Address Register */
  384. #define MDMA_S1_CONFIG 0xFFC00FC8 /* MemDMA Stream 1 Source Configuration Register */
  385. #define MDMA_S1_X_COUNT 0xFFC00FD0 /* MemDMA Stream 1 Source X Count Register */
  386. #define MDMA_S1_X_MODIFY 0xFFC00FD4 /* MemDMA Stream 1 Source X Modify Register */
  387. #define MDMA_S1_Y_COUNT 0xFFC00FD8 /* MemDMA Stream 1 Source Y Count Register */
  388. #define MDMA_S1_Y_MODIFY 0xFFC00FDC /* MemDMA Stream 1 Source Y Modify Register */
  389. #define MDMA_S1_CURR_DESC_PTR 0xFFC00FE0 /* MemDMA Stream 1 Source Current Descriptor Pointer Register */
  390. #define MDMA_S1_CURR_ADDR 0xFFC00FE4 /* MemDMA Stream 1 Source Current Address Register */
  391. #define MDMA_S1_IRQ_STATUS 0xFFC00FE8 /* MemDMA Stream 1 Source Interrupt/Status Register */
  392. #define MDMA_S1_PERIPHERAL_MAP 0xFFC00FEC /* MemDMA Stream 1 Source Peripheral Map Register */
  393. #define MDMA_S1_CURR_X_COUNT 0xFFC00FF0 /* MemDMA Stream 1 Source Current X Count Register */
  394. #define MDMA_S1_CURR_Y_COUNT 0xFFC00FF8 /* MemDMA Stream 1 Source Current Y Count Register */
  395. /* Parallel Peripheral Interface (0xFFC01000 - 0xFFC010FF) */
  396. #define PPI_CONTROL 0xFFC01000 /* PPI Control Register */
  397. #define PPI_STATUS 0xFFC01004 /* PPI Status Register */
  398. #define PPI_COUNT 0xFFC01008 /* PPI Transfer Count Register */
  399. #define PPI_DELAY 0xFFC0100C /* PPI Delay Count Register */
  400. #define PPI_FRAME 0xFFC01010 /* PPI Frame Length Register */
  401. /* Two-Wire Interface (0xFFC01400 - 0xFFC014FF) */
  402. #define TWI0_REGBASE 0xFFC01400
  403. #define TWI_CLKDIV 0xFFC01400 /* Serial Clock Divider Register */
  404. #define TWI_CONTROL 0xFFC01404 /* TWI Control Register */
  405. #define TWI_SLAVE_CTL 0xFFC01408 /* Slave Mode Control Register */
  406. #define TWI_SLAVE_STAT 0xFFC0140C /* Slave Mode Status Register */
  407. #define TWI_SLAVE_ADDR 0xFFC01410 /* Slave Mode Address Register */
  408. #define TWI_MASTER_CTL 0xFFC01414 /* Master Mode Control Register */
  409. #define TWI_MASTER_STAT 0xFFC01418 /* Master Mode Status Register */
  410. #define TWI_MASTER_ADDR 0xFFC0141C /* Master Mode Address Register */
  411. #define TWI_INT_STAT 0xFFC01420 /* TWI Interrupt Status Register */
  412. #define TWI_INT_MASK 0xFFC01424 /* TWI Master Interrupt Mask Register */
  413. #define TWI_FIFO_CTL 0xFFC01428 /* FIFO Control Register */
  414. #define TWI_FIFO_STAT 0xFFC0142C /* FIFO Status Register */
  415. #define TWI_XMT_DATA8 0xFFC01480 /* FIFO Transmit Data Single Byte Register */
  416. #define TWI_XMT_DATA16 0xFFC01484 /* FIFO Transmit Data Double Byte Register */
  417. #define TWI_RCV_DATA8 0xFFC01488 /* FIFO Receive Data Single Byte Register */
  418. #define TWI_RCV_DATA16 0xFFC0148C /* FIFO Receive Data Double Byte Register */
  419. /* General Purpose I/O Port G (0xFFC01500 - 0xFFC015FF) */
  420. #define PORTGIO 0xFFC01500 /* Port G I/O Pin State Specify Register */
  421. #define PORTGIO_CLEAR 0xFFC01504 /* Port G I/O Peripheral Interrupt Clear Register */
  422. #define PORTGIO_SET 0xFFC01508 /* Port G I/O Peripheral Interrupt Set Register */
  423. #define PORTGIO_TOGGLE 0xFFC0150C /* Port G I/O Pin State Toggle Register */
  424. #define PORTGIO_MASKA 0xFFC01510 /* Port G I/O Mask State Specify Interrupt A Register */
  425. #define PORTGIO_MASKA_CLEAR 0xFFC01514 /* Port G I/O Mask Disable Interrupt A Register */
  426. #define PORTGIO_MASKA_SET 0xFFC01518 /* Port G I/O Mask Enable Interrupt A Register */
  427. #define PORTGIO_MASKA_TOGGLE 0xFFC0151C /* Port G I/O Mask Toggle Enable Interrupt A Register */
  428. #define PORTGIO_MASKB 0xFFC01520 /* Port G I/O Mask State Specify Interrupt B Register */
  429. #define PORTGIO_MASKB_CLEAR 0xFFC01524 /* Port G I/O Mask Disable Interrupt B Register */
  430. #define PORTGIO_MASKB_SET 0xFFC01528 /* Port G I/O Mask Enable Interrupt B Register */
  431. #define PORTGIO_MASKB_TOGGLE 0xFFC0152C /* Port G I/O Mask Toggle Enable Interrupt B Register */
  432. #define PORTGIO_DIR 0xFFC01530 /* Port G I/O Direction Register */
  433. #define PORTGIO_POLAR 0xFFC01534 /* Port G I/O Source Polarity Register */
  434. #define PORTGIO_EDGE 0xFFC01538 /* Port G I/O Source Sensitivity Register */
  435. #define PORTGIO_BOTH 0xFFC0153C /* Port G I/O Set on BOTH Edges Register */
  436. #define PORTGIO_INEN 0xFFC01540 /* Port G I/O Input Enable Register */
  437. /* General Purpose I/O Port H (0xFFC01700 - 0xFFC017FF) */
  438. #define PORTHIO 0xFFC01700 /* Port H I/O Pin State Specify Register */
  439. #define PORTHIO_CLEAR 0xFFC01704 /* Port H I/O Peripheral Interrupt Clear Register */
  440. #define PORTHIO_SET 0xFFC01708 /* Port H I/O Peripheral Interrupt Set Register */
  441. #define PORTHIO_TOGGLE 0xFFC0170C /* Port H I/O Pin State Toggle Register */
  442. #define PORTHIO_MASKA 0xFFC01710 /* Port H I/O Mask State Specify Interrupt A Register */
  443. #define PORTHIO_MASKA_CLEAR 0xFFC01714 /* Port H I/O Mask Disable Interrupt A Register */
  444. #define PORTHIO_MASKA_SET 0xFFC01718 /* Port H I/O Mask Enable Interrupt A Register */
  445. #define PORTHIO_MASKA_TOGGLE 0xFFC0171C /* Port H I/O Mask Toggle Enable Interrupt A Register */
  446. #define PORTHIO_MASKB 0xFFC01720 /* Port H I/O Mask State Specify Interrupt B Register */
  447. #define PORTHIO_MASKB_CLEAR 0xFFC01724 /* Port H I/O Mask Disable Interrupt B Register */
  448. #define PORTHIO_MASKB_SET 0xFFC01728 /* Port H I/O Mask Enable Interrupt B Register */
  449. #define PORTHIO_MASKB_TOGGLE 0xFFC0172C /* Port H I/O Mask Toggle Enable Interrupt B Register */
  450. #define PORTHIO_DIR 0xFFC01730 /* Port H I/O Direction Register */
  451. #define PORTHIO_POLAR 0xFFC01734 /* Port H I/O Source Polarity Register */
  452. #define PORTHIO_EDGE 0xFFC01738 /* Port H I/O Source Sensitivity Register */
  453. #define PORTHIO_BOTH 0xFFC0173C /* Port H I/O Set on BOTH Edges Register */
  454. #define PORTHIO_INEN 0xFFC01740 /* Port H I/O Input Enable Register */
  455. /* UART1 Controller (0xFFC02000 - 0xFFC020FF) */
  456. #define UART1_THR 0xFFC02000 /* Transmit Holding register */
  457. #define UART1_RBR 0xFFC02000 /* Receive Buffer register */
  458. #define UART1_DLL 0xFFC02000 /* Divisor Latch (Low-Byte) */
  459. #define UART1_IER 0xFFC02004 /* Interrupt Enable Register */
  460. #define UART1_DLH 0xFFC02004 /* Divisor Latch (High-Byte) */
  461. #define UART1_IIR 0xFFC02008 /* Interrupt Identification Register */
  462. #define UART1_LCR 0xFFC0200C /* Line Control Register */
  463. #define UART1_MCR 0xFFC02010 /* Modem Control Register */
  464. #define UART1_LSR 0xFFC02014 /* Line Status Register */
  465. #define UART1_MSR 0xFFC02018 /* Modem Status Register */
  466. #define UART1_SCR 0xFFC0201C /* SCR Scratch Register */
  467. #define UART1_GCTL 0xFFC02024 /* Global Control Register */
  468. /* Omit CAN register sets from the defBF534.h (CAN is not in the ADSP-BF52x processor) */
  469. /* Pin Control Registers (0xFFC03200 - 0xFFC032FF) */
  470. #define PORTF_FER 0xFFC03200 /* Port F Function Enable Register (Alternate/Flag*) */
  471. #define PORTG_FER 0xFFC03204 /* Port G Function Enable Register (Alternate/Flag*) */
  472. #define PORTH_FER 0xFFC03208 /* Port H Function Enable Register (Alternate/Flag*) */
  473. #define BFIN_PORT_MUX 0xFFC0320C /* Port Multiplexer Control Register */
  474. /* Handshake MDMA Registers (0xFFC03300 - 0xFFC033FF) */
  475. #define HMDMA0_CONTROL 0xFFC03300 /* Handshake MDMA0 Control Register */
  476. #define HMDMA0_ECINIT 0xFFC03304 /* HMDMA0 Initial Edge Count Register */
  477. #define HMDMA0_BCINIT 0xFFC03308 /* HMDMA0 Initial Block Count Register */
  478. #define HMDMA0_ECURGENT 0xFFC0330C /* HMDMA0 Urgent Edge Count Threshhold Register */
  479. #define HMDMA0_ECOVERFLOW 0xFFC03310 /* HMDMA0 Edge Count Overflow Interrupt Register */
  480. #define HMDMA0_ECOUNT 0xFFC03314 /* HMDMA0 Current Edge Count Register */
  481. #define HMDMA0_BCOUNT 0xFFC03318 /* HMDMA0 Current Block Count Register */
  482. #define HMDMA1_CONTROL 0xFFC03340 /* Handshake MDMA1 Control Register */
  483. #define HMDMA1_ECINIT 0xFFC03344 /* HMDMA1 Initial Edge Count Register */
  484. #define HMDMA1_BCINIT 0xFFC03348 /* HMDMA1 Initial Block Count Register */
  485. #define HMDMA1_ECURGENT 0xFFC0334C /* HMDMA1 Urgent Edge Count Threshhold Register */
  486. #define HMDMA1_ECOVERFLOW 0xFFC03350 /* HMDMA1 Edge Count Overflow Interrupt Register */
  487. #define HMDMA1_ECOUNT 0xFFC03354 /* HMDMA1 Current Edge Count Register */
  488. #define HMDMA1_BCOUNT 0xFFC03358 /* HMDMA1 Current Block Count Register */
  489. /* GPIO PIN mux (0xFFC03210 - OxFFC03288) */
  490. #define PORTF_MUX 0xFFC03210 /* Port F mux control */
  491. #define PORTG_MUX 0xFFC03214 /* Port G mux control */
  492. #define PORTH_MUX 0xFFC03218 /* Port H mux control */
  493. #define PORTF_DRIVE 0xFFC03220 /* Port F drive strength control */
  494. #define PORTG_DRIVE 0xFFC03224 /* Port G drive strength control */
  495. #define PORTH_DRIVE 0xFFC03228 /* Port H drive strength control */
  496. #define PORTF_SLEW 0xFFC03230 /* Port F slew control */
  497. #define PORTG_SLEW 0xFFC03234 /* Port G slew control */
  498. #define PORTH_SLEW 0xFFC03238 /* Port H slew control */
  499. #define PORTF_HYSTERISIS 0xFFC03240 /* Port F Schmitt trigger control */
  500. #define PORTG_HYSTERISIS 0xFFC03244 /* Port G Schmitt trigger control */
  501. #define PORTH_HYSTERISIS 0xFFC03248 /* Port H Schmitt trigger control */
  502. #define MISCPORT_DRIVE 0xFFC03280 /* Misc Port drive strength control */
  503. #define MISCPORT_SLEW 0xFFC03284 /* Misc Port slew control */
  504. #define MISCPORT_HYSTERISIS 0xFFC03288 /* Misc Port Schmitt trigger control */
  505. /***********************************************************************************
  506. ** System MMR Register Bits And Macros
  507. **
  508. ** Disclaimer: All macros are intended to make C and Assembly code more readable.
  509. ** Use these macros carefully, as any that do left shifts for field
  510. ** depositing will result in the lower order bits being destroyed. Any
  511. ** macro that shifts left to properly position the bit-field should be
  512. ** used as part of an OR to initialize a register and NOT as a dynamic
  513. ** modifier UNLESS the lower order bits are saved and ORed back in when
  514. ** the macro is used.
  515. *************************************************************************************/
  516. /*
  517. ** ********************* PLL AND RESET MASKS ****************************************/
  518. /* PLL_CTL Masks */
  519. #define DF 0x0001 /* 0: PLL = CLKIN, 1: PLL = CLKIN/2 */
  520. #define PLL_OFF 0x0002 /* PLL Not Powered */
  521. #define STOPCK 0x0008 /* Core Clock Off */
  522. #define PDWN 0x0020 /* Enter Deep Sleep Mode */
  523. #define IN_DELAY 0x0040 /* Add 200ps Delay To EBIU Input Latches */
  524. #define OUT_DELAY 0x0080 /* Add 200ps Delay To EBIU Output Signals */
  525. #define BYPASS 0x0100 /* Bypass the PLL */
  526. #define MSEL 0x7E00 /* Multiplier Select For CCLK/VCO Factors */
  527. /* PLL_CTL Macros (Only Use With Logic OR While Setting Lower Order Bits) */
  528. #define SET_MSEL(x) (((x)&0x3F) << 0x9) /* Set MSEL = 0-63 --> VCO = CLKIN*MSEL */
  529. /* PLL_DIV Masks */
  530. #define SSEL 0x000F /* System Select */
  531. #define CSEL 0x0030 /* Core Select */
  532. #define CSEL_DIV1 0x0000 /* CCLK = VCO / 1 */
  533. #define CSEL_DIV2 0x0010 /* CCLK = VCO / 2 */
  534. #define CSEL_DIV4 0x0020 /* CCLK = VCO / 4 */
  535. #define CSEL_DIV8 0x0030 /* CCLK = VCO / 8 */
  536. /* PLL_DIV Macros */
  537. #define SET_SSEL(x) ((x)&0xF) /* Set SSEL = 0-15 --> SCLK = VCO/SSEL */
  538. /* VR_CTL Masks */
  539. #define FREQ 0x3000 /* Switching Oscillator Frequency For Regulator */
  540. #define HIBERNATE 0x0000 /* Powerdown/Bypass On-Board Regulation */
  541. #define VLEV 0x00F0 /* Internal Voltage Level */
  542. #define VLEV_085 0x0060 /* VLEV = 0.85 V (-5% - +10% Accuracy) */
  543. #define VLEV_090 0x0070 /* VLEV = 0.90 V (-5% - +10% Accuracy) */
  544. #define VLEV_095 0x0080 /* VLEV = 0.95 V (-5% - +10% Accuracy) */
  545. #define VLEV_100 0x0090 /* VLEV = 1.00 V (-5% - +10% Accuracy) */
  546. #define VLEV_105 0x00A0 /* VLEV = 1.05 V (-5% - +10% Accuracy) */
  547. #define VLEV_110 0x00B0 /* VLEV = 1.10 V (-5% - +10% Accuracy) */
  548. #define VLEV_115 0x00C0 /* VLEV = 1.15 V (-5% - +10% Accuracy) */
  549. #define VLEV_120 0x00D0 /* VLEV = 1.20 V (-5% - +10% Accuracy) */
  550. #define VLEV_125 0x00E0 /* VLEV = 1.25 V (-5% - +10% Accuracy) */
  551. #define VLEV_130 0x00F0 /* VLEV = 1.30 V (-5% - +10% Accuracy) */
  552. #define WAKE 0x0100 /* Enable RTC/Reset Wakeup From Hibernate */
  553. #define USBWE 0x0200 /* Enable USB Wakeup From Hibernate */
  554. #define PHYWE 0x0400 /* Enable PHY Wakeup From Hibernate */
  555. #define CLKBUFOE 0x4000 /* CLKIN Buffer Output Enable */
  556. #define PHYCLKOE CLKBUFOE /* Alternative legacy name for the above */
  557. #define SCKELOW 0x8000 /* Enable Drive CKE Low During Reset */
  558. /* PLL_STAT Masks */
  559. #define ACTIVE_PLLENABLED 0x0001 /* Processor In Active Mode With PLL Enabled */
  560. #define FULL_ON 0x0002 /* Processor In Full On Mode */
  561. #define ACTIVE_PLLDISABLED 0x0004 /* Processor In Active Mode With PLL Disabled */
  562. #define PLL_LOCKED 0x0020 /* PLL_LOCKCNT Has Been Reached */
  563. /* CHIPID Masks */
  564. #define CHIPID_VERSION 0xF0000000
  565. #define CHIPID_FAMILY 0x0FFFF000
  566. #define CHIPID_MANUFACTURE 0x00000FFE
  567. /* SWRST Masks */
  568. #define SYSTEM_RESET 0x0007 /* Initiates A System Software Reset */
  569. #define DOUBLE_FAULT 0x0008 /* Core Double Fault Causes Reset */
  570. #define RESET_DOUBLE 0x2000 /* SW Reset Generated By Core Double-Fault */
  571. #define RESET_WDOG 0x4000 /* SW Reset Generated By Watchdog Timer */
  572. #define RESET_SOFTWARE 0x8000 /* SW Reset Occurred Since Last Read Of SWRST */
  573. /* SYSCR Masks */
  574. #define BMODE 0x0007 /* Boot Mode - Latched During HW Reset From Mode Pins */
  575. #define NOBOOT 0x0010 /* Execute From L1 or ASYNC Bank 0 When BMODE = 0 */
  576. /* ************* SYSTEM INTERRUPT CONTROLLER MASKS *************************************/
  577. /* Peripheral Masks For SIC_ISR, SIC_IWR, SIC_IMASK */
  578. #if 0
  579. #define IRQ_PLL_WAKEUP 0x00000001 /* PLL Wakeup Interrupt */
  580. #define IRQ_ERROR1 0x00000002 /* Error Interrupt (DMA, DMARx Block, DMARx Overflow) */
  581. #define IRQ_ERROR2 0x00000004 /* Error Interrupt (CAN, Ethernet, SPORTx, PPI, SPI, UARTx) */
  582. #define IRQ_RTC 0x00000008 /* Real Time Clock Interrupt */
  583. #define IRQ_DMA0 0x00000010 /* DMA Channel 0 (PPI) Interrupt */
  584. #define IRQ_DMA3 0x00000020 /* DMA Channel 3 (SPORT0 RX) Interrupt */
  585. #define IRQ_DMA4 0x00000040 /* DMA Channel 4 (SPORT0 TX) Interrupt */
  586. #define IRQ_DMA5 0x00000080 /* DMA Channel 5 (SPORT1 RX) Interrupt */
  587. #define IRQ_DMA6 0x00000100 /* DMA Channel 6 (SPORT1 TX) Interrupt */
  588. #define IRQ_TWI 0x00000200 /* TWI Interrupt */
  589. #define IRQ_DMA7 0x00000400 /* DMA Channel 7 (SPI) Interrupt */
  590. #define IRQ_DMA8 0x00000800 /* DMA Channel 8 (UART0 RX) Interrupt */
  591. #define IRQ_DMA9 0x00001000 /* DMA Channel 9 (UART0 TX) Interrupt */
  592. #define IRQ_DMA10 0x00002000 /* DMA Channel 10 (UART1 RX) Interrupt */
  593. #define IRQ_DMA11 0x00004000 /* DMA Channel 11 (UART1 TX) Interrupt */
  594. #define IRQ_CAN_RX 0x00008000 /* CAN Receive Interrupt */
  595. #define IRQ_CAN_TX 0x00010000 /* CAN Transmit Interrupt */
  596. #define IRQ_DMA1 0x00020000 /* DMA Channel 1 (Ethernet RX) Interrupt */
  597. #define IRQ_PFA_PORTH 0x00020000 /* PF Port H (PF47:32) Interrupt A */
  598. #define IRQ_DMA2 0x00040000 /* DMA Channel 2 (Ethernet TX) Interrupt */
  599. #define IRQ_PFB_PORTH 0x00040000 /* PF Port H (PF47:32) Interrupt B */
  600. #define IRQ_TIMER0 0x00080000 /* Timer 0 Interrupt */
  601. #define IRQ_TIMER1 0x00100000 /* Timer 1 Interrupt */
  602. #define IRQ_TIMER2 0x00200000 /* Timer 2 Interrupt */
  603. #define IRQ_TIMER3 0x00400000 /* Timer 3 Interrupt */
  604. #define IRQ_TIMER4 0x00800000 /* Timer 4 Interrupt */
  605. #define IRQ_TIMER5 0x01000000 /* Timer 5 Interrupt */
  606. #define IRQ_TIMER6 0x02000000 /* Timer 6 Interrupt */
  607. #define IRQ_TIMER7 0x04000000 /* Timer 7 Interrupt */
  608. #define IRQ_PFA_PORTFG 0x08000000 /* PF Ports F&G (PF31:0) Interrupt A */
  609. #define IRQ_PFB_PORTF 0x80000000 /* PF Port F (PF15:0) Interrupt B */
  610. #define IRQ_DMA12 0x20000000 /* DMA Channels 12 (MDMA1 Source) RX Interrupt */
  611. #define IRQ_DMA13 0x20000000 /* DMA Channels 13 (MDMA1 Destination) TX Interrupt */
  612. #define IRQ_DMA14 0x40000000 /* DMA Channels 14 (MDMA0 Source) RX Interrupt */
  613. #define IRQ_DMA15 0x40000000 /* DMA Channels 15 (MDMA0 Destination) TX Interrupt */
  614. #define IRQ_WDOG 0x80000000 /* Software Watchdog Timer Interrupt */
  615. #define IRQ_PFB_PORTG 0x10000000 /* PF Port G (PF31:16) Interrupt B */
  616. #endif
  617. /* SIC_IAR0 Macros */
  618. #define P0_IVG(x) (((x)&0xF)-7) /* Peripheral #0 assigned IVG #x */
  619. #define P1_IVG(x) (((x)&0xF)-7) << 0x4 /* Peripheral #1 assigned IVG #x */
  620. #define P2_IVG(x) (((x)&0xF)-7) << 0x8 /* Peripheral #2 assigned IVG #x */
  621. #define P3_IVG(x) (((x)&0xF)-7) << 0xC /* Peripheral #3 assigned IVG #x */
  622. #define P4_IVG(x) (((x)&0xF)-7) << 0x10 /* Peripheral #4 assigned IVG #x */
  623. #define P5_IVG(x) (((x)&0xF)-7) << 0x14 /* Peripheral #5 assigned IVG #x */
  624. #define P6_IVG(x) (((x)&0xF)-7) << 0x18 /* Peripheral #6 assigned IVG #x */
  625. #define P7_IVG(x) (((x)&0xF)-7) << 0x1C /* Peripheral #7 assigned IVG #x */
  626. /* SIC_IAR1 Macros */
  627. #define P8_IVG(x) (((x)&0xF)-7) /* Peripheral #8 assigned IVG #x */
  628. #define P9_IVG(x) (((x)&0xF)-7) << 0x4 /* Peripheral #9 assigned IVG #x */
  629. #define P10_IVG(x) (((x)&0xF)-7) << 0x8 /* Peripheral #10 assigned IVG #x */
  630. #define P11_IVG(x) (((x)&0xF)-7) << 0xC /* Peripheral #11 assigned IVG #x */
  631. #define P12_IVG(x) (((x)&0xF)-7) << 0x10 /* Peripheral #12 assigned IVG #x */
  632. #define P13_IVG(x) (((x)&0xF)-7) << 0x14 /* Peripheral #13 assigned IVG #x */
  633. #define P14_IVG(x) (((x)&0xF)-7) << 0x18 /* Peripheral #14 assigned IVG #x */
  634. #define P15_IVG(x) (((x)&0xF)-7) << 0x1C /* Peripheral #15 assigned IVG #x */
  635. /* SIC_IAR2 Macros */
  636. #define P16_IVG(x) (((x)&0xF)-7) /* Peripheral #16 assigned IVG #x */
  637. #define P17_IVG(x) (((x)&0xF)-7) << 0x4 /* Peripheral #17 assigned IVG #x */
  638. #define P18_IVG(x) (((x)&0xF)-7) << 0x8 /* Peripheral #18 assigned IVG #x */
  639. #define P19_IVG(x) (((x)&0xF)-7) << 0xC /* Peripheral #19 assigned IVG #x */
  640. #define P20_IVG(x) (((x)&0xF)-7) << 0x10 /* Peripheral #20 assigned IVG #x */
  641. #define P21_IVG(x) (((x)&0xF)-7) << 0x14 /* Peripheral #21 assigned IVG #x */
  642. #define P22_IVG(x) (((x)&0xF)-7) << 0x18 /* Peripheral #22 assigned IVG #x */
  643. #define P23_IVG(x) (((x)&0xF)-7) << 0x1C /* Peripheral #23 assigned IVG #x */
  644. /* SIC_IAR3 Macros */
  645. #define P24_IVG(x) (((x)&0xF)-7) /* Peripheral #24 assigned IVG #x */
  646. #define P25_IVG(x) (((x)&0xF)-7) << 0x4 /* Peripheral #25 assigned IVG #x */
  647. #define P26_IVG(x) (((x)&0xF)-7) << 0x8 /* Peripheral #26 assigned IVG #x */
  648. #define P27_IVG(x) (((x)&0xF)-7) << 0xC /* Peripheral #27 assigned IVG #x */
  649. #define P28_IVG(x) (((x)&0xF)-7) << 0x10 /* Peripheral #28 assigned IVG #x */
  650. #define P29_IVG(x) (((x)&0xF)-7) << 0x14 /* Peripheral #29 assigned IVG #x */
  651. #define P30_IVG(x) (((x)&0xF)-7) << 0x18 /* Peripheral #30 assigned IVG #x */
  652. #define P31_IVG(x) (((x)&0xF)-7) << 0x1C /* Peripheral #31 assigned IVG #x */
  653. /* SIC_IMASK Masks */
  654. #define SIC_UNMASK_ALL 0x00000000 /* Unmask all peripheral interrupts */
  655. #define SIC_MASK_ALL 0xFFFFFFFF /* Mask all peripheral interrupts */
  656. #define SIC_MASK(x) (1 << ((x)&0x1F)) /* Mask Peripheral #x interrupt */
  657. #define SIC_UNMASK(x) (0xFFFFFFFF ^ (1 << ((x)&0x1F))) /* Unmask Peripheral #x interrupt */
  658. /* SIC_IWR Masks */
  659. #define IWR_DISABLE_ALL 0x00000000 /* Wakeup Disable all peripherals */
  660. #define IWR_ENABLE_ALL 0xFFFFFFFF /* Wakeup Enable all peripherals */
  661. #define IWR_ENABLE(x) (1 << ((x)&0x1F)) /* Wakeup Enable Peripheral #x */
  662. #define IWR_DISABLE(x) (0xFFFFFFFF ^ (1 << ((x)&0x1F))) /* Wakeup Disable Peripheral #x */
  663. /* ********* WATCHDOG TIMER MASKS ******************** */
  664. /* Watchdog Timer WDOG_CTL Register Masks */
  665. #define WDEV(x) (((x)<<1) & 0x0006) /* event generated on roll over */
  666. #define WDEV_RESET 0x0000 /* generate reset event on roll over */
  667. #define WDEV_NMI 0x0002 /* generate NMI event on roll over */
  668. #define WDEV_GPI 0x0004 /* generate GP IRQ on roll over */
  669. #define WDEV_NONE 0x0006 /* no event on roll over */
  670. #define WDEN 0x0FF0 /* enable watchdog */
  671. #define WDDIS 0x0AD0 /* disable watchdog */
  672. #define WDRO 0x8000 /* watchdog rolled over latch */
  673. /* depreciated WDOG_CTL Register Masks for legacy code */
  674. #define ICTL WDEV
  675. #define ENABLE_RESET WDEV_RESET
  676. #define WDOG_RESET WDEV_RESET
  677. #define ENABLE_NMI WDEV_NMI
  678. #define WDOG_NMI WDEV_NMI
  679. #define ENABLE_GPI WDEV_GPI
  680. #define WDOG_GPI WDEV_GPI
  681. #define DISABLE_EVT WDEV_NONE
  682. #define WDOG_NONE WDEV_NONE
  683. #define TMR_EN WDEN
  684. #define TMR_DIS WDDIS
  685. #define TRO WDRO
  686. #define ICTL_P0 0x01
  687. #define ICTL_P1 0x02
  688. #define TRO_P 0x0F
  689. /* *************** REAL TIME CLOCK MASKS **************************/
  690. /* RTC_STAT and RTC_ALARM Masks */
  691. #define RTC_SEC 0x0000003F /* Real-Time Clock Seconds */
  692. #define RTC_MIN 0x00000FC0 /* Real-Time Clock Minutes */
  693. #define RTC_HR 0x0001F000 /* Real-Time Clock Hours */
  694. #define RTC_DAY 0xFFFE0000 /* Real-Time Clock Days */
  695. /* RTC_ALARM Macro z=day y=hr x=min w=sec */
  696. #define SET_ALARM(z,y,x,w) ((((z)&0x7FFF)<<0x11)|(((y)&0x1F)<<0xC)|(((x)&0x3F)<<0x6)|((w)&0x3F))
  697. /* RTC_ICTL and RTC_ISTAT Masks */
  698. #define STOPWATCH 0x0001 /* Stopwatch Interrupt Enable */
  699. #define ALARM 0x0002 /* Alarm Interrupt Enable */
  700. #define SECOND 0x0004 /* Seconds (1 Hz) Interrupt Enable */
  701. #define MINUTE 0x0008 /* Minutes Interrupt Enable */
  702. #define HOUR 0x0010 /* Hours Interrupt Enable */
  703. #define DAY 0x0020 /* 24 Hours (Days) Interrupt Enable */
  704. #define DAY_ALARM 0x0040 /* Day Alarm (Day, Hour, Minute, Second) Interrupt Enable */
  705. #define WRITE_PENDING 0x4000 /* Write Pending Status */
  706. #define WRITE_COMPLETE 0x8000 /* Write Complete Interrupt Enable */
  707. /* RTC_FAST / RTC_PREN Mask */
  708. #define PREN 0x0001 /* Enable Prescaler, RTC Runs @1 Hz */
  709. /* ************** UART CONTROLLER MASKS *************************/
  710. /* UARTx_LCR Masks */
  711. #define WLS(x) (((x)-5) & 0x03) /* Word Length Select */
  712. #define STB 0x04 /* Stop Bits */
  713. #define PEN 0x08 /* Parity Enable */
  714. #define EPS 0x10 /* Even Parity Select */
  715. #define STP 0x20 /* Stick Parity */
  716. #define SB 0x40 /* Set Break */
  717. #define DLAB 0x80 /* Divisor Latch Access */
  718. /* UARTx_MCR Mask */
  719. #define LOOP_ENA 0x10 /* Loopback Mode Enable */
  720. #define LOOP_ENA_P 0x04
  721. /* UARTx_LSR Masks */
  722. #define DR 0x01 /* Data Ready */
  723. #define OE 0x02 /* Overrun Error */
  724. #define PE 0x04 /* Parity Error */
  725. #define FE 0x08 /* Framing Error */
  726. #define BI 0x10 /* Break Interrupt */
  727. #define THRE 0x20 /* THR Empty */
  728. #define TEMT 0x40 /* TSR and UART_THR Empty */
  729. /* UARTx_IER Masks */
  730. #define ERBFI 0x01 /* Enable Receive Buffer Full Interrupt */
  731. #define ETBEI 0x02 /* Enable Transmit Buffer Empty Interrupt */
  732. #define ELSI 0x04 /* Enable RX Status Interrupt */
  733. /* UARTx_IIR Masks */
  734. #define NINT 0x01 /* Pending Interrupt */
  735. #define IIR_TX_READY 0x02 /* UART_THR empty */
  736. #define IIR_RX_READY 0x04 /* Receive data ready */
  737. #define IIR_LINE_CHANGE 0x06 /* Receive line status */
  738. #define IIR_STATUS 0x06 /* Highest Priority Pending Interrupt */
  739. /* UARTx_GCTL Masks */
  740. #define UCEN 0x01 /* Enable UARTx Clocks */
  741. #define IREN 0x02 /* Enable IrDA Mode */
  742. #define TPOLC 0x04 /* IrDA TX Polarity Change */
  743. #define RPOLC 0x08 /* IrDA RX Polarity Change */
  744. #define FPE 0x10 /* Force Parity Error On Transmit */
  745. #define FFE 0x20 /* Force Framing Error On Transmit */
  746. /* *********** SERIAL PERIPHERAL INTERFACE (SPI) MASKS ****************************/
  747. /* SPI_CTL Masks */
  748. #define TIMOD 0x0003 /* Transfer Initiate Mode */
  749. #define RDBR_CORE 0x0000 /* RDBR Read Initiates, IRQ When RDBR Full */
  750. #define TDBR_CORE 0x0001 /* TDBR Write Initiates, IRQ When TDBR Empty */
  751. #define RDBR_DMA 0x0002 /* DMA Read, DMA Until FIFO Empty */
  752. #define TDBR_DMA 0x0003 /* DMA Write, DMA Until FIFO Full */
  753. #define SZ 0x0004 /* Send Zero (When TDBR Empty, Send Zero/Last*) */
  754. #define GM 0x0008 /* Get More (When RDBR Full, Overwrite/Discard*) */
  755. #define PSSE 0x0010 /* Slave-Select Input Enable */
  756. #define EMISO 0x0020 /* Enable MISO As Output */
  757. #define SIZE 0x0100 /* Size of Words (16/8* Bits) */
  758. #define LSBF 0x0200 /* LSB First */
  759. #define CPHA 0x0400 /* Clock Phase */
  760. #define CPOL 0x0800 /* Clock Polarity */
  761. #define MSTR 0x1000 /* Master/Slave* */
  762. #define WOM 0x2000 /* Write Open Drain Master */
  763. #define SPE 0x4000 /* SPI Enable */
  764. /* SPI_FLG Masks */
  765. #define FLS1 0x0002 /* Enables SPI_FLOUT1 as SPI Slave-Select Output */
  766. #define FLS2 0x0004 /* Enables SPI_FLOUT2 as SPI Slave-Select Output */
  767. #define FLS3 0x0008 /* Enables SPI_FLOUT3 as SPI Slave-Select Output */
  768. #define FLS4 0x0010 /* Enables SPI_FLOUT4 as SPI Slave-Select Output */
  769. #define FLS5 0x0020 /* Enables SPI_FLOUT5 as SPI Slave-Select Output */
  770. #define FLS6 0x0040 /* Enables SPI_FLOUT6 as SPI Slave-Select Output */
  771. #define FLS7 0x0080 /* Enables SPI_FLOUT7 as SPI Slave-Select Output */
  772. #define FLG1 0xFDFF /* Activates SPI_FLOUT1 */
  773. #define FLG2 0xFBFF /* Activates SPI_FLOUT2 */
  774. #define FLG3 0xF7FF /* Activates SPI_FLOUT3 */
  775. #define FLG4 0xEFFF /* Activates SPI_FLOUT4 */
  776. #define FLG5 0xDFFF /* Activates SPI_FLOUT5 */
  777. #define FLG6 0xBFFF /* Activates SPI_FLOUT6 */
  778. #define FLG7 0x7FFF /* Activates SPI_FLOUT7 */
  779. /* SPI_STAT Masks */
  780. #define SPIF 0x0001 /* SPI Finished (Single-Word Transfer Complete) */
  781. #define MODF 0x0002 /* Mode Fault Error (Another Device Tried To Become Master) */
  782. #define TXE 0x0004 /* Transmission Error (Data Sent With No New Data In TDBR) */
  783. #define TXS 0x0008 /* SPI_TDBR Data Buffer Status (Full/Empty*) */
  784. #define RBSY 0x0010 /* Receive Error (Data Received With RDBR Full) */
  785. #define RXS 0x0020 /* SPI_RDBR Data Buffer Status (Full/Empty*) */
  786. #define TXCOL 0x0040 /* Transmit Collision Error (Corrupt Data May Have Been Sent) */
  787. /* **************** GENERAL PURPOSE TIMER MASKS **********************/
  788. /* TIMER_ENABLE Masks */
  789. #define TIMEN0 0x0001 /* Enable Timer 0 */
  790. #define TIMEN1 0x0002 /* Enable Timer 1 */
  791. #define TIMEN2 0x0004 /* Enable Timer 2 */
  792. #define TIMEN3 0x0008 /* Enable Timer 3 */
  793. #define TIMEN4 0x0010 /* Enable Timer 4 */
  794. #define TIMEN5 0x0020 /* Enable Timer 5 */
  795. #define TIMEN6 0x0040 /* Enable Timer 6 */
  796. #define TIMEN7 0x0080 /* Enable Timer 7 */
  797. /* TIMER_DISABLE Masks */
  798. #define TIMDIS0 TIMEN0 /* Disable Timer 0 */
  799. #define TIMDIS1 TIMEN1 /* Disable Timer 1 */
  800. #define TIMDIS2 TIMEN2 /* Disable Timer 2 */
  801. #define TIMDIS3 TIMEN3 /* Disable Timer 3 */
  802. #define TIMDIS4 TIMEN4 /* Disable Timer 4 */
  803. #define TIMDIS5 TIMEN5 /* Disable Timer 5 */
  804. #define TIMDIS6 TIMEN6 /* Disable Timer 6 */
  805. #define TIMDIS7 TIMEN7 /* Disable Timer 7 */
  806. /* TIMER_STATUS Masks */
  807. #define TIMIL0 0x00000001 /* Timer 0 Interrupt */
  808. #define TIMIL1 0x00000002 /* Timer 1 Interrupt */
  809. #define TIMIL2 0x00000004 /* Timer 2 Interrupt */
  810. #define TIMIL3 0x00000008 /* Timer 3 Interrupt */
  811. #define TOVF_ERR0 0x00000010 /* Timer 0 Counter Overflow */
  812. #define TOVF_ERR1 0x00000020 /* Timer 1 Counter Overflow */
  813. #define TOVF_ERR2 0x00000040 /* Timer 2 Counter Overflow */
  814. #define TOVF_ERR3 0x00000080 /* Timer 3 Counter Overflow */
  815. #define TRUN0 0x00001000 /* Timer 0 Slave Enable Status */
  816. #define TRUN1 0x00002000 /* Timer 1 Slave Enable Status */
  817. #define TRUN2 0x00004000 /* Timer 2 Slave Enable Status */
  818. #define TRUN3 0x00008000 /* Timer 3 Slave Enable Status */
  819. #define TIMIL4 0x00010000 /* Timer 4 Interrupt */
  820. #define TIMIL5 0x00020000 /* Timer 5 Interrupt */
  821. #define TIMIL6 0x00040000 /* Timer 6 Interrupt */
  822. #define TIMIL7 0x00080000 /* Timer 7 Interrupt */
  823. #define TOVF_ERR4 0x00100000 /* Timer 4 Counter Overflow */
  824. #define TOVF_ERR5 0x00200000 /* Timer 5 Counter Overflow */
  825. #define TOVF_ERR6 0x00400000 /* Timer 6 Counter Overflow */
  826. #define TOVF_ERR7 0x00800000 /* Timer 7 Counter Overflow */
  827. #define TRUN4 0x10000000 /* Timer 4 Slave Enable Status */
  828. #define TRUN5 0x20000000 /* Timer 5 Slave Enable Status */
  829. #define TRUN6 0x40000000 /* Timer 6 Slave Enable Status */
  830. #define TRUN7 0x80000000 /* Timer 7 Slave Enable Status */
  831. /* Alternate Deprecated Macros Provided For Backwards Code Compatibility */
  832. #define TOVL_ERR0 TOVF_ERR0
  833. #define TOVL_ERR1 TOVF_ERR1
  834. #define TOVL_ERR2 TOVF_ERR2
  835. #define TOVL_ERR3 TOVF_ERR3
  836. #define TOVL_ERR4 TOVF_ERR4
  837. #define TOVL_ERR5 TOVF_ERR5
  838. #define TOVL_ERR6 TOVF_ERR6
  839. #define TOVL_ERR7 TOVF_ERR7
  840. /* TIMERx_CONFIG Masks */
  841. #define PWM_OUT 0x0001 /* Pulse-Width Modulation Output Mode */
  842. #define WDTH_CAP 0x0002 /* Width Capture Input Mode */
  843. #define EXT_CLK 0x0003 /* External Clock Mode */
  844. #define PULSE_HI 0x0004 /* Action Pulse (Positive/Negative*) */
  845. #define PERIOD_CNT 0x0008 /* Period Count */
  846. #define IRQ_ENA 0x0010 /* Interrupt Request Enable */
  847. #define TIN_SEL 0x0020 /* Timer Input Select */
  848. #define OUT_DIS 0x0040 /* Output Pad Disable */
  849. #define CLK_SEL 0x0080 /* Timer Clock Select */
  850. #define TOGGLE_HI 0x0100 /* PWM_OUT PULSE_HI Toggle Mode */
  851. #define EMU_RUN 0x0200 /* Emulation Behavior Select */
  852. #define ERR_TYP 0xC000 /* Error Type */
  853. /* ****************** GPIO PORTS F, G, H MASKS ***********************/
  854. /* General Purpose IO (0xFFC00700 - 0xFFC007FF) Masks */
  855. /* Port F Masks */
  856. #define PF0 0x0001
  857. #define PF1 0x0002
  858. #define PF2 0x0004
  859. #define PF3 0x0008
  860. #define PF4 0x0010
  861. #define PF5 0x0020
  862. #define PF6 0x0040
  863. #define PF7 0x0080
  864. #define PF8 0x0100
  865. #define PF9 0x0200
  866. #define PF10 0x0400
  867. #define PF11 0x0800
  868. #define PF12 0x1000
  869. #define PF13 0x2000
  870. #define PF14 0x4000
  871. #define PF15 0x8000
  872. /* Port G Masks */
  873. #define PG0 0x0001
  874. #define PG1 0x0002
  875. #define PG2 0x0004
  876. #define PG3 0x0008
  877. #define PG4 0x0010
  878. #define PG5 0x0020
  879. #define PG6 0x0040
  880. #define PG7 0x0080
  881. #define PG8 0x0100
  882. #define PG9 0x0200
  883. #define PG10 0x0400
  884. #define PG11 0x0800
  885. #define PG12 0x1000
  886. #define PG13 0x2000
  887. #define PG14 0x4000
  888. #define PG15 0x8000
  889. /* Port H Masks */
  890. #define PH0 0x0001
  891. #define PH1 0x0002
  892. #define PH2 0x0004
  893. #define PH3 0x0008
  894. #define PH4 0x0010
  895. #define PH5 0x0020
  896. #define PH6 0x0040
  897. #define PH7 0x0080
  898. #define PH8 0x0100
  899. #define PH9 0x0200
  900. #define PH10 0x0400
  901. #define PH11 0x0800
  902. #define PH12 0x1000
  903. #define PH13 0x2000
  904. #define PH14 0x4000
  905. #define PH15 0x8000
  906. /* ******************* SERIAL PORT MASKS **************************************/
  907. /* SPORTx_TCR1 Masks */
  908. #define TSPEN 0x0001 /* Transmit Enable */
  909. #define ITCLK 0x0002 /* Internal Transmit Clock Select */
  910. #define DTYPE_NORM 0x0004 /* Data Format Normal */
  911. #define DTYPE_ULAW 0x0008 /* Compand Using u-Law */
  912. #define DTYPE_ALAW 0x000C /* Compand Using A-Law */
  913. #define TLSBIT 0x0010 /* Transmit Bit Order */
  914. #define ITFS 0x0200 /* Internal Transmit Frame Sync Select */
  915. #define TFSR 0x0400 /* Transmit Frame Sync Required Select */
  916. #define DITFS 0x0800 /* Data-Independent Transmit Frame Sync Select */
  917. #define LTFS 0x1000 /* Low Transmit Frame Sync Select */
  918. #define LATFS 0x2000 /* Late Transmit Frame Sync Select */
  919. #define TCKFE 0x4000 /* Clock Falling Edge Select */
  920. /* SPORTx_TCR2 Masks and Macro */
  921. #define SLEN(x) ((x)&0x1F) /* SPORT TX Word Length (2 - 31) */
  922. #define TXSE 0x0100 /* TX Secondary Enable */
  923. #define TSFSE 0x0200 /* Transmit Stereo Frame Sync Enable */
  924. #define TRFST 0x0400 /* Left/Right Order (1 = Right Channel 1st) */
  925. /* SPORTx_RCR1 Masks */
  926. #define RSPEN 0x0001 /* Receive Enable */
  927. #define IRCLK 0x0002 /* Internal Receive Clock Select */
  928. #define DTYPE_NORM 0x0004 /* Data Format Normal */
  929. #define DTYPE_ULAW 0x0008 /* Compand Using u-Law */
  930. #define DTYPE_ALAW 0x000C /* Compand Using A-Law */
  931. #define RLSBIT 0x0010 /* Receive Bit Order */
  932. #define IRFS 0x0200 /* Internal Receive Frame Sync Select */
  933. #define RFSR 0x0400 /* Receive Frame Sync Required Select */
  934. #define LRFS 0x1000 /* Low Receive Frame Sync Select */
  935. #define LARFS 0x2000 /* Late Receive Frame Sync Select */
  936. #define RCKFE 0x4000 /* Clock Falling Edge Select */
  937. /* SPORTx_RCR2 Masks */
  938. #define SLEN(x) ((x)&0x1F) /* SPORT RX Word Length (2 - 31) */
  939. #define RXSE 0x0100 /* RX Secondary Enable */
  940. #define RSFSE 0x0200 /* RX Stereo Frame Sync Enable */
  941. #define RRFST 0x0400 /* Right-First Data Order */
  942. /* SPORTx_STAT Masks */
  943. #define RXNE 0x0001 /* Receive FIFO Not Empty Status */
  944. #define RUVF 0x0002 /* Sticky Receive Underflow Status */
  945. #define ROVF 0x0004 /* Sticky Receive Overflow Status */
  946. #define TXF 0x0008 /* Transmit FIFO Full Status */
  947. #define TUVF 0x0010 /* Sticky Transmit Underflow Status */
  948. #define TOVF 0x0020 /* Sticky Transmit Overflow Status */
  949. #define TXHRE 0x0040 /* Transmit Hold Register Empty */
  950. /* SPORTx_MCMC1 Macros */
  951. #define SP_WOFF(x) ((x) & 0x3FF) /* Multichannel Window Offset Field */
  952. /* Only use WSIZE Macro With Logic OR While Setting Lower Order Bits */
  953. #define SP_WSIZE(x) (((((x)>>0x3)-1)&0xF) << 0xC) /* Multichannel Window Size = (x/8)-1 */
  954. /* SPORTx_MCMC2 Masks */
  955. #define REC_BYPASS 0x0000 /* Bypass Mode (No Clock Recovery) */
  956. #define REC_2FROM4 0x0002 /* Recover 2 MHz Clock from 4 MHz Clock */
  957. #define REC_8FROM16 0x0003 /* Recover 8 MHz Clock from 16 MHz Clock */
  958. #define MCDTXPE 0x0004 /* Multichannel DMA Transmit Packing */
  959. #define MCDRXPE 0x0008 /* Multichannel DMA Receive Packing */
  960. #define MCMEN 0x0010 /* Multichannel Frame Mode Enable */
  961. #define FSDR 0x0080 /* Multichannel Frame Sync to Data Relationship */
  962. #define MFD_0 0x0000 /* Multichannel Frame Delay = 0 */
  963. #define MFD_1 0x1000 /* Multichannel Frame Delay = 1 */
  964. #define MFD_2 0x2000 /* Multichannel Frame Delay = 2 */
  965. #define MFD_3 0x3000 /* Multichannel Frame Delay = 3 */
  966. #define MFD_4 0x4000 /* Multichannel Frame Delay = 4 */
  967. #define MFD_5 0x5000 /* Multichannel Frame Delay = 5 */
  968. #define MFD_6 0x6000 /* Multichannel Frame Delay = 6 */
  969. #define MFD_7 0x7000 /* Multichannel Frame Delay = 7 */
  970. #define MFD_8 0x8000 /* Multichannel Frame Delay = 8 */
  971. #define MFD_9 0x9000 /* Multichannel Frame Delay = 9 */
  972. #define MFD_10 0xA000 /* Multichannel Frame Delay = 10 */
  973. #define MFD_11 0xB000 /* Multichannel Frame Delay = 11 */
  974. #define MFD_12 0xC000 /* Multichannel Frame Delay = 12 */
  975. #define MFD_13 0xD000 /* Multichannel Frame Delay = 13 */
  976. #define MFD_14 0xE000 /* Multichannel Frame Delay = 14 */
  977. #define MFD_15 0xF000 /* Multichannel Frame Delay = 15 */
  978. /* ********************* ASYNCHRONOUS MEMORY CONTROLLER MASKS *************************/
  979. /* EBIU_AMGCTL Masks */
  980. #define AMCKEN 0x0001 /* Enable CLKOUT */
  981. #define AMBEN_NONE 0x0000 /* All Banks Disabled */
  982. #define AMBEN_B0 0x0002 /* Enable Async Memory Bank 0 only */
  983. #define AMBEN_B0_B1 0x0004 /* Enable Async Memory Banks 0 & 1 only */
  984. #define AMBEN_B0_B1_B2 0x0006 /* Enable Async Memory Banks 0, 1, and 2 */
  985. #define AMBEN_ALL 0x0008 /* Enable Async Memory Banks (all) 0, 1, 2, and 3 */
  986. /* EBIU_AMBCTL0 Masks */
  987. #define B0RDYEN 0x00000001 /* Bank 0 (B0) RDY Enable */
  988. #define B0RDYPOL 0x00000002 /* B0 RDY Active High */
  989. #define B0TT_1 0x00000004 /* B0 Transition Time (Read to Write) = 1 cycle */
  990. #define B0TT_2 0x00000008 /* B0 Transition Time (Read to Write) = 2 cycles */
  991. #define B0TT_3 0x0000000C /* B0 Transition Time (Read to Write) = 3 cycles */
  992. #define B0TT_4 0x00000000 /* B0 Transition Time (Read to Write) = 4 cycles */
  993. #define B0ST_1 0x00000010 /* B0 Setup Time (AOE to Read/Write) = 1 cycle */
  994. #define B0ST_2 0x00000020 /* B0 Setup Time (AOE to Read/Write) = 2 cycles */
  995. #define B0ST_3 0x00000030 /* B0 Setup Time (AOE to Read/Write) = 3 cycles */
  996. #define B0ST_4 0x00000000 /* B0 Setup Time (AOE to Read/Write) = 4 cycles */
  997. #define B0HT_1 0x00000040 /* B0 Hold Time (~Read/Write to ~AOE) = 1 cycle */
  998. #define B0HT_2 0x00000080 /* B0 Hold Time (~Read/Write to ~AOE) = 2 cycles */
  999. #define B0HT_3 0x000000C0 /* B0 Hold Time (~Read/Write to ~AOE) = 3 cycles */
  1000. #define B0HT_0 0x00000000 /* B0 Hold Time (~Read/Write to ~AOE) = 0 cycles */
  1001. #define B0RAT_1 0x00000100 /* B0 Read Access Time = 1 cycle */
  1002. #define B0RAT_2 0x00000200 /* B0 Read Access Time = 2 cycles */
  1003. #define B0RAT_3 0x00000300 /* B0 Read Access Time = 3 cycles */
  1004. #define B0RAT_4 0x00000400 /* B0 Read Access Time = 4 cycles */
  1005. #define B0RAT_5 0x00000500 /* B0 Read Access Time = 5 cycles */
  1006. #define B0RAT_6 0x00000600 /* B0 Read Access Time = 6 cycles */
  1007. #define B0RAT_7 0x00000700 /* B0 Read Access Time = 7 cycles */
  1008. #define B0RAT_8 0x00000800 /* B0 Read Access Time = 8 cycles */
  1009. #define B0RAT_9 0x00000900 /* B0 Read Access Time = 9 cycles */
  1010. #define B0RAT_10 0x00000A00 /* B0 Read Access Time = 10 cycles */
  1011. #define B0RAT_11 0x00000B00 /* B0 Read Access Time = 11 cycles */
  1012. #define B0RAT_12 0x00000C00 /* B0 Read Access Time = 12 cycles */
  1013. #define B0RAT_13 0x00000D00 /* B0 Read Access Time = 13 cycles */
  1014. #define B0RAT_14 0x00000E00 /* B0 Read Access Time = 14 cycles */
  1015. #define B0RAT_15 0x00000F00 /* B0 Read Access Time = 15 cycles */
  1016. #define B0WAT_1 0x00001000 /* B0 Write Access Time = 1 cycle */
  1017. #define B0WAT_2 0x00002000 /* B0 Write Access Time = 2 cycles */
  1018. #define B0WAT_3 0x00003000 /* B0 Write Access Time = 3 cycles */
  1019. #define B0WAT_4 0x00004000 /* B0 Write Access Time = 4 cycles */
  1020. #define B0WAT_5 0x00005000 /* B0 Write Access Time = 5 cycles */
  1021. #define B0WAT_6 0x00006000 /* B0 Write Access Time = 6 cycles */
  1022. #define B0WAT_7 0x00007000 /* B0 Write Access Time = 7 cycles */
  1023. #define B0WAT_8 0x00008000 /* B0 Write Access Time = 8 cycles */
  1024. #define B0WAT_9 0x00009000 /* B0 Write Access Time = 9 cycles */
  1025. #define B0WAT_10 0x0000A000 /* B0 Write Access Time = 10 cycles */
  1026. #define B0WAT_11 0x0000B000 /* B0 Write Access Time = 11 cycles */
  1027. #define B0WAT_12 0x0000C000 /* B0 Write Access Time = 12 cycles */
  1028. #define B0WAT_13 0x0000D000 /* B0 Write Access Time = 13 cycles */
  1029. #define B0WAT_14 0x0000E000 /* B0 Write Access Time = 14 cycles */
  1030. #define B0WAT_15 0x0000F000 /* B0 Write Access Time = 15 cycles */
  1031. #define B1RDYEN 0x00010000 /* Bank 1 (B1) RDY Enable */
  1032. #define B1RDYPOL 0x00020000 /* B1 RDY Active High */
  1033. #define B1TT_1 0x00040000 /* B1 Transition Time (Read to Write) = 1 cycle */
  1034. #define B1TT_2 0x00080000 /* B1 Transition Time (Read to Write) = 2 cycles */
  1035. #define B1TT_3 0x000C0000 /* B1 Transition Time (Read to Write) = 3 cycles */
  1036. #define B1TT_4 0x00000000 /* B1 Transition Time (Read to Write) = 4 cycles */
  1037. #define B1ST_1 0x00100000 /* B1 Setup Time (AOE to Read/Write) = 1 cycle */
  1038. #define B1ST_2 0x00200000 /* B1 Setup Time (AOE to Read/Write) = 2 cycles */
  1039. #define B1ST_3 0x00300000 /* B1 Setup Time (AOE to Read/Write) = 3 cycles */
  1040. #define B1ST_4 0x00000000 /* B1 Setup Time (AOE to Read/Write) = 4 cycles */
  1041. #define B1HT_1 0x00400000 /* B1 Hold Time (~Read/Write to ~AOE) = 1 cycle */
  1042. #define B1HT_2 0x00800000 /* B1 Hold Time (~Read/Write to ~AOE) = 2 cycles */
  1043. #define B1HT_3 0x00C00000 /* B1 Hold Time (~Read/Write to ~AOE) = 3 cycles */
  1044. #define B1HT_0 0x00000000 /* B1 Hold Time (~Read/Write to ~AOE) = 0 cycles */
  1045. #define B1RAT_1 0x01000000 /* B1 Read Access Time = 1 cycle */
  1046. #define B1RAT_2 0x02000000 /* B1 Read Access Time = 2 cycles */
  1047. #define B1RAT_3 0x03000000 /* B1 Read Access Time = 3 cycles */
  1048. #define B1RAT_4 0x04000000 /* B1 Read Access Time = 4 cycles */
  1049. #define B1RAT_5 0x05000000 /* B1 Read Access Time = 5 cycles */
  1050. #define B1RAT_6 0x06000000 /* B1 Read Access Time = 6 cycles */
  1051. #define B1RAT_7 0x07000000 /* B1 Read Access Time = 7 cycles */
  1052. #define B1RAT_8 0x08000000 /* B1 Read Access Time = 8 cycles */
  1053. #define B1RAT_9 0x09000000 /* B1 Read Access Time = 9 cycles */
  1054. #define B1RAT_10 0x0A000000 /* B1 Read Access Time = 10 cycles */
  1055. #define B1RAT_11 0x0B000000 /* B1 Read Access Time = 11 cycles */
  1056. #define B1RAT_12 0x0C000000 /* B1 Read Access Time = 12 cycles */
  1057. #define B1RAT_13 0x0D000000 /* B1 Read Access Time = 13 cycles */
  1058. #define B1RAT_14 0x0E000000 /* B1 Read Access Time = 14 cycles */
  1059. #define B1RAT_15 0x0F000000 /* B1 Read Access Time = 15 cycles */
  1060. #define B1WAT_1 0x10000000 /* B1 Write Access Time = 1 cycle */
  1061. #define B1WAT_2 0x20000000 /* B1 Write Access Time = 2 cycles */
  1062. #define B1WAT_3 0x30000000 /* B1 Write Access Time = 3 cycles */
  1063. #define B1WAT_4 0x40000000 /* B1 Write Access Time = 4 cycles */
  1064. #define B1WAT_5 0x50000000 /* B1 Write Access Time = 5 cycles */
  1065. #define B1WAT_6 0x60000000 /* B1 Write Access Time = 6 cycles */
  1066. #define B1WAT_7 0x70000000 /* B1 Write Access Time = 7 cycles */
  1067. #define B1WAT_8 0x80000000 /* B1 Write Access Time = 8 cycles */
  1068. #define B1WAT_9 0x90000000 /* B1 Write Access Time = 9 cycles */
  1069. #define B1WAT_10 0xA0000000 /* B1 Write Access Time = 10 cycles */
  1070. #define B1WAT_11 0xB0000000 /* B1 Write Access Time = 11 cycles */
  1071. #define B1WAT_12 0xC0000000 /* B1 Write Access Time = 12 cycles */
  1072. #define B1WAT_13 0xD0000000 /* B1 Write Access Time = 13 cycles */
  1073. #define B1WAT_14 0xE0000000 /* B1 Write Access Time = 14 cycles */
  1074. #define B1WAT_15 0xF0000000 /* B1 Write Access Time = 15 cycles */
  1075. /* EBIU_AMBCTL1 Masks */
  1076. #define B2RDYEN 0x00000001 /* Bank 2 (B2) RDY Enable */
  1077. #define B2RDYPOL 0x00000002 /* B2 RDY Active High */
  1078. #define B2TT_1 0x00000004 /* B2 Transition Time (Read to Write) = 1 cycle */
  1079. #define B2TT_2 0x00000008 /* B2 Transition Time (Read to Write) = 2 cycles */
  1080. #define B2TT_3 0x0000000C /* B2 Transition Time (Read to Write) = 3 cycles */
  1081. #define B2TT_4 0x00000000 /* B2 Transition Time (Read to Write) = 4 cycles */
  1082. #define B2ST_1 0x00000010 /* B2 Setup Time (AOE to Read/Write) = 1 cycle */
  1083. #define B2ST_2 0x00000020 /* B2 Setup Time (AOE to Read/Write) = 2 cycles */
  1084. #define B2ST_3 0x00000030 /* B2 Setup Time (AOE to Read/Write) = 3 cycles */
  1085. #define B2ST_4 0x00000000 /* B2 Setup Time (AOE to Read/Write) = 4 cycles */
  1086. #define B2HT_1 0x00000040 /* B2 Hold Time (~Read/Write to ~AOE) = 1 cycle */
  1087. #define B2HT_2 0x00000080 /* B2 Hold Time (~Read/Write to ~AOE) = 2 cycles */
  1088. #define B2HT_3 0x000000C0 /* B2 Hold Time (~Read/Write to ~AOE) = 3 cycles */
  1089. #define B2HT_0 0x00000000 /* B2 Hold Time (~Read/Write to ~AOE) = 0 cycles */
  1090. #define B2RAT_1 0x00000100 /* B2 Read Access Time = 1 cycle */
  1091. #define B2RAT_2 0x00000200 /* B2 Read Access Time = 2 cycles */
  1092. #define B2RAT_3 0x00000300 /* B2 Read Access Time = 3 cycles */
  1093. #define B2RAT_4 0x00000400 /* B2 Read Access Time = 4 cycles */
  1094. #define B2RAT_5 0x00000500 /* B2 Read Access Time = 5 cycles */
  1095. #define B2RAT_6 0x00000600 /* B2 Read Access Time = 6 cycles */
  1096. #define B2RAT_7 0x00000700 /* B2 Read Access Time = 7 cycles */
  1097. #define B2RAT_8 0x00000800 /* B2 Read Access Time = 8 cycles */
  1098. #define B2RAT_9 0x00000900 /* B2 Read Access Time = 9 cycles */
  1099. #define B2RAT_10 0x00000A00 /* B2 Read Access Time = 10 cycles */
  1100. #define B2RAT_11 0x00000B00 /* B2 Read Access Time = 11 cycles */
  1101. #define B2RAT_12 0x00000C00 /* B2 Read Access Time = 12 cycles */
  1102. #define B2RAT_13 0x00000D00 /* B2 Read Access Time = 13 cycles */
  1103. #define B2RAT_14 0x00000E00 /* B2 Read Access Time = 14 cycles */
  1104. #define B2RAT_15 0x00000F00 /* B2 Read Access Time = 15 cycles */
  1105. #define B2WAT_1 0x00001000 /* B2 Write Access Time = 1 cycle */
  1106. #define B2WAT_2 0x00002000 /* B2 Write Access Time = 2 cycles */
  1107. #define B2WAT_3 0x00003000 /* B2 Write Access Time = 3 cycles */
  1108. #define B2WAT_4 0x00004000 /* B2 Write Access Time = 4 cycles */
  1109. #define B2WAT_5 0x00005000 /* B2 Write Access Time = 5 cycles */
  1110. #define B2WAT_6 0x00006000 /* B2 Write Access Time = 6 cycles */
  1111. #define B2WAT_7 0x00007000 /* B2 Write Access Time = 7 cycles */
  1112. #define B2WAT_8 0x00008000 /* B2 Write Access Time = 8 cycles */
  1113. #define B2WAT_9 0x00009000 /* B2 Write Access Time = 9 cycles */
  1114. #define B2WAT_10 0x0000A000 /* B2 Write Access Time = 10 cycles */
  1115. #define B2WAT_11 0x0000B000 /* B2 Write Access Time = 11 cycles */
  1116. #define B2WAT_12 0x0000C000 /* B2 Write Access Time = 12 cycles */
  1117. #define B2WAT_13 0x0000D000 /* B2 Write Access Time = 13 cycles */
  1118. #define B2WAT_14 0x0000E000 /* B2 Write Access Time = 14 cycles */
  1119. #define B2WAT_15 0x0000F000 /* B2 Write Access Time = 15 cycles */
  1120. #define B3RDYEN 0x00010000 /* Bank 3 (B3) RDY Enable */
  1121. #define B3RDYPOL 0x00020000 /* B3 RDY Active High */
  1122. #define B3TT_1 0x00040000 /* B3 Transition Time (Read to Write) = 1 cycle */
  1123. #define B3TT_2 0x00080000 /* B3 Transition Time (Read to Write) = 2 cycles */
  1124. #define B3TT_3 0x000C0000 /* B3 Transition Time (Read to Write) = 3 cycles */
  1125. #define B3TT_4 0x00000000 /* B3 Transition Time (Read to Write) = 4 cycles */
  1126. #define B3ST_1 0x00100000 /* B3 Setup Time (AOE to Read/Write) = 1 cycle */
  1127. #define B3ST_2 0x00200000 /* B3 Setup Time (AOE to Read/Write) = 2 cycles */
  1128. #define B3ST_3 0x00300000 /* B3 Setup Time (AOE to Read/Write) = 3 cycles */
  1129. #define B3ST_4 0x00000000 /* B3 Setup Time (AOE to Read/Write) = 4 cycles */
  1130. #define B3HT_1 0x00400000 /* B3 Hold Time (~Read/Write to ~AOE) = 1 cycle */
  1131. #define B3HT_2 0x00800000 /* B3 Hold Time (~Read/Write to ~AOE) = 2 cycles */
  1132. #define B3HT_3 0x00C00000 /* B3 Hold Time (~Read/Write to ~AOE) = 3 cycles */
  1133. #define B3HT_0 0x00000000 /* B3 Hold Time (~Read/Write to ~AOE) = 0 cycles */
  1134. #define B3RAT_1 0x01000000 /* B3 Read Access Time = 1 cycle */
  1135. #define B3RAT_2 0x02000000 /* B3 Read Access Time = 2 cycles */
  1136. #define B3RAT_3 0x03000000 /* B3 Read Access Time = 3 cycles */
  1137. #define B3RAT_4 0x04000000 /* B3 Read Access Time = 4 cycles */
  1138. #define B3RAT_5 0x05000000 /* B3 Read Access Time = 5 cycles */
  1139. #define B3RAT_6 0x06000000 /* B3 Read Access Time = 6 cycles */
  1140. #define B3RAT_7 0x07000000 /* B3 Read Access Time = 7 cycles */
  1141. #define B3RAT_8 0x08000000 /* B3 Read Access Time = 8 cycles */
  1142. #define B3RAT_9 0x09000000 /* B3 Read Access Time = 9 cycles */
  1143. #define B3RAT_10 0x0A000000 /* B3 Read Access Time = 10 cycles */
  1144. #define B3RAT_11 0x0B000000 /* B3 Read Access Time = 11 cycles */
  1145. #define B3RAT_12 0x0C000000 /* B3 Read Access Time = 12 cycles */
  1146. #define B3RAT_13 0x0D000000 /* B3 Read Access Time = 13 cycles */
  1147. #define B3RAT_14 0x0E000000 /* B3 Read Access Time = 14 cycles */
  1148. #define B3RAT_15 0x0F000000 /* B3 Read Access Time = 15 cycles */
  1149. #define B3WAT_1 0x10000000 /* B3 Write Access Time = 1 cycle */
  1150. #define B3WAT_2 0x20000000 /* B3 Write Access Time = 2 cycles */
  1151. #define B3WAT_3 0x30000000 /* B3 Write Access Time = 3 cycles */
  1152. #define B3WAT_4 0x40000000 /* B3 Write Access Time = 4 cycles */
  1153. #define B3WAT_5 0x50000000 /* B3 Write Access Time = 5 cycles */
  1154. #define B3WAT_6 0x60000000 /* B3 Write Access Time = 6 cycles */
  1155. #define B3WAT_7 0x70000000 /* B3 Write Access Time = 7 cycles */
  1156. #define B3WAT_8 0x80000000 /* B3 Write Access Time = 8 cycles */
  1157. #define B3WAT_9 0x90000000 /* B3 Write Access Time = 9 cycles */
  1158. #define B3WAT_10 0xA0000000 /* B3 Write Access Time = 10 cycles */
  1159. #define B3WAT_11 0xB0000000 /* B3 Write Access Time = 11 cycles */
  1160. #define B3WAT_12 0xC0000000 /* B3 Write Access Time = 12 cycles */
  1161. #define B3WAT_13 0xD0000000 /* B3 Write Access Time = 13 cycles */
  1162. #define B3WAT_14 0xE0000000 /* B3 Write Access Time = 14 cycles */
  1163. #define B3WAT_15 0xF0000000 /* B3 Write Access Time = 15 cycles */
  1164. /* ********************** SDRAM CONTROLLER MASKS **********************************************/
  1165. /* EBIU_SDGCTL Masks */
  1166. #define SCTLE 0x00000001 /* Enable SDRAM Signals */
  1167. #define CL_2 0x00000008 /* SDRAM CAS Latency = 2 cycles */
  1168. #define CL_3 0x0000000C /* SDRAM CAS Latency = 3 cycles */
  1169. #define PASR_ALL 0x00000000 /* All 4 SDRAM Banks Refreshed In Self-Refresh */
  1170. #define PASR_B0_B1 0x00000010 /* SDRAM Banks 0 and 1 Are Refreshed In Self-Refresh */
  1171. #define PASR_B0 0x00000020 /* Only SDRAM Bank 0 Is Refreshed In Self-Refresh */
  1172. #define TRAS_1 0x00000040 /* SDRAM tRAS = 1 cycle */
  1173. #define TRAS_2 0x00000080 /* SDRAM tRAS = 2 cycles */
  1174. #define TRAS_3 0x000000C0 /* SDRAM tRAS = 3 cycles */
  1175. #define TRAS_4 0x00000100 /* SDRAM tRAS = 4 cycles */
  1176. #define TRAS_5 0x00000140 /* SDRAM tRAS = 5 cycles */
  1177. #define TRAS_6 0x00000180 /* SDRAM tRAS = 6 cycles */
  1178. #define TRAS_7 0x000001C0 /* SDRAM tRAS = 7 cycles */
  1179. #define TRAS_8 0x00000200 /* SDRAM tRAS = 8 cycles */
  1180. #define TRAS_9 0x00000240 /* SDRAM tRAS = 9 cycles */
  1181. #define TRAS_10 0x00000280 /* SDRAM tRAS = 10 cycles */
  1182. #define TRAS_11 0x000002C0 /* SDRAM tRAS = 11 cycles */
  1183. #define TRAS_12 0x00000300 /* SDRAM tRAS = 12 cycles */
  1184. #define TRAS_13 0x00000340 /* SDRAM tRAS = 13 cycles */
  1185. #define TRAS_14 0x00000380 /* SDRAM tRAS = 14 cycles */
  1186. #define TRAS_15 0x000003C0 /* SDRAM tRAS = 15 cycles */
  1187. #define TRP_1 0x00000800 /* SDRAM tRP = 1 cycle */
  1188. #define TRP_2 0x00001000 /* SDRAM tRP = 2 cycles */
  1189. #define TRP_3 0x00001800 /* SDRAM tRP = 3 cycles */
  1190. #define TRP_4 0x00002000 /* SDRAM tRP = 4 cycles */
  1191. #define TRP_5 0x00002800 /* SDRAM tRP = 5 cycles */
  1192. #define TRP_6 0x00003000 /* SDRAM tRP = 6 cycles */
  1193. #define TRP_7 0x00003800 /* SDRAM tRP = 7 cycles */
  1194. #define TRCD_1 0x00008000 /* SDRAM tRCD = 1 cycle */
  1195. #define TRCD_2 0x00010000 /* SDRAM tRCD = 2 cycles */
  1196. #define TRCD_3 0x00018000 /* SDRAM tRCD = 3 cycles */
  1197. #define TRCD_4 0x00020000 /* SDRAM tRCD = 4 cycles */
  1198. #define TRCD_5 0x00028000 /* SDRAM tRCD = 5 cycles */
  1199. #define TRCD_6 0x00030000 /* SDRAM tRCD = 6 cycles */
  1200. #define TRCD_7 0x00038000 /* SDRAM tRCD = 7 cycles */
  1201. #define TWR_1 0x00080000 /* SDRAM tWR = 1 cycle */
  1202. #define TWR_2 0x00100000 /* SDRAM tWR = 2 cycles */
  1203. #define TWR_3 0x00180000 /* SDRAM tWR = 3 cycles */
  1204. #define PUPSD 0x00200000 /* Power-Up Start Delay (15 SCLK Cycles Delay) */
  1205. #define PSM 0x00400000 /* Power-Up Sequence (Mode Register Before/After* Refresh) */
  1206. #define PSS 0x00800000 /* Enable Power-Up Sequence on Next SDRAM Access */
  1207. #define SRFS 0x01000000 /* Enable SDRAM Self-Refresh Mode */
  1208. #define EBUFE 0x02000000 /* Enable External Buffering Timing */
  1209. #define FBBRW 0x04000000 /* Enable Fast Back-To-Back Read To Write */
  1210. #define EMREN 0x10000000 /* Extended Mode Register Enable */
  1211. #define TCSR 0x20000000 /* Temp-Compensated Self-Refresh Value (85/45* Deg C) */
  1212. #define CDDBG 0x40000000 /* Tristate SDRAM Controls During Bus Grant */
  1213. /* EBIU_SDBCTL Masks */
  1214. #define EBE 0x0001 /* Enable SDRAM External Bank */
  1215. #define EBSZ_16 0x0000 /* SDRAM External Bank Size = 16MB */
  1216. #define EBSZ_32 0x0002 /* SDRAM External Bank Size = 32MB */
  1217. #define EBSZ_64 0x0004 /* SDRAM External Bank Size = 64MB */
  1218. #define EBSZ_128 0x0006 /* SDRAM External Bank Size = 128MB */
  1219. #define EBSZ_256 0x0008 /* SDRAM External Bank Size = 256MB */
  1220. #define EBSZ_512 0x000A /* SDRAM External Bank Size = 512MB */
  1221. #define EBCAW_8 0x0000 /* SDRAM External Bank Column Address Width = 8 Bits */
  1222. #define EBCAW_9 0x0010 /* SDRAM External Bank Column Address Width = 9 Bits */
  1223. #define EBCAW_10 0x0020 /* SDRAM External Bank Column Address Width = 10 Bits */
  1224. #define EBCAW_11 0x0030 /* SDRAM External Bank Column Address Width = 11 Bits */
  1225. /* EBIU_SDSTAT Masks */
  1226. #define SDCI 0x0001 /* SDRAM Controller Idle */
  1227. #define SDSRA 0x0002 /* SDRAM Self-Refresh Active */
  1228. #define SDPUA 0x0004 /* SDRAM Power-Up Active */
  1229. #define SDRS 0x0008 /* SDRAM Will Power-Up On Next Access */
  1230. #define SDEASE 0x0010 /* SDRAM EAB Sticky Error Status */
  1231. #define BGSTAT 0x0020 /* Bus Grant Status */
  1232. /* ************************** DMA CONTROLLER MASKS ********************************/
  1233. /* DMAx_CONFIG, MDMA_yy_CONFIG Masks */
  1234. #define DMAEN 0x0001 /* DMA Channel Enable */
  1235. #define WNR 0x0002 /* Channel Direction (W/R*) */
  1236. #define WDSIZE_8 0x0000 /* Transfer Word Size = 8 */
  1237. #define WDSIZE_16 0x0004 /* Transfer Word Size = 16 */
  1238. #define WDSIZE_32 0x0008 /* Transfer Word Size = 32 */
  1239. #define DMA2D 0x0010 /* DMA Mode (2D/1D*) */
  1240. #define RESTART 0x0020 /* DMA Buffer Clear */
  1241. #define DI_SEL 0x0040 /* Data Interrupt Timing Select */
  1242. #define DI_EN 0x0080 /* Data Interrupt Enable */
  1243. #define NDSIZE_0 0x0000 /* Next Descriptor Size = 0 (Stop/Autobuffer) */
  1244. #define NDSIZE_1 0x0100 /* Next Descriptor Size = 1 */
  1245. #define NDSIZE_2 0x0200 /* Next Descriptor Size = 2 */
  1246. #define NDSIZE_3 0x0300 /* Next Descriptor Size = 3 */
  1247. #define NDSIZE_4 0x0400 /* Next Descriptor Size = 4 */
  1248. #define NDSIZE_5 0x0500 /* Next Descriptor Size = 5 */
  1249. #define NDSIZE_6 0x0600 /* Next Descriptor Size = 6 */
  1250. #define NDSIZE_7 0x0700 /* Next Descriptor Size = 7 */
  1251. #define NDSIZE_8 0x0800 /* Next Descriptor Size = 8 */
  1252. #define NDSIZE_9 0x0900 /* Next Descriptor Size = 9 */
  1253. #define NDSIZE 0x0900 /* Next Descriptor Size */
  1254. #define DMAFLOW 0x7000 /* Flow Control */
  1255. #define DMAFLOW_STOP 0x0000 /* Stop Mode */
  1256. #define DMAFLOW_AUTO 0x1000 /* Autobuffer Mode */
  1257. #define DMAFLOW_ARRAY 0x4000 /* Descriptor Array Mode */
  1258. #define DMAFLOW_SMALL 0x6000 /* Small Model Descriptor List Mode */
  1259. #define DMAFLOW_LARGE 0x7000 /* Large Model Descriptor List Mode */
  1260. /* DMAx_PERIPHERAL_MAP, MDMA_yy_PERIPHERAL_MAP Masks */
  1261. #define CTYPE 0x0040 /* DMA Channel Type Indicator (Memory/Peripheral*) */
  1262. #define PMAP 0xF000 /* Peripheral Mapped To This Channel */
  1263. #define PMAP_PPI 0x0000 /* PPI Port DMA */
  1264. #define PMAP_EMACRX 0x1000 /* Ethernet Receive DMA */
  1265. #define PMAP_EMACTX 0x2000 /* Ethernet Transmit DMA */
  1266. #define PMAP_SPORT0RX 0x3000 /* SPORT0 Receive DMA */
  1267. #define PMAP_SPORT0TX 0x4000 /* SPORT0 Transmit DMA */
  1268. #define PMAP_SPORT1RX 0x5000 /* SPORT1 Receive DMA */
  1269. #define PMAP_SPORT1TX 0x6000 /* SPORT1 Transmit DMA */
  1270. #define PMAP_SPI 0x7000 /* SPI Port DMA */
  1271. #define PMAP_UART0RX 0x8000 /* UART0 Port Receive DMA */
  1272. #define PMAP_UART0TX 0x9000 /* UART0 Port Transmit DMA */
  1273. #define PMAP_UART1RX 0xA000 /* UART1 Port Receive DMA */
  1274. #define PMAP_UART1TX 0xB000 /* UART1 Port Transmit DMA */
  1275. /* DMAx_IRQ_STATUS, MDMA_yy_IRQ_STATUS Masks */
  1276. #define DMA_DONE 0x0001 /* DMA Completion Interrupt Status */
  1277. #define DMA_ERR 0x0002 /* DMA Error Interrupt Status */
  1278. #define DFETCH 0x0004 /* DMA Descriptor Fetch Indicator */
  1279. #define DMA_RUN 0x0008 /* DMA Channel Running Indicator */
  1280. /* ************ PARALLEL PERIPHERAL INTERFACE (PPI) MASKS *************/
  1281. /* PPI_CONTROL Masks */
  1282. #define PORT_EN 0x0001 /* PPI Port Enable */
  1283. #define PORT_DIR 0x0002 /* PPI Port Direction */
  1284. #define XFR_TYPE 0x000C /* PPI Transfer Type */
  1285. #define PORT_CFG 0x0030 /* PPI Port Configuration */
  1286. #define FLD_SEL 0x0040 /* PPI Active Field Select */
  1287. #define PACK_EN 0x0080 /* PPI Packing Mode */
  1288. #define DMA32 0x0100 /* PPI 32-bit DMA Enable */
  1289. #define SKIP_EN 0x0200 /* PPI Skip Element Enable */
  1290. #define SKIP_EO 0x0400 /* PPI Skip Even/Odd Elements */
  1291. #define DLEN_8 0x0000 /* Data Length = 8 Bits */
  1292. #define DLEN_10 0x0800 /* Data Length = 10 Bits */
  1293. #define DLEN_11 0x1000 /* Data Length = 11 Bits */
  1294. #define DLEN_12 0x1800 /* Data Length = 12 Bits */
  1295. #define DLEN_13 0x2000 /* Data Length = 13 Bits */
  1296. #define DLEN_14 0x2800 /* Data Length = 14 Bits */
  1297. #define DLEN_15 0x3000 /* Data Length = 15 Bits */
  1298. #define DLEN_16 0x3800 /* Data Length = 16 Bits */
  1299. #define DLENGTH 0x3800 /* PPI Data Length */
  1300. #define POLC 0x4000 /* PPI Clock Polarity */
  1301. #define POLS 0x8000 /* PPI Frame Sync Polarity */
  1302. /* PPI_STATUS Masks */
  1303. #define FLD 0x0400 /* Field Indicator */
  1304. #define FT_ERR 0x0800 /* Frame Track Error */
  1305. #define OVR 0x1000 /* FIFO Overflow Error */
  1306. #define UNDR 0x2000 /* FIFO Underrun Error */
  1307. #define ERR_DET 0x4000 /* Error Detected Indicator */
  1308. #define ERR_NCOR 0x8000 /* Error Not Corrected Indicator */
  1309. /* ******************** TWO-WIRE INTERFACE (TWI) MASKS ***********************/
  1310. /* TWI_CLKDIV Macros (Use: *pTWI_CLKDIV = CLKLOW(x)|CLKHI(y); ) */
  1311. #define CLKLOW(x) ((x) & 0xFF) /* Periods Clock Is Held Low */
  1312. #define CLKHI(y) (((y)&0xFF)<<0x8) /* Periods Before New Clock Low */
  1313. /* TWI_PRESCALE Masks */
  1314. #define PRESCALE 0x007F /* SCLKs Per Internal Time Reference (10MHz) */
  1315. #define TWI_ENA 0x0080 /* TWI Enable */
  1316. #define SCCB 0x0200 /* SCCB Compatibility Enable */
  1317. /* TWI_SLAVE_CTRL Masks */
  1318. #define SEN 0x0001 /* Slave Enable */
  1319. #define SADD_LEN 0x0002 /* Slave Address Length */
  1320. #define STDVAL 0x0004 /* Slave Transmit Data Valid */
  1321. #define NAK 0x0008 /* NAK/ACK* Generated At Conclusion Of Transfer */
  1322. #define GEN 0x0010 /* General Call Adrress Matching Enabled */
  1323. /* TWI_SLAVE_STAT Masks */
  1324. #define SDIR 0x0001 /* Slave Transfer Direction (Transmit/Receive*) */
  1325. #define GCALL 0x0002 /* General Call Indicator */
  1326. /* TWI_MASTER_CTRL Masks */
  1327. #define MEN 0x0001 /* Master Mode Enable */
  1328. #define MADD_LEN 0x0002 /* Master Address Length */
  1329. #define MDIR 0x0004 /* Master Transmit Direction (RX/TX*) */
  1330. #define FAST 0x0008 /* Use Fast Mode Timing Specs */
  1331. #define STOP 0x0010 /* Issue Stop Condition */
  1332. #define RSTART 0x0020 /* Repeat Start or Stop* At End Of Transfer */
  1333. #define DCNT 0x3FC0 /* Data Bytes To Transfer */
  1334. #define SDAOVR 0x4000 /* Serial Data Override */
  1335. #define SCLOVR 0x8000 /* Serial Clock Override */
  1336. /* TWI_MASTER_STAT Masks */
  1337. #define MPROG 0x0001 /* Master Transfer In Progress */
  1338. #define LOSTARB 0x0002 /* Lost Arbitration Indicator (Xfer Aborted) */
  1339. #define ANAK 0x0004 /* Address Not Acknowledged */
  1340. #define DNAK 0x0008 /* Data Not Acknowledged */
  1341. #define BUFRDERR 0x0010 /* Buffer Read Error */
  1342. #define BUFWRERR 0x0020 /* Buffer Write Error */
  1343. #define SDASEN 0x0040 /* Serial Data Sense */
  1344. #define SCLSEN 0x0080 /* Serial Clock Sense */
  1345. #define BUSBUSY 0x0100 /* Bus Busy Indicator */
  1346. /* TWI_INT_SRC and TWI_INT_ENABLE Masks */
  1347. #define SINIT 0x0001 /* Slave Transfer Initiated */
  1348. #define SCOMP 0x0002 /* Slave Transfer Complete */
  1349. #define SERR 0x0004 /* Slave Transfer Error */
  1350. #define SOVF 0x0008 /* Slave Overflow */
  1351. #define MCOMP 0x0010 /* Master Transfer Complete */
  1352. #define MERR 0x0020 /* Master Transfer Error */
  1353. #define XMTSERV 0x0040 /* Transmit FIFO Service */
  1354. #define RCVSERV 0x0080 /* Receive FIFO Service */
  1355. /* TWI_FIFO_CTRL Masks */
  1356. #define XMTFLUSH 0x0001 /* Transmit Buffer Flush */
  1357. #define RCVFLUSH 0x0002 /* Receive Buffer Flush */
  1358. #define XMTINTLEN 0x0004 /* Transmit Buffer Interrupt Length */
  1359. #define RCVINTLEN 0x0008 /* Receive Buffer Interrupt Length */
  1360. /* TWI_FIFO_STAT Masks */
  1361. #define XMTSTAT 0x0003 /* Transmit FIFO Status */
  1362. #define XMT_EMPTY 0x0000 /* Transmit FIFO Empty */
  1363. #define XMT_HALF 0x0001 /* Transmit FIFO Has 1 Byte To Write */
  1364. #define XMT_FULL 0x0003 /* Transmit FIFO Full (2 Bytes To Write) */
  1365. #define RCVSTAT 0x000C /* Receive FIFO Status */
  1366. #define RCV_EMPTY 0x0000 /* Receive FIFO Empty */
  1367. #define RCV_HALF 0x0004 /* Receive FIFO Has 1 Byte To Read */
  1368. #define RCV_FULL 0x000C /* Receive FIFO Full (2 Bytes To Read) */
  1369. /* Omit CAN masks from defBF534.h */
  1370. /* ******************* PIN CONTROL REGISTER MASKS ************************/
  1371. /* PORT_MUX Masks */
  1372. #define PJSE 0x0001 /* Port J SPI/SPORT Enable */
  1373. #define PJSE_SPORT 0x0000 /* Enable TFS0/DT0PRI */
  1374. #define PJSE_SPI 0x0001 /* Enable SPI_SSEL3:2 */
  1375. #define PJCE(x) (((x)&0x3)<<1) /* Port J CAN/SPI/SPORT Enable */
  1376. #define PJCE_SPORT 0x0000 /* Enable DR0SEC/DT0SEC */
  1377. #define PJCE_CAN 0x0002 /* Enable CAN RX/TX */
  1378. #define PJCE_SPI 0x0004 /* Enable SPI_SSEL7 */
  1379. #define PFDE 0x0008 /* Port F DMA Request Enable */
  1380. #define PFDE_UART 0x0000 /* Enable UART0 RX/TX */
  1381. #define PFDE_DMA 0x0008 /* Enable DMAR1:0 */
  1382. #define PFTE 0x0010 /* Port F Timer Enable */
  1383. #define PFTE_UART 0x0000 /* Enable UART1 RX/TX */
  1384. #define PFTE_TIMER 0x0010 /* Enable TMR7:6 */
  1385. #define PFS6E 0x0020 /* Port F SPI SSEL 6 Enable */
  1386. #define PFS6E_TIMER 0x0000 /* Enable TMR5 */
  1387. #define PFS6E_SPI 0x0020 /* Enable SPI_SSEL6 */
  1388. #define PFS5E 0x0040 /* Port F SPI SSEL 5 Enable */
  1389. #define PFS5E_TIMER 0x0000 /* Enable TMR4 */
  1390. #define PFS5E_SPI 0x0040 /* Enable SPI_SSEL5 */
  1391. #define PFS4E 0x0080 /* Port F SPI SSEL 4 Enable */
  1392. #define PFS4E_TIMER 0x0000 /* Enable TMR3 */
  1393. #define PFS4E_SPI 0x0080 /* Enable SPI_SSEL4 */
  1394. #define PFFE 0x0100 /* Port F PPI Frame Sync Enable */
  1395. #define PFFE_TIMER 0x0000 /* Enable TMR2 */
  1396. #define PFFE_PPI 0x0100 /* Enable PPI FS3 */
  1397. #define PGSE 0x0200 /* Port G SPORT1 Secondary Enable */
  1398. #define PGSE_PPI 0x0000 /* Enable PPI D9:8 */
  1399. #define PGSE_SPORT 0x0200 /* Enable DR1SEC/DT1SEC */
  1400. #define PGRE 0x0400 /* Port G SPORT1 Receive Enable */
  1401. #define PGRE_PPI 0x0000 /* Enable PPI D12:10 */
  1402. #define PGRE_SPORT 0x0400 /* Enable DR1PRI/RFS1/RSCLK1 */
  1403. #define PGTE 0x0800 /* Port G SPORT1 Transmit Enable */
  1404. #define PGTE_PPI 0x0000 /* Enable PPI D15:13 */
  1405. #define PGTE_SPORT 0x0800 /* Enable DT1PRI/TFS1/TSCLK1 */
  1406. /* ****************** HANDSHAKE DMA (HDMA) MASKS *********************/
  1407. /* HDMAx_CTL Masks */
  1408. #define HMDMAEN 0x0001 /* Enable Handshake DMA 0/1 */
  1409. #define REP 0x0002 /* HDMA Request Polarity */
  1410. #define UTE 0x0004 /* Urgency Threshold Enable */
  1411. #define OIE 0x0010 /* Overflow Interrupt Enable */
  1412. #define BDIE 0x0020 /* Block Done Interrupt Enable */
  1413. #define MBDI 0x0040 /* Mask Block Done IRQ If Pending ECNT */
  1414. #define DRQ 0x0300 /* HDMA Request Type */
  1415. #define DRQ_NONE 0x0000 /* No Request */
  1416. #define DRQ_SINGLE 0x0100 /* Channels Request Single */
  1417. #define DRQ_MULTI 0x0200 /* Channels Request Multi (Default) */
  1418. #define DRQ_URGENT 0x0300 /* Channels Request Multi Urgent */
  1419. #define RBC 0x1000 /* Reload BCNT With IBCNT */
  1420. #define PS 0x2000 /* HDMA Pin Status */
  1421. #define OI 0x4000 /* Overflow Interrupt Generated */
  1422. #define BDI 0x8000 /* Block Done Interrupt Generated */
  1423. /* entry addresses of the user-callable Boot ROM functions */
  1424. #define _BOOTROM_RESET 0xEF000000
  1425. #define _BOOTROM_FINAL_INIT 0xEF000002
  1426. #define _BOOTROM_DO_MEMORY_DMA 0xEF000006
  1427. #define _BOOTROM_BOOT_DXE_FLASH 0xEF000008
  1428. #define _BOOTROM_BOOT_DXE_SPI 0xEF00000A
  1429. #define _BOOTROM_BOOT_DXE_TWI 0xEF00000C
  1430. #define _BOOTROM_GET_DXE_ADDRESS_FLASH 0xEF000010
  1431. #define _BOOTROM_GET_DXE_ADDRESS_SPI 0xEF000012
  1432. #define _BOOTROM_GET_DXE_ADDRESS_TWI 0xEF000014
  1433. /* Alternate Deprecated Macros Provided For Backwards Code Compatibility */
  1434. #define PGDE_UART PFDE_UART
  1435. #define PGDE_DMA PFDE_DMA
  1436. #define CKELOW SCKELOW
  1437. /* ==== end from defBF534.h ==== */
  1438. /* HOST Port Registers */
  1439. #define HOST_CONTROL 0xffc03400 /* HOST Control Register */
  1440. #define HOST_STATUS 0xffc03404 /* HOST Status Register */
  1441. #define HOST_TIMEOUT 0xffc03408 /* HOST Acknowledge Mode Timeout Register */
  1442. /* Counter Registers */
  1443. #define CNT_CONFIG 0xffc03500 /* Configuration Register */
  1444. #define CNT_IMASK 0xffc03504 /* Interrupt Mask Register */
  1445. #define CNT_STATUS 0xffc03508 /* Status Register */
  1446. #define CNT_COMMAND 0xffc0350c /* Command Register */
  1447. #define CNT_DEBOUNCE 0xffc03510 /* Debounce Register */
  1448. #define CNT_COUNTER 0xffc03514 /* Counter Register */
  1449. #define CNT_MAX 0xffc03518 /* Maximal Count Register */
  1450. #define CNT_MIN 0xffc0351c /* Minimal Count Register */
  1451. /* OTP/FUSE Registers */
  1452. #define OTP_CONTROL 0xffc03600 /* OTP/Fuse Control Register */
  1453. #define OTP_BEN 0xffc03604 /* OTP/Fuse Byte Enable */
  1454. #define OTP_STATUS 0xffc03608 /* OTP/Fuse Status */
  1455. #define OTP_TIMING 0xffc0360c /* OTP/Fuse Access Timing */
  1456. /* Security Registers */
  1457. #define SECURE_SYSSWT 0xffc03620 /* Secure System Switches */
  1458. #define SECURE_CONTROL 0xffc03624 /* Secure Control */
  1459. #define SECURE_STATUS 0xffc03628 /* Secure Status */
  1460. /* OTP Read/Write Data Buffer Registers */
  1461. #define OTP_DATA0 0xffc03680 /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  1462. #define OTP_DATA1 0xffc03684 /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  1463. #define OTP_DATA2 0xffc03688 /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  1464. #define OTP_DATA3 0xffc0368c /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  1465. /* NFC Registers */
  1466. #define NFC_CTL 0xffc03700 /* NAND Control Register */
  1467. #define NFC_STAT 0xffc03704 /* NAND Status Register */
  1468. #define NFC_IRQSTAT 0xffc03708 /* NAND Interrupt Status Register */
  1469. #define NFC_IRQMASK 0xffc0370c /* NAND Interrupt Mask Register */
  1470. #define NFC_ECC0 0xffc03710 /* NAND ECC Register 0 */
  1471. #define NFC_ECC1 0xffc03714 /* NAND ECC Register 1 */
  1472. #define NFC_ECC2 0xffc03718 /* NAND ECC Register 2 */
  1473. #define NFC_ECC3 0xffc0371c /* NAND ECC Register 3 */
  1474. #define NFC_COUNT 0xffc03720 /* NAND ECC Count Register */
  1475. #define NFC_RST 0xffc03724 /* NAND ECC Reset Register */
  1476. #define NFC_PGCTL 0xffc03728 /* NAND Page Control Register */
  1477. #define NFC_READ 0xffc0372c /* NAND Read Data Register */
  1478. #define NFC_ADDR 0xffc03740 /* NAND Address Register */
  1479. #define NFC_CMD 0xffc03744 /* NAND Command Register */
  1480. #define NFC_DATA_WR 0xffc03748 /* NAND Data Write Register */
  1481. #define NFC_DATA_RD 0xffc0374c /* NAND Data Read Register */
  1482. /* ********************************************************** */
  1483. /* SINGLE BIT MACRO PAIRS (bit mask and negated one) */
  1484. /* and MULTI BIT READ MACROS */
  1485. /* ********************************************************** */
  1486. /* Bit masks for HOST_CONTROL */
  1487. #define HOST_CNTR_HOST_EN 0x1 /* Host Enable */
  1488. #define HOST_CNTR_nHOST_EN 0x0
  1489. #define HOST_CNTR_HOST_END 0x2 /* Host Endianess */
  1490. #define HOST_CNTR_nHOST_END 0x0
  1491. #define HOST_CNTR_DATA_SIZE 0x4 /* Data Size */
  1492. #define HOST_CNTR_nDATA_SIZE 0x0
  1493. #define HOST_CNTR_HOST_RST 0x8 /* Host Reset */
  1494. #define HOST_CNTR_nHOST_RST 0x0
  1495. #define HOST_CNTR_HRDY_OVR 0x20 /* Host Ready Override */
  1496. #define HOST_CNTR_nHRDY_OVR 0x0
  1497. #define HOST_CNTR_INT_MODE 0x40 /* Interrupt Mode */
  1498. #define HOST_CNTR_nINT_MODE 0x0
  1499. #define HOST_CNTR_BT_EN 0x80 /* Bus Timeout Enable */
  1500. #define HOST_CNTR_ nBT_EN 0x0
  1501. #define HOST_CNTR_EHW 0x100 /* Enable Host Write */
  1502. #define HOST_CNTR_nEHW 0x0
  1503. #define HOST_CNTR_EHR 0x200 /* Enable Host Read */
  1504. #define HOST_CNTR_nEHR 0x0
  1505. #define HOST_CNTR_BDR 0x400 /* Burst DMA Requests */
  1506. #define HOST_CNTR_nBDR 0x0
  1507. /* Bit masks for HOST_STATUS */
  1508. #define HOST_STAT_READY 0x1 /* DMA Ready */
  1509. #define HOST_STAT_nREADY 0x0
  1510. #define HOST_STAT_FIFOFULL 0x2 /* FIFO Full */
  1511. #define HOST_STAT_nFIFOFULL 0x0
  1512. #define HOST_STAT_FIFOEMPTY 0x4 /* FIFO Empty */
  1513. #define HOST_STAT_nFIFOEMPTY 0x0
  1514. #define HOST_STAT_COMPLETE 0x8 /* DMA Complete */
  1515. #define HOST_STAT_nCOMPLETE 0x0
  1516. #define HOST_STAT_HSHK 0x10 /* Host Handshake */
  1517. #define HOST_STAT_nHSHK 0x0
  1518. #define HOST_STAT_TIMEOUT 0x20 /* Host Timeout */
  1519. #define HOST_STAT_nTIMEOUT 0x0
  1520. #define HOST_STAT_HIRQ 0x40 /* Host Interrupt Request */
  1521. #define HOST_STAT_nHIRQ 0x0
  1522. #define HOST_STAT_ALLOW_CNFG 0x80 /* Allow New Configuration */
  1523. #define HOST_STAT_nALLOW_CNFG 0x0
  1524. #define HOST_STAT_DMA_DIR 0x100 /* DMA Direction */
  1525. #define HOST_STAT_nDMA_DIR 0x0
  1526. #define HOST_STAT_BTE 0x200 /* Bus Timeout Enabled */
  1527. #define HOST_STAT_nBTE 0x0
  1528. #define HOST_STAT_HOSTRD_DONE 0x8000 /* Host Read Completion Interrupt */
  1529. #define HOST_STAT_nHOSTRD_DONE 0x0
  1530. /* Bit masks for HOST_TIMEOUT */
  1531. #define HOST_COUNT_TIMEOUT 0x7ff /* Host Timeout count */
  1532. /* Bit masks for CNT_CONFIG */
  1533. #define CNTE 0x1 /* Counter Enable */
  1534. #define nCNTE 0x0
  1535. #define DEBE 0x2 /* Debounce Enable */
  1536. #define nDEBE 0x0
  1537. #define CDGINV 0x10 /* CDG Pin Polarity Invert */
  1538. #define nCDGINV 0x0
  1539. #define CUDINV 0x20 /* CUD Pin Polarity Invert */
  1540. #define nCUDINV 0x0
  1541. #define CZMINV 0x40 /* CZM Pin Polarity Invert */
  1542. #define nCZMINV 0x0
  1543. #define CNTMODE 0x700 /* Counter Operating Mode */
  1544. #define ZMZC 0x800 /* CZM Zeroes Counter Enable */
  1545. #define nZMZC 0x0
  1546. #define BNDMODE 0x3000 /* Boundary register Mode */
  1547. #define INPDIS 0x8000 /* CUG and CDG Input Disable */
  1548. #define nINPDIS 0x0
  1549. /* Bit masks for CNT_IMASK */
  1550. #define ICIE 0x1 /* Illegal Gray/Binary Code Interrupt Enable */
  1551. #define nICIE 0x0
  1552. #define UCIE 0x2 /* Up count Interrupt Enable */
  1553. #define nUCIE 0x0
  1554. #define DCIE 0x4 /* Down count Interrupt Enable */
  1555. #define nDCIE 0x0
  1556. #define MINCIE 0x8 /* Min Count Interrupt Enable */
  1557. #define nMINCIE 0x0
  1558. #define MAXCIE 0x10 /* Max Count Interrupt Enable */
  1559. #define nMAXCIE 0x0
  1560. #define COV31IE 0x20 /* Bit 31 Overflow Interrupt Enable */
  1561. #define nCOV31IE 0x0
  1562. #define COV15IE 0x40 /* Bit 15 Overflow Interrupt Enable */
  1563. #define nCOV15IE 0x0
  1564. #define CZEROIE 0x80 /* Count to Zero Interrupt Enable */
  1565. #define nCZEROIE 0x0
  1566. #define CZMIE 0x100 /* CZM Pin Interrupt Enable */
  1567. #define nCZMIE 0x0
  1568. #define CZMEIE 0x200 /* CZM Error Interrupt Enable */
  1569. #define nCZMEIE 0x0
  1570. #define CZMZIE 0x400 /* CZM Zeroes Counter Interrupt Enable */
  1571. #define nCZMZIE 0x0
  1572. /* Bit masks for CNT_STATUS */
  1573. #define ICII 0x1 /* Illegal Gray/Binary Code Interrupt Identifier */
  1574. #define nICII 0x0
  1575. #define UCII 0x2 /* Up count Interrupt Identifier */
  1576. #define nUCII 0x0
  1577. #define DCII 0x4 /* Down count Interrupt Identifier */
  1578. #define nDCII 0x0
  1579. #define MINCII 0x8 /* Min Count Interrupt Identifier */
  1580. #define nMINCII 0x0
  1581. #define MAXCII 0x10 /* Max Count Interrupt Identifier */
  1582. #define nMAXCII 0x0
  1583. #define COV31II 0x20 /* Bit 31 Overflow Interrupt Identifier */
  1584. #define nCOV31II 0x0
  1585. #define COV15II 0x40 /* Bit 15 Overflow Interrupt Identifier */
  1586. #define nCOV15II 0x0
  1587. #define CZEROII 0x80 /* Count to Zero Interrupt Identifier */
  1588. #define nCZEROII 0x0
  1589. #define CZMII 0x100 /* CZM Pin Interrupt Identifier */
  1590. #define nCZMII 0x0
  1591. #define CZMEII 0x200 /* CZM Error Interrupt Identifier */
  1592. #define nCZMEII 0x0
  1593. #define CZMZII 0x400 /* CZM Zeroes Counter Interrupt Identifier */
  1594. #define nCZMZII 0x0
  1595. /* Bit masks for CNT_COMMAND */
  1596. #define W1LCNT 0xf /* Load Counter Register */
  1597. #define W1LMIN 0xf0 /* Load Min Register */
  1598. #define W1LMAX 0xf00 /* Load Max Register */
  1599. #define W1ZMONCE 0x1000 /* Enable CZM Clear Counter Once */
  1600. #define nW1ZMONCE 0x0
  1601. /* Bit masks for CNT_DEBOUNCE */
  1602. #define DPRESCALE 0xf /* Load Counter Register */
  1603. /* CNT_COMMAND bit field options */
  1604. #define W1LCNT_ZERO 0x0001 /* write 1 to load CNT_COUNTER with zero */
  1605. #define W1LCNT_MIN 0x0004 /* write 1 to load CNT_COUNTER from CNT_MIN */
  1606. #define W1LCNT_MAX 0x0008 /* write 1 to load CNT_COUNTER from CNT_MAX */
  1607. #define W1LMIN_ZERO 0x0010 /* write 1 to load CNT_MIN with zero */
  1608. #define W1LMIN_CNT 0x0020 /* write 1 to load CNT_MIN from CNT_COUNTER */
  1609. #define W1LMIN_MAX 0x0080 /* write 1 to load CNT_MIN from CNT_MAX */
  1610. #define W1LMAX_ZERO 0x0100 /* write 1 to load CNT_MAX with zero */
  1611. #define W1LMAX_CNT 0x0200 /* write 1 to load CNT_MAX from CNT_COUNTER */
  1612. #define W1LMAX_MIN 0x0400 /* write 1 to load CNT_MAX from CNT_MIN */
  1613. /* CNT_CONFIG bit field options */
  1614. #define CNTMODE_QUADENC 0x0000 /* quadrature encoder mode */
  1615. #define CNTMODE_BINENC 0x0100 /* binary encoder mode */
  1616. #define CNTMODE_UDCNT 0x0200 /* up/down counter mode */
  1617. #define CNTMODE_DIRCNT 0x0400 /* direction counter mode */
  1618. #define CNTMODE_DIRTMR 0x0500 /* direction timer mode */
  1619. #define BNDMODE_COMP 0x0000 /* boundary compare mode */
  1620. #define BNDMODE_ZERO 0x1000 /* boundary compare and zero mode */
  1621. #define BNDMODE_CAPT 0x2000 /* boundary capture mode */
  1622. #define BNDMODE_AEXT 0x3000 /* boundary auto-extend mode */
  1623. /* Bit masks for OTP_CONTROL */
  1624. #define FUSE_FADDR 0x1ff /* OTP/Fuse Address */
  1625. #define FIEN 0x800 /* OTP/Fuse Interrupt Enable */
  1626. #define nFIEN 0x0
  1627. #define FTESTDEC 0x1000 /* OTP/Fuse Test Decoder */
  1628. #define nFTESTDEC 0x0
  1629. #define FWRTEST 0x2000 /* OTP/Fuse Write Test */
  1630. #define nFWRTEST 0x0
  1631. #define FRDEN 0x4000 /* OTP/Fuse Read Enable */
  1632. #define nFRDEN 0x0
  1633. #define FWREN 0x8000 /* OTP/Fuse Write Enable */
  1634. #define nFWREN 0x0
  1635. /* Bit masks for OTP_BEN */
  1636. #define FBEN 0xffff /* OTP/Fuse Byte Enable */
  1637. /* Bit masks for OTP_STATUS */
  1638. #define FCOMP 0x1 /* OTP/Fuse Access Complete */
  1639. #define nFCOMP 0x0
  1640. #define FERROR 0x2 /* OTP/Fuse Access Error */
  1641. #define nFERROR 0x0
  1642. #define MMRGLOAD 0x10 /* Memory Mapped Register Gasket Load */
  1643. #define nMMRGLOAD 0x0
  1644. #define MMRGLOCK 0x20 /* Memory Mapped Register Gasket Lock */
  1645. #define nMMRGLOCK 0x0
  1646. #define FPGMEN 0x40 /* OTP/Fuse Program Enable */
  1647. #define nFPGMEN 0x0
  1648. /* Bit masks for OTP_TIMING */
  1649. #define USECDIV 0xff /* Micro Second Divider */
  1650. #define READACC 0x7f00 /* Read Access Time */
  1651. #define CPUMPRL 0x38000 /* Charge Pump Release Time */
  1652. #define CPUMPSU 0xc0000 /* Charge Pump Setup Time */
  1653. #define CPUMPHD 0xf00000 /* Charge Pump Hold Time */
  1654. #define PGMTIME 0xff000000 /* Program Time */
  1655. /* Bit masks for SECURE_SYSSWT */
  1656. #define EMUDABL 0x1 /* Emulation Disable. */
  1657. #define nEMUDABL 0x0
  1658. #define RSTDABL 0x2 /* Reset Disable */
  1659. #define nRSTDABL 0x0
  1660. #define L1IDABL 0x1c /* L1 Instruction Memory Disable. */
  1661. #define L1DADABL 0xe0 /* L1 Data Bank A Memory Disable. */
  1662. #define L1DBDABL 0x700 /* L1 Data Bank B Memory Disable. */
  1663. #define DMA0OVR 0x800 /* DMA0 Memory Access Override */
  1664. #define nDMA0OVR 0x0
  1665. #define DMA1OVR 0x1000 /* DMA1 Memory Access Override */
  1666. #define nDMA1OVR 0x0
  1667. #define EMUOVR 0x4000 /* Emulation Override */
  1668. #define nEMUOVR 0x0
  1669. #define OTPSEN 0x8000 /* OTP Secrets Enable. */
  1670. #define nOTPSEN 0x0
  1671. #define L2DABL 0x70000 /* L2 Memory Disable. */
  1672. /* Bit masks for SECURE_CONTROL */
  1673. #define SECURE0 0x1 /* SECURE 0 */
  1674. #define nSECURE0 0x0
  1675. #define SECURE1 0x2 /* SECURE 1 */
  1676. #define nSECURE1 0x0
  1677. #define SECURE2 0x4 /* SECURE 2 */
  1678. #define nSECURE2 0x0
  1679. #define SECURE3 0x8 /* SECURE 3 */
  1680. #define nSECURE3 0x0
  1681. /* Bit masks for SECURE_STATUS */
  1682. #define SECMODE 0x3 /* Secured Mode Control State */
  1683. #define NMI 0x4 /* Non Maskable Interrupt */
  1684. #define nNMI 0x0
  1685. #define AFVALID 0x8 /* Authentication Firmware Valid */
  1686. #define nAFVALID 0x0
  1687. #define AFEXIT 0x10 /* Authentication Firmware Exit */
  1688. #define nAFEXIT 0x0
  1689. #define SECSTAT 0xe0 /* Secure Status */
  1690. /* Bit masks for NFC_CTL */
  1691. #define WR_DLY 0xf /* Write Strobe Delay */
  1692. #define RD_DLY 0xf0 /* Read Strobe Delay */
  1693. #define NWIDTH 0x100 /* NAND Data Width */
  1694. #define nNWIDTH 0x0
  1695. #define PG_SIZE 0x200 /* Page Size */
  1696. #define nPG_SIZE 0x0
  1697. /* Bit masks for NFC_STAT */
  1698. #define NBUSY 0x1 /* Not Busy */
  1699. #define nNBUSY 0x0
  1700. #define WB_FULL 0x2 /* Write Buffer Full */
  1701. #define nWB_FULL 0x0
  1702. #define PG_WR_STAT 0x4 /* Page Write Pending */
  1703. #define nPG_WR_STAT 0x0
  1704. #define PG_RD_STAT 0x8 /* Page Read Pending */
  1705. #define nPG_RD_STAT 0x0
  1706. #define WB_EMPTY 0x10 /* Write Buffer Empty */
  1707. #define nWB_EMPTY 0x0
  1708. /* Bit masks for NFC_IRQSTAT */
  1709. #define NBUSYIRQ 0x1 /* Not Busy IRQ */
  1710. #define nNBUSYIRQ 0x0
  1711. #define WB_OVF 0x2 /* Write Buffer Overflow */
  1712. #define nWB_OVF 0x0
  1713. #define WB_EDGE 0x4 /* Write Buffer Edge Detect */
  1714. #define nWB_EDGE 0x0
  1715. #define RD_RDY 0x8 /* Read Data Ready */
  1716. #define nRD_RDY 0x0
  1717. #define WR_DONE 0x10 /* Page Write Done */
  1718. #define nWR_DONE 0x0
  1719. /* Bit masks for NFC_IRQMASK */
  1720. #define MASK_BUSYIRQ 0x1 /* Mask Not Busy IRQ */
  1721. #define nMASK_BUSYIRQ 0x0
  1722. #define MASK_WBOVF 0x2 /* Mask Write Buffer Overflow */
  1723. #define nMASK_WBOVF 0x0
  1724. #define MASK_WBEMPTY 0x4 /* Mask Write Buffer Empty */
  1725. #define nMASK_WBEMPTY 0x0
  1726. #define MASK_RDRDY 0x8 /* Mask Read Data Ready */
  1727. #define nMASK_RDRDY 0x0
  1728. #define MASK_WRDONE 0x10 /* Mask Write Done */
  1729. #define nMASK_WRDONE 0x0
  1730. /* Bit masks for NFC_RST */
  1731. #define ECC_RST 0x1 /* ECC (and NFC counters) Reset */
  1732. #define nECC_RST 0x0
  1733. /* Bit masks for NFC_PGCTL */
  1734. #define PG_RD_START 0x1 /* Page Read Start */
  1735. #define nPG_RD_START 0x0
  1736. #define PG_WR_START 0x2 /* Page Write Start */
  1737. #define nPG_WR_START 0x0
  1738. /* Bit masks for NFC_ECC0 */
  1739. #define ECC0 0x7ff /* Parity Calculation Result0 */
  1740. /* Bit masks for NFC_ECC1 */
  1741. #define ECC1 0x7ff /* Parity Calculation Result1 */
  1742. /* Bit masks for NFC_ECC2 */
  1743. #define ECC2 0x7ff /* Parity Calculation Result2 */
  1744. /* Bit masks for NFC_ECC3 */
  1745. #define ECC3 0x7ff /* Parity Calculation Result3 */
  1746. /* Bit masks for NFC_COUNT */
  1747. #define ECCCNT 0x3ff /* Transfer Count */
  1748. #endif /* _DEF_BF52X_H */