defBF527.h 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066
  1. /*
  2. * Copyright 2007-2008 Analog Devices Inc.
  3. *
  4. * Licensed under the ADI BSD license or the GPL-2 (or later)
  5. */
  6. #ifndef _DEF_BF527_H
  7. #define _DEF_BF527_H
  8. /* Include all Core registers and bit definitions */
  9. #include <asm/def_LPBlackfin.h>
  10. /* SYSTEM & MMR ADDRESS DEFINITIONS FOR ADSP-BF527 */
  11. /* Include defBF52x_base.h for the set of #defines that are common to all ADSP-BF52x processors */
  12. #include "defBF52x_base.h"
  13. /* The following are the #defines needed by ADSP-BF527 that are not in the common header */
  14. /* 10/100 Ethernet Controller (0xFFC03000 - 0xFFC031FF) */
  15. #define EMAC_OPMODE 0xFFC03000 /* Operating Mode Register */
  16. #define EMAC_ADDRLO 0xFFC03004 /* Address Low (32 LSBs) Register */
  17. #define EMAC_ADDRHI 0xFFC03008 /* Address High (16 MSBs) Register */
  18. #define EMAC_HASHLO 0xFFC0300C /* Multicast Hash Table Low (Bins 31-0) Register */
  19. #define EMAC_HASHHI 0xFFC03010 /* Multicast Hash Table High (Bins 63-32) Register */
  20. #define EMAC_STAADD 0xFFC03014 /* Station Management Address Register */
  21. #define EMAC_STADAT 0xFFC03018 /* Station Management Data Register */
  22. #define EMAC_FLC 0xFFC0301C /* Flow Control Register */
  23. #define EMAC_VLAN1 0xFFC03020 /* VLAN1 Tag Register */
  24. #define EMAC_VLAN2 0xFFC03024 /* VLAN2 Tag Register */
  25. #define EMAC_WKUP_CTL 0xFFC0302C /* Wake-Up Control/Status Register */
  26. #define EMAC_WKUP_FFMSK0 0xFFC03030 /* Wake-Up Frame Filter 0 Byte Mask Register */
  27. #define EMAC_WKUP_FFMSK1 0xFFC03034 /* Wake-Up Frame Filter 1 Byte Mask Register */
  28. #define EMAC_WKUP_FFMSK2 0xFFC03038 /* Wake-Up Frame Filter 2 Byte Mask Register */
  29. #define EMAC_WKUP_FFMSK3 0xFFC0303C /* Wake-Up Frame Filter 3 Byte Mask Register */
  30. #define EMAC_WKUP_FFCMD 0xFFC03040 /* Wake-Up Frame Filter Commands Register */
  31. #define EMAC_WKUP_FFOFF 0xFFC03044 /* Wake-Up Frame Filter Offsets Register */
  32. #define EMAC_WKUP_FFCRC0 0xFFC03048 /* Wake-Up Frame Filter 0,1 CRC-16 Register */
  33. #define EMAC_WKUP_FFCRC1 0xFFC0304C /* Wake-Up Frame Filter 2,3 CRC-16 Register */
  34. #define EMAC_SYSCTL 0xFFC03060 /* EMAC System Control Register */
  35. #define EMAC_SYSTAT 0xFFC03064 /* EMAC System Status Register */
  36. #define EMAC_RX_STAT 0xFFC03068 /* RX Current Frame Status Register */
  37. #define EMAC_RX_STKY 0xFFC0306C /* RX Sticky Frame Status Register */
  38. #define EMAC_RX_IRQE 0xFFC03070 /* RX Frame Status Interrupt Enables Register */
  39. #define EMAC_TX_STAT 0xFFC03074 /* TX Current Frame Status Register */
  40. #define EMAC_TX_STKY 0xFFC03078 /* TX Sticky Frame Status Register */
  41. #define EMAC_TX_IRQE 0xFFC0307C /* TX Frame Status Interrupt Enables Register */
  42. #define EMAC_MMC_CTL 0xFFC03080 /* MMC Counter Control Register */
  43. #define EMAC_MMC_RIRQS 0xFFC03084 /* MMC RX Interrupt Status Register */
  44. #define EMAC_MMC_RIRQE 0xFFC03088 /* MMC RX Interrupt Enables Register */
  45. #define EMAC_MMC_TIRQS 0xFFC0308C /* MMC TX Interrupt Status Register */
  46. #define EMAC_MMC_TIRQE 0xFFC03090 /* MMC TX Interrupt Enables Register */
  47. #define EMAC_RXC_OK 0xFFC03100 /* RX Frame Successful Count */
  48. #define EMAC_RXC_FCS 0xFFC03104 /* RX Frame FCS Failure Count */
  49. #define EMAC_RXC_ALIGN 0xFFC03108 /* RX Alignment Error Count */
  50. #define EMAC_RXC_OCTET 0xFFC0310C /* RX Octets Successfully Received Count */
  51. #define EMAC_RXC_DMAOVF 0xFFC03110 /* Internal MAC Sublayer Error RX Frame Count */
  52. #define EMAC_RXC_UNICST 0xFFC03114 /* Unicast RX Frame Count */
  53. #define EMAC_RXC_MULTI 0xFFC03118 /* Multicast RX Frame Count */
  54. #define EMAC_RXC_BROAD 0xFFC0311C /* Broadcast RX Frame Count */
  55. #define EMAC_RXC_LNERRI 0xFFC03120 /* RX Frame In Range Error Count */
  56. #define EMAC_RXC_LNERRO 0xFFC03124 /* RX Frame Out Of Range Error Count */
  57. #define EMAC_RXC_LONG 0xFFC03128 /* RX Frame Too Long Count */
  58. #define EMAC_RXC_MACCTL 0xFFC0312C /* MAC Control RX Frame Count */
  59. #define EMAC_RXC_OPCODE 0xFFC03130 /* Unsupported Op-Code RX Frame Count */
  60. #define EMAC_RXC_PAUSE 0xFFC03134 /* MAC Control Pause RX Frame Count */
  61. #define EMAC_RXC_ALLFRM 0xFFC03138 /* Overall RX Frame Count */
  62. #define EMAC_RXC_ALLOCT 0xFFC0313C /* Overall RX Octet Count */
  63. #define EMAC_RXC_TYPED 0xFFC03140 /* Type/Length Consistent RX Frame Count */
  64. #define EMAC_RXC_SHORT 0xFFC03144 /* RX Frame Fragment Count - Byte Count x < 64 */
  65. #define EMAC_RXC_EQ64 0xFFC03148 /* Good RX Frame Count - Byte Count x = 64 */
  66. #define EMAC_RXC_LT128 0xFFC0314C /* Good RX Frame Count - Byte Count 64 < x < 128 */
  67. #define EMAC_RXC_LT256 0xFFC03150 /* Good RX Frame Count - Byte Count 128 <= x < 256 */
  68. #define EMAC_RXC_LT512 0xFFC03154 /* Good RX Frame Count - Byte Count 256 <= x < 512 */
  69. #define EMAC_RXC_LT1024 0xFFC03158 /* Good RX Frame Count - Byte Count 512 <= x < 1024 */
  70. #define EMAC_RXC_GE1024 0xFFC0315C /* Good RX Frame Count - Byte Count x >= 1024 */
  71. #define EMAC_TXC_OK 0xFFC03180 /* TX Frame Successful Count */
  72. #define EMAC_TXC_1COL 0xFFC03184 /* TX Frames Successful After Single Collision Count */
  73. #define EMAC_TXC_GT1COL 0xFFC03188 /* TX Frames Successful After Multiple Collisions Count */
  74. #define EMAC_TXC_OCTET 0xFFC0318C /* TX Octets Successfully Received Count */
  75. #define EMAC_TXC_DEFER 0xFFC03190 /* TX Frame Delayed Due To Busy Count */
  76. #define EMAC_TXC_LATECL 0xFFC03194 /* Late TX Collisions Count */
  77. #define EMAC_TXC_XS_COL 0xFFC03198 /* TX Frame Failed Due To Excessive Collisions Count */
  78. #define EMAC_TXC_DMAUND 0xFFC0319C /* Internal MAC Sublayer Error TX Frame Count */
  79. #define EMAC_TXC_CRSERR 0xFFC031A0 /* Carrier Sense Deasserted During TX Frame Count */
  80. #define EMAC_TXC_UNICST 0xFFC031A4 /* Unicast TX Frame Count */
  81. #define EMAC_TXC_MULTI 0xFFC031A8 /* Multicast TX Frame Count */
  82. #define EMAC_TXC_BROAD 0xFFC031AC /* Broadcast TX Frame Count */
  83. #define EMAC_TXC_XS_DFR 0xFFC031B0 /* TX Frames With Excessive Deferral Count */
  84. #define EMAC_TXC_MACCTL 0xFFC031B4 /* MAC Control TX Frame Count */
  85. #define EMAC_TXC_ALLFRM 0xFFC031B8 /* Overall TX Frame Count */
  86. #define EMAC_TXC_ALLOCT 0xFFC031BC /* Overall TX Octet Count */
  87. #define EMAC_TXC_EQ64 0xFFC031C0 /* Good TX Frame Count - Byte Count x = 64 */
  88. #define EMAC_TXC_LT128 0xFFC031C4 /* Good TX Frame Count - Byte Count 64 < x < 128 */
  89. #define EMAC_TXC_LT256 0xFFC031C8 /* Good TX Frame Count - Byte Count 128 <= x < 256 */
  90. #define EMAC_TXC_LT512 0xFFC031CC /* Good TX Frame Count - Byte Count 256 <= x < 512 */
  91. #define EMAC_TXC_LT1024 0xFFC031D0 /* Good TX Frame Count - Byte Count 512 <= x < 1024 */
  92. #define EMAC_TXC_GE1024 0xFFC031D4 /* Good TX Frame Count - Byte Count x >= 1024 */
  93. #define EMAC_TXC_ABORT 0xFFC031D8 /* Total TX Frames Aborted Count */
  94. /* Listing for IEEE-Supported Count Registers */
  95. #define FramesReceivedOK EMAC_RXC_OK /* RX Frame Successful Count */
  96. #define FrameCheckSequenceErrors EMAC_RXC_FCS /* RX Frame FCS Failure Count */
  97. #define AlignmentErrors EMAC_RXC_ALIGN /* RX Alignment Error Count */
  98. #define OctetsReceivedOK EMAC_RXC_OCTET /* RX Octets Successfully Received Count */
  99. #define FramesLostDueToIntMACRcvError EMAC_RXC_DMAOVF /* Internal MAC Sublayer Error RX Frame Count */
  100. #define UnicastFramesReceivedOK EMAC_RXC_UNICST /* Unicast RX Frame Count */
  101. #define MulticastFramesReceivedOK EMAC_RXC_MULTI /* Multicast RX Frame Count */
  102. #define BroadcastFramesReceivedOK EMAC_RXC_BROAD /* Broadcast RX Frame Count */
  103. #define InRangeLengthErrors EMAC_RXC_LNERRI /* RX Frame In Range Error Count */
  104. #define OutOfRangeLengthField EMAC_RXC_LNERRO /* RX Frame Out Of Range Error Count */
  105. #define FrameTooLongErrors EMAC_RXC_LONG /* RX Frame Too Long Count */
  106. #define MACControlFramesReceived EMAC_RXC_MACCTL /* MAC Control RX Frame Count */
  107. #define UnsupportedOpcodesReceived EMAC_RXC_OPCODE /* Unsupported Op-Code RX Frame Count */
  108. #define PAUSEMACCtrlFramesReceived EMAC_RXC_PAUSE /* MAC Control Pause RX Frame Count */
  109. #define FramesReceivedAll EMAC_RXC_ALLFRM /* Overall RX Frame Count */
  110. #define OctetsReceivedAll EMAC_RXC_ALLOCT /* Overall RX Octet Count */
  111. #define TypedFramesReceived EMAC_RXC_TYPED /* Type/Length Consistent RX Frame Count */
  112. #define FramesLenLt64Received EMAC_RXC_SHORT /* RX Frame Fragment Count - Byte Count x < 64 */
  113. #define FramesLenEq64Received EMAC_RXC_EQ64 /* Good RX Frame Count - Byte Count x = 64 */
  114. #define FramesLen65_127Received EMAC_RXC_LT128 /* Good RX Frame Count - Byte Count 64 < x < 128 */
  115. #define FramesLen128_255Received EMAC_RXC_LT256 /* Good RX Frame Count - Byte Count 128 <= x < 256 */
  116. #define FramesLen256_511Received EMAC_RXC_LT512 /* Good RX Frame Count - Byte Count 256 <= x < 512 */
  117. #define FramesLen512_1023Received EMAC_RXC_LT1024 /* Good RX Frame Count - Byte Count 512 <= x < 1024 */
  118. #define FramesLen1024_MaxReceived EMAC_RXC_GE1024 /* Good RX Frame Count - Byte Count x >= 1024 */
  119. #define FramesTransmittedOK EMAC_TXC_OK /* TX Frame Successful Count */
  120. #define SingleCollisionFrames EMAC_TXC_1COL /* TX Frames Successful After Single Collision Count */
  121. #define MultipleCollisionFrames EMAC_TXC_GT1COL /* TX Frames Successful After Multiple Collisions Count */
  122. #define OctetsTransmittedOK EMAC_TXC_OCTET /* TX Octets Successfully Received Count */
  123. #define FramesWithDeferredXmissions EMAC_TXC_DEFER /* TX Frame Delayed Due To Busy Count */
  124. #define LateCollisions EMAC_TXC_LATECL /* Late TX Collisions Count */
  125. #define FramesAbortedDueToXSColls EMAC_TXC_XS_COL /* TX Frame Failed Due To Excessive Collisions Count */
  126. #define FramesLostDueToIntMacXmitError EMAC_TXC_DMAUND /* Internal MAC Sublayer Error TX Frame Count */
  127. #define CarrierSenseErrors EMAC_TXC_CRSERR /* Carrier Sense Deasserted During TX Frame Count */
  128. #define UnicastFramesXmittedOK EMAC_TXC_UNICST /* Unicast TX Frame Count */
  129. #define MulticastFramesXmittedOK EMAC_TXC_MULTI /* Multicast TX Frame Count */
  130. #define BroadcastFramesXmittedOK EMAC_TXC_BROAD /* Broadcast TX Frame Count */
  131. #define FramesWithExcessiveDeferral EMAC_TXC_XS_DFR /* TX Frames With Excessive Deferral Count */
  132. #define MACControlFramesTransmitted EMAC_TXC_MACCTL /* MAC Control TX Frame Count */
  133. #define FramesTransmittedAll EMAC_TXC_ALLFRM /* Overall TX Frame Count */
  134. #define OctetsTransmittedAll EMAC_TXC_ALLOCT /* Overall TX Octet Count */
  135. #define FramesLenEq64Transmitted EMAC_TXC_EQ64 /* Good TX Frame Count - Byte Count x = 64 */
  136. #define FramesLen65_127Transmitted EMAC_TXC_LT128 /* Good TX Frame Count - Byte Count 64 < x < 128 */
  137. #define FramesLen128_255Transmitted EMAC_TXC_LT256 /* Good TX Frame Count - Byte Count 128 <= x < 256 */
  138. #define FramesLen256_511Transmitted EMAC_TXC_LT512 /* Good TX Frame Count - Byte Count 256 <= x < 512 */
  139. #define FramesLen512_1023Transmitted EMAC_TXC_LT1024 /* Good TX Frame Count - Byte Count 512 <= x < 1024 */
  140. #define FramesLen1024_MaxTransmitted EMAC_TXC_GE1024 /* Good TX Frame Count - Byte Count x >= 1024 */
  141. #define TxAbortedFrames EMAC_TXC_ABORT /* Total TX Frames Aborted Count */
  142. /***********************************************************************************
  143. ** System MMR Register Bits And Macros
  144. **
  145. ** Disclaimer: All macros are intended to make C and Assembly code more readable.
  146. ** Use these macros carefully, as any that do left shifts for field
  147. ** depositing will result in the lower order bits being destroyed. Any
  148. ** macro that shifts left to properly position the bit-field should be
  149. ** used as part of an OR to initialize a register and NOT as a dynamic
  150. ** modifier UNLESS the lower order bits are saved and ORed back in when
  151. ** the macro is used.
  152. *************************************************************************************/
  153. /************************ ETHERNET 10/100 CONTROLLER MASKS ************************/
  154. /* EMAC_OPMODE Masks */
  155. #define RE 0x00000001 /* Receiver Enable */
  156. #define ASTP 0x00000002 /* Enable Automatic Pad Stripping On RX Frames */
  157. #define HU 0x00000010 /* Hash Filter Unicast Address */
  158. #define HM 0x00000020 /* Hash Filter Multicast Address */
  159. #define PAM 0x00000040 /* Pass-All-Multicast Mode Enable */
  160. #define PR 0x00000080 /* Promiscuous Mode Enable */
  161. #define IFE 0x00000100 /* Inverse Filtering Enable */
  162. #define DBF 0x00000200 /* Disable Broadcast Frame Reception */
  163. #define PBF 0x00000400 /* Pass Bad Frames Enable */
  164. #define PSF 0x00000800 /* Pass Short Frames Enable */
  165. #define RAF 0x00001000 /* Receive-All Mode */
  166. #define TE 0x00010000 /* Transmitter Enable */
  167. #define DTXPAD 0x00020000 /* Disable Automatic TX Padding */
  168. #define DTXCRC 0x00040000 /* Disable Automatic TX CRC Generation */
  169. #define DC 0x00080000 /* Deferral Check */
  170. #define BOLMT 0x00300000 /* Back-Off Limit */
  171. #define BOLMT_10 0x00000000 /* 10-bit range */
  172. #define BOLMT_8 0x00100000 /* 8-bit range */
  173. #define BOLMT_4 0x00200000 /* 4-bit range */
  174. #define BOLMT_1 0x00300000 /* 1-bit range */
  175. #define DRTY 0x00400000 /* Disable TX Retry On Collision */
  176. #define LCTRE 0x00800000 /* Enable TX Retry On Late Collision */
  177. #define RMII 0x01000000 /* RMII/MII* Mode */
  178. #define RMII_10 0x02000000 /* Speed Select for RMII Port (10MBit/100MBit*) */
  179. #define FDMODE 0x04000000 /* Duplex Mode Enable (Full/Half*) */
  180. #define LB 0x08000000 /* Internal Loopback Enable */
  181. #define DRO 0x10000000 /* Disable Receive Own Frames (Half-Duplex Mode) */
  182. /* EMAC_STAADD Masks */
  183. #define STABUSY 0x00000001 /* Initiate Station Mgt Reg Access / STA Busy Stat */
  184. #define STAOP 0x00000002 /* Station Management Operation Code (Write/Read*) */
  185. #define STADISPRE 0x00000004 /* Disable Preamble Generation */
  186. #define STAIE 0x00000008 /* Station Mgt. Transfer Done Interrupt Enable */
  187. #define REGAD 0x000007C0 /* STA Register Address */
  188. #define PHYAD 0x0000F800 /* PHY Device Address */
  189. #define SET_REGAD(x) (((x)&0x1F)<< 6 ) /* Set STA Register Address */
  190. #define SET_PHYAD(x) (((x)&0x1F)<< 11 ) /* Set PHY Device Address */
  191. /* EMAC_STADAT Mask */
  192. #define STADATA 0x0000FFFF /* Station Management Data */
  193. /* EMAC_FLC Masks */
  194. #define FLCBUSY 0x00000001 /* Send Flow Ctrl Frame / Flow Ctrl Busy Status */
  195. #define FLCE 0x00000002 /* Flow Control Enable */
  196. #define PCF 0x00000004 /* Pass Control Frames */
  197. #define BKPRSEN 0x00000008 /* Enable Backpressure */
  198. #define FLCPAUSE 0xFFFF0000 /* Pause Time */
  199. #define SET_FLCPAUSE(x) (((x)&0xFFFF)<< 16) /* Set Pause Time */
  200. /* EMAC_WKUP_CTL Masks */
  201. #define CAPWKFRM 0x00000001 /* Capture Wake-Up Frames */
  202. #define MPKE 0x00000002 /* Magic Packet Enable */
  203. #define RWKE 0x00000004 /* Remote Wake-Up Frame Enable */
  204. #define GUWKE 0x00000008 /* Global Unicast Wake Enable */
  205. #define MPKS 0x00000020 /* Magic Packet Received Status */
  206. #define RWKS 0x00000F00 /* Wake-Up Frame Received Status, Filters 3:0 */
  207. /* EMAC_WKUP_FFCMD Masks */
  208. #define WF0_E 0x00000001 /* Enable Wake-Up Filter 0 */
  209. #define WF0_T 0x00000008 /* Wake-Up Filter 0 Addr Type (Multicast/Unicast*) */
  210. #define WF1_E 0x00000100 /* Enable Wake-Up Filter 1 */
  211. #define WF1_T 0x00000800 /* Wake-Up Filter 1 Addr Type (Multicast/Unicast*) */
  212. #define WF2_E 0x00010000 /* Enable Wake-Up Filter 2 */
  213. #define WF2_T 0x00080000 /* Wake-Up Filter 2 Addr Type (Multicast/Unicast*) */
  214. #define WF3_E 0x01000000 /* Enable Wake-Up Filter 3 */
  215. #define WF3_T 0x08000000 /* Wake-Up Filter 3 Addr Type (Multicast/Unicast*) */
  216. /* EMAC_WKUP_FFOFF Masks */
  217. #define WF0_OFF 0x000000FF /* Wake-Up Filter 0 Pattern Offset */
  218. #define WF1_OFF 0x0000FF00 /* Wake-Up Filter 1 Pattern Offset */
  219. #define WF2_OFF 0x00FF0000 /* Wake-Up Filter 2 Pattern Offset */
  220. #define WF3_OFF 0xFF000000 /* Wake-Up Filter 3 Pattern Offset */
  221. #define SET_WF0_OFF(x) (((x)&0xFF)<< 0 ) /* Set Wake-Up Filter 0 Byte Offset */
  222. #define SET_WF1_OFF(x) (((x)&0xFF)<< 8 ) /* Set Wake-Up Filter 1 Byte Offset */
  223. #define SET_WF2_OFF(x) (((x)&0xFF)<< 16 ) /* Set Wake-Up Filter 2 Byte Offset */
  224. #define SET_WF3_OFF(x) (((x)&0xFF)<< 24 ) /* Set Wake-Up Filter 3 Byte Offset */
  225. /* Set ALL Offsets */
  226. #define SET_WF_OFFS(x0,x1,x2,x3) (SET_WF0_OFF((x0))|SET_WF1_OFF((x1))|SET_WF2_OFF((x2))|SET_WF3_OFF((x3)))
  227. /* EMAC_WKUP_FFCRC0 Masks */
  228. #define WF0_CRC 0x0000FFFF /* Wake-Up Filter 0 Pattern CRC */
  229. #define WF1_CRC 0xFFFF0000 /* Wake-Up Filter 1 Pattern CRC */
  230. #define SET_WF0_CRC(x) (((x)&0xFFFF)<< 0 ) /* Set Wake-Up Filter 0 Target CRC */
  231. #define SET_WF1_CRC(x) (((x)&0xFFFF)<< 16 ) /* Set Wake-Up Filter 1 Target CRC */
  232. /* EMAC_WKUP_FFCRC1 Masks */
  233. #define WF2_CRC 0x0000FFFF /* Wake-Up Filter 2 Pattern CRC */
  234. #define WF3_CRC 0xFFFF0000 /* Wake-Up Filter 3 Pattern CRC */
  235. #define SET_WF2_CRC(x) (((x)&0xFFFF)<< 0 ) /* Set Wake-Up Filter 2 Target CRC */
  236. #define SET_WF3_CRC(x) (((x)&0xFFFF)<< 16 ) /* Set Wake-Up Filter 3 Target CRC */
  237. /* EMAC_SYSCTL Masks */
  238. #define PHYIE 0x00000001 /* PHY_INT Interrupt Enable */
  239. #define RXDWA 0x00000002 /* Receive Frame DMA Word Alignment (Odd/Even*) */
  240. #define RXCKS 0x00000004 /* Enable RX Frame TCP/UDP Checksum Computation */
  241. #define TXDWA 0x00000010 /* Transmit Frame DMA Word Alignment (Odd/Even*) */
  242. #define MDCDIV 0x00003F00 /* SCLK:MDC Clock Divisor [MDC=SCLK/(2*(N+1))] */
  243. #define SET_MDCDIV(x) (((x)&0x3F)<< 8) /* Set MDC Clock Divisor */
  244. /* EMAC_SYSTAT Masks */
  245. #define PHYINT 0x00000001 /* PHY_INT Interrupt Status */
  246. #define MMCINT 0x00000002 /* MMC Counter Interrupt Status */
  247. #define RXFSINT 0x00000004 /* RX Frame-Status Interrupt Status */
  248. #define TXFSINT 0x00000008 /* TX Frame-Status Interrupt Status */
  249. #define WAKEDET 0x00000010 /* Wake-Up Detected Status */
  250. #define RXDMAERR 0x00000020 /* RX DMA Direction Error Status */
  251. #define TXDMAERR 0x00000040 /* TX DMA Direction Error Status */
  252. #define STMDONE 0x00000080 /* Station Mgt. Transfer Done Interrupt Status */
  253. /* EMAC_RX_STAT, EMAC_RX_STKY, and EMAC_RX_IRQE Masks */
  254. #define RX_FRLEN 0x000007FF /* Frame Length In Bytes */
  255. #define RX_COMP 0x00001000 /* RX Frame Complete */
  256. #define RX_OK 0x00002000 /* RX Frame Received With No Errors */
  257. #define RX_LONG 0x00004000 /* RX Frame Too Long Error */
  258. #define RX_ALIGN 0x00008000 /* RX Frame Alignment Error */
  259. #define RX_CRC 0x00010000 /* RX Frame CRC Error */
  260. #define RX_LEN 0x00020000 /* RX Frame Length Error */
  261. #define RX_FRAG 0x00040000 /* RX Frame Fragment Error */
  262. #define RX_ADDR 0x00080000 /* RX Frame Address Filter Failed Error */
  263. #define RX_DMAO 0x00100000 /* RX Frame DMA Overrun Error */
  264. #define RX_PHY 0x00200000 /* RX Frame PHY Error */
  265. #define RX_LATE 0x00400000 /* RX Frame Late Collision Error */
  266. #define RX_RANGE 0x00800000 /* RX Frame Length Field Out of Range Error */
  267. #define RX_MULTI 0x01000000 /* RX Multicast Frame Indicator */
  268. #define RX_BROAD 0x02000000 /* RX Broadcast Frame Indicator */
  269. #define RX_CTL 0x04000000 /* RX Control Frame Indicator */
  270. #define RX_UCTL 0x08000000 /* Unsupported RX Control Frame Indicator */
  271. #define RX_TYPE 0x10000000 /* RX Typed Frame Indicator */
  272. #define RX_VLAN1 0x20000000 /* RX VLAN1 Frame Indicator */
  273. #define RX_VLAN2 0x40000000 /* RX VLAN2 Frame Indicator */
  274. #define RX_ACCEPT 0x80000000 /* RX Frame Accepted Indicator */
  275. /* EMAC_TX_STAT, EMAC_TX_STKY, and EMAC_TX_IRQE Masks */
  276. #define TX_COMP 0x00000001 /* TX Frame Complete */
  277. #define TX_OK 0x00000002 /* TX Frame Sent With No Errors */
  278. #define TX_ECOLL 0x00000004 /* TX Frame Excessive Collision Error */
  279. #define TX_LATE 0x00000008 /* TX Frame Late Collision Error */
  280. #define TX_DMAU 0x00000010 /* TX Frame DMA Underrun Error (STAT) */
  281. #define TX_MACE 0x00000010 /* Internal MAC Error Detected (STKY and IRQE) */
  282. #define TX_EDEFER 0x00000020 /* TX Frame Excessive Deferral Error */
  283. #define TX_BROAD 0x00000040 /* TX Broadcast Frame Indicator */
  284. #define TX_MULTI 0x00000080 /* TX Multicast Frame Indicator */
  285. #define TX_CCNT 0x00000F00 /* TX Frame Collision Count */
  286. #define TX_DEFER 0x00001000 /* TX Frame Deferred Indicator */
  287. #define TX_CRS 0x00002000 /* TX Frame Carrier Sense Not Asserted Error */
  288. #define TX_LOSS 0x00004000 /* TX Frame Carrier Lost During TX Error */
  289. #define TX_RETRY 0x00008000 /* TX Frame Successful After Retry */
  290. #define TX_FRLEN 0x07FF0000 /* TX Frame Length (Bytes) */
  291. /* EMAC_MMC_CTL Masks */
  292. #define RSTC 0x00000001 /* Reset All Counters */
  293. #define CROLL 0x00000002 /* Counter Roll-Over Enable */
  294. #define CCOR 0x00000004 /* Counter Clear-On-Read Mode Enable */
  295. #define MMCE 0x00000008 /* Enable MMC Counter Operation */
  296. /* EMAC_MMC_RIRQS and EMAC_MMC_RIRQE Masks */
  297. #define RX_OK_CNT 0x00000001 /* RX Frames Received With No Errors */
  298. #define RX_FCS_CNT 0x00000002 /* RX Frames W/Frame Check Sequence Errors */
  299. #define RX_ALIGN_CNT 0x00000004 /* RX Frames With Alignment Errors */
  300. #define RX_OCTET_CNT 0x00000008 /* RX Octets Received OK */
  301. #define RX_LOST_CNT 0x00000010 /* RX Frames Lost Due To Internal MAC RX Error */
  302. #define RX_UNI_CNT 0x00000020 /* Unicast RX Frames Received OK */
  303. #define RX_MULTI_CNT 0x00000040 /* Multicast RX Frames Received OK */
  304. #define RX_BROAD_CNT 0x00000080 /* Broadcast RX Frames Received OK */
  305. #define RX_IRL_CNT 0x00000100 /* RX Frames With In-Range Length Errors */
  306. #define RX_ORL_CNT 0x00000200 /* RX Frames With Out-Of-Range Length Errors */
  307. #define RX_LONG_CNT 0x00000400 /* RX Frames With Frame Too Long Errors */
  308. #define RX_MACCTL_CNT 0x00000800 /* MAC Control RX Frames Received */
  309. #define RX_OPCODE_CTL 0x00001000 /* Unsupported Op-Code RX Frames Received */
  310. #define RX_PAUSE_CNT 0x00002000 /* PAUSEMAC Control RX Frames Received */
  311. #define RX_ALLF_CNT 0x00004000 /* All RX Frames Received */
  312. #define RX_ALLO_CNT 0x00008000 /* All RX Octets Received */
  313. #define RX_TYPED_CNT 0x00010000 /* Typed RX Frames Received */
  314. #define RX_SHORT_CNT 0x00020000 /* RX Frame Fragments (< 64 Bytes) Received */
  315. #define RX_EQ64_CNT 0x00040000 /* 64-Byte RX Frames Received */
  316. #define RX_LT128_CNT 0x00080000 /* 65-127-Byte RX Frames Received */
  317. #define RX_LT256_CNT 0x00100000 /* 128-255-Byte RX Frames Received */
  318. #define RX_LT512_CNT 0x00200000 /* 256-511-Byte RX Frames Received */
  319. #define RX_LT1024_CNT 0x00400000 /* 512-1023-Byte RX Frames Received */
  320. #define RX_GE1024_CNT 0x00800000 /* 1024-Max-Byte RX Frames Received */
  321. /* EMAC_MMC_TIRQS and EMAC_MMC_TIRQE Masks */
  322. #define TX_OK_CNT 0x00000001 /* TX Frames Sent OK */
  323. #define TX_SCOLL_CNT 0x00000002 /* TX Frames With Single Collisions */
  324. #define TX_MCOLL_CNT 0x00000004 /* TX Frames With Multiple Collisions */
  325. #define TX_OCTET_CNT 0x00000008 /* TX Octets Sent OK */
  326. #define TX_DEFER_CNT 0x00000010 /* TX Frames With Deferred Transmission */
  327. #define TX_LATE_CNT 0x00000020 /* TX Frames With Late Collisions */
  328. #define TX_ABORTC_CNT 0x00000040 /* TX Frames Aborted Due To Excess Collisions */
  329. #define TX_LOST_CNT 0x00000080 /* TX Frames Lost Due To Internal MAC TX Error */
  330. #define TX_CRS_CNT 0x00000100 /* TX Frames With Carrier Sense Errors */
  331. #define TX_UNI_CNT 0x00000200 /* Unicast TX Frames Sent */
  332. #define TX_MULTI_CNT 0x00000400 /* Multicast TX Frames Sent */
  333. #define TX_BROAD_CNT 0x00000800 /* Broadcast TX Frames Sent */
  334. #define TX_EXDEF_CTL 0x00001000 /* TX Frames With Excessive Deferral */
  335. #define TX_MACCTL_CNT 0x00002000 /* MAC Control TX Frames Sent */
  336. #define TX_ALLF_CNT 0x00004000 /* All TX Frames Sent */
  337. #define TX_ALLO_CNT 0x00008000 /* All TX Octets Sent */
  338. #define TX_EQ64_CNT 0x00010000 /* 64-Byte TX Frames Sent */
  339. #define TX_LT128_CNT 0x00020000 /* 65-127-Byte TX Frames Sent */
  340. #define TX_LT256_CNT 0x00040000 /* 128-255-Byte TX Frames Sent */
  341. #define TX_LT512_CNT 0x00080000 /* 256-511-Byte TX Frames Sent */
  342. #define TX_LT1024_CNT 0x00100000 /* 512-1023-Byte TX Frames Sent */
  343. #define TX_GE1024_CNT 0x00200000 /* 1024-Max-Byte TX Frames Sent */
  344. #define TX_ABORT_CNT 0x00400000 /* TX Frames Aborted */
  345. /* USB Control Registers */
  346. #define USB_FADDR 0xffc03800 /* Function address register */
  347. #define USB_POWER 0xffc03804 /* Power management register */
  348. #define USB_INTRTX 0xffc03808 /* Interrupt register for endpoint 0 and Tx endpoint 1 to 7 */
  349. #define USB_INTRRX 0xffc0380c /* Interrupt register for Rx endpoints 1 to 7 */
  350. #define USB_INTRTXE 0xffc03810 /* Interrupt enable register for IntrTx */
  351. #define USB_INTRRXE 0xffc03814 /* Interrupt enable register for IntrRx */
  352. #define USB_INTRUSB 0xffc03818 /* Interrupt register for common USB interrupts */
  353. #define USB_INTRUSBE 0xffc0381c /* Interrupt enable register for IntrUSB */
  354. #define USB_FRAME 0xffc03820 /* USB frame number */
  355. #define USB_INDEX 0xffc03824 /* Index register for selecting the indexed endpoint registers */
  356. #define USB_TESTMODE 0xffc03828 /* Enabled USB 20 test modes */
  357. #define USB_GLOBINTR 0xffc0382c /* Global Interrupt Mask register and Wakeup Exception Interrupt */
  358. #define USB_GLOBAL_CTL 0xffc03830 /* Global Clock Control for the core */
  359. /* USB Packet Control Registers */
  360. #define USB_TX_MAX_PACKET 0xffc03840 /* Maximum packet size for Host Tx endpoint */
  361. #define USB_CSR0 0xffc03844 /* Control Status register for endpoint 0 and Control Status register for Host Tx endpoint */
  362. #define USB_TXCSR 0xffc03844 /* Control Status register for endpoint 0 and Control Status register for Host Tx endpoint */
  363. #define USB_RX_MAX_PACKET 0xffc03848 /* Maximum packet size for Host Rx endpoint */
  364. #define USB_RXCSR 0xffc0384c /* Control Status register for Host Rx endpoint */
  365. #define USB_COUNT0 0xffc03850 /* Number of bytes received in endpoint 0 FIFO and Number of bytes received in Host Tx endpoint */
  366. #define USB_RXCOUNT 0xffc03850 /* Number of bytes received in endpoint 0 FIFO and Number of bytes received in Host Tx endpoint */
  367. #define USB_TXTYPE 0xffc03854 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint */
  368. #define USB_NAKLIMIT0 0xffc03858 /* Sets the NAK response timeout on Endpoint 0 and on Bulk transfers for Host Tx endpoint */
  369. #define USB_TXINTERVAL 0xffc03858 /* Sets the NAK response timeout on Endpoint 0 and on Bulk transfers for Host Tx endpoint */
  370. #define USB_RXTYPE 0xffc0385c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint */
  371. #define USB_RXINTERVAL 0xffc03860 /* Sets the polling interval for Interrupt and Isochronous transfers or the NAK response timeout on Bulk transfers */
  372. #define USB_TXCOUNT 0xffc03868 /* Number of bytes to be written to the selected endpoint Tx FIFO */
  373. /* USB Endpoint FIFO Registers */
  374. #define USB_EP0_FIFO 0xffc03880 /* Endpoint 0 FIFO */
  375. #define USB_EP1_FIFO 0xffc03888 /* Endpoint 1 FIFO */
  376. #define USB_EP2_FIFO 0xffc03890 /* Endpoint 2 FIFO */
  377. #define USB_EP3_FIFO 0xffc03898 /* Endpoint 3 FIFO */
  378. #define USB_EP4_FIFO 0xffc038a0 /* Endpoint 4 FIFO */
  379. #define USB_EP5_FIFO 0xffc038a8 /* Endpoint 5 FIFO */
  380. #define USB_EP6_FIFO 0xffc038b0 /* Endpoint 6 FIFO */
  381. #define USB_EP7_FIFO 0xffc038b8 /* Endpoint 7 FIFO */
  382. /* USB OTG Control Registers */
  383. #define USB_OTG_DEV_CTL 0xffc03900 /* OTG Device Control Register */
  384. #define USB_OTG_VBUS_IRQ 0xffc03904 /* OTG VBUS Control Interrupts */
  385. #define USB_OTG_VBUS_MASK 0xffc03908 /* VBUS Control Interrupt Enable */
  386. /* USB Phy Control Registers */
  387. #define USB_LINKINFO 0xffc03948 /* Enables programming of some PHY-side delays */
  388. #define USB_VPLEN 0xffc0394c /* Determines duration of VBUS pulse for VBUS charging */
  389. #define USB_HS_EOF1 0xffc03950 /* Time buffer for High-Speed transactions */
  390. #define USB_FS_EOF1 0xffc03954 /* Time buffer for Full-Speed transactions */
  391. #define USB_LS_EOF1 0xffc03958 /* Time buffer for Low-Speed transactions */
  392. /* (APHY_CNTRL is for ADI usage only) */
  393. #define USB_APHY_CNTRL 0xffc039e0 /* Register that increases visibility of Analog PHY */
  394. /* (APHY_CALIB is for ADI usage only) */
  395. #define USB_APHY_CALIB 0xffc039e4 /* Register used to set some calibration values */
  396. #define USB_APHY_CNTRL2 0xffc039e8 /* Register used to prevent re-enumeration once Moab goes into hibernate mode */
  397. /* (PHY_TEST is for ADI usage only) */
  398. #define USB_PHY_TEST 0xffc039ec /* Used for reducing simulation time and simplifies FIFO testability */
  399. #define USB_PLLOSC_CTRL 0xffc039f0 /* Used to program different parameters for USB PLL and Oscillator */
  400. #define USB_SRP_CLKDIV 0xffc039f4 /* Used to program clock divide value for the clock fed to the SRP detection logic */
  401. /* USB Endpoint 0 Control Registers */
  402. #define USB_EP_NI0_TXMAXP 0xffc03a00 /* Maximum packet size for Host Tx endpoint0 */
  403. #define USB_EP_NI0_TXCSR 0xffc03a04 /* Control Status register for endpoint 0 */
  404. #define USB_EP_NI0_RXMAXP 0xffc03a08 /* Maximum packet size for Host Rx endpoint0 */
  405. #define USB_EP_NI0_RXCSR 0xffc03a0c /* Control Status register for Host Rx endpoint0 */
  406. #define USB_EP_NI0_RXCOUNT 0xffc03a10 /* Number of bytes received in endpoint 0 FIFO */
  407. #define USB_EP_NI0_TXTYPE 0xffc03a14 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint0 */
  408. #define USB_EP_NI0_TXINTERVAL 0xffc03a18 /* Sets the NAK response timeout on Endpoint 0 */
  409. #define USB_EP_NI0_RXTYPE 0xffc03a1c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint0 */
  410. #define USB_EP_NI0_RXINTERVAL 0xffc03a20 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint0 */
  411. #define USB_EP_NI0_TXCOUNT 0xffc03a28 /* Number of bytes to be written to the endpoint0 Tx FIFO */
  412. /* USB Endpoint 1 Control Registers */
  413. #define USB_EP_NI1_TXMAXP 0xffc03a40 /* Maximum packet size for Host Tx endpoint1 */
  414. #define USB_EP_NI1_TXCSR 0xffc03a44 /* Control Status register for endpoint1 */
  415. #define USB_EP_NI1_RXMAXP 0xffc03a48 /* Maximum packet size for Host Rx endpoint1 */
  416. #define USB_EP_NI1_RXCSR 0xffc03a4c /* Control Status register for Host Rx endpoint1 */
  417. #define USB_EP_NI1_RXCOUNT 0xffc03a50 /* Number of bytes received in endpoint1 FIFO */
  418. #define USB_EP_NI1_TXTYPE 0xffc03a54 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint1 */
  419. #define USB_EP_NI1_TXINTERVAL 0xffc03a58 /* Sets the NAK response timeout on Endpoint1 */
  420. #define USB_EP_NI1_RXTYPE 0xffc03a5c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint1 */
  421. #define USB_EP_NI1_RXINTERVAL 0xffc03a60 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint1 */
  422. #define USB_EP_NI1_TXCOUNT 0xffc03a68 /* Number of bytes to be written to the+H102 endpoint1 Tx FIFO */
  423. /* USB Endpoint 2 Control Registers */
  424. #define USB_EP_NI2_TXMAXP 0xffc03a80 /* Maximum packet size for Host Tx endpoint2 */
  425. #define USB_EP_NI2_TXCSR 0xffc03a84 /* Control Status register for endpoint2 */
  426. #define USB_EP_NI2_RXMAXP 0xffc03a88 /* Maximum packet size for Host Rx endpoint2 */
  427. #define USB_EP_NI2_RXCSR 0xffc03a8c /* Control Status register for Host Rx endpoint2 */
  428. #define USB_EP_NI2_RXCOUNT 0xffc03a90 /* Number of bytes received in endpoint2 FIFO */
  429. #define USB_EP_NI2_TXTYPE 0xffc03a94 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint2 */
  430. #define USB_EP_NI2_TXINTERVAL 0xffc03a98 /* Sets the NAK response timeout on Endpoint2 */
  431. #define USB_EP_NI2_RXTYPE 0xffc03a9c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint2 */
  432. #define USB_EP_NI2_RXINTERVAL 0xffc03aa0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint2 */
  433. #define USB_EP_NI2_TXCOUNT 0xffc03aa8 /* Number of bytes to be written to the endpoint2 Tx FIFO */
  434. /* USB Endpoint 3 Control Registers */
  435. #define USB_EP_NI3_TXMAXP 0xffc03ac0 /* Maximum packet size for Host Tx endpoint3 */
  436. #define USB_EP_NI3_TXCSR 0xffc03ac4 /* Control Status register for endpoint3 */
  437. #define USB_EP_NI3_RXMAXP 0xffc03ac8 /* Maximum packet size for Host Rx endpoint3 */
  438. #define USB_EP_NI3_RXCSR 0xffc03acc /* Control Status register for Host Rx endpoint3 */
  439. #define USB_EP_NI3_RXCOUNT 0xffc03ad0 /* Number of bytes received in endpoint3 FIFO */
  440. #define USB_EP_NI3_TXTYPE 0xffc03ad4 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint3 */
  441. #define USB_EP_NI3_TXINTERVAL 0xffc03ad8 /* Sets the NAK response timeout on Endpoint3 */
  442. #define USB_EP_NI3_RXTYPE 0xffc03adc /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint3 */
  443. #define USB_EP_NI3_RXINTERVAL 0xffc03ae0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint3 */
  444. #define USB_EP_NI3_TXCOUNT 0xffc03ae8 /* Number of bytes to be written to the H124endpoint3 Tx FIFO */
  445. /* USB Endpoint 4 Control Registers */
  446. #define USB_EP_NI4_TXMAXP 0xffc03b00 /* Maximum packet size for Host Tx endpoint4 */
  447. #define USB_EP_NI4_TXCSR 0xffc03b04 /* Control Status register for endpoint4 */
  448. #define USB_EP_NI4_RXMAXP 0xffc03b08 /* Maximum packet size for Host Rx endpoint4 */
  449. #define USB_EP_NI4_RXCSR 0xffc03b0c /* Control Status register for Host Rx endpoint4 */
  450. #define USB_EP_NI4_RXCOUNT 0xffc03b10 /* Number of bytes received in endpoint4 FIFO */
  451. #define USB_EP_NI4_TXTYPE 0xffc03b14 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint4 */
  452. #define USB_EP_NI4_TXINTERVAL 0xffc03b18 /* Sets the NAK response timeout on Endpoint4 */
  453. #define USB_EP_NI4_RXTYPE 0xffc03b1c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint4 */
  454. #define USB_EP_NI4_RXINTERVAL 0xffc03b20 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint4 */
  455. #define USB_EP_NI4_TXCOUNT 0xffc03b28 /* Number of bytes to be written to the endpoint4 Tx FIFO */
  456. /* USB Endpoint 5 Control Registers */
  457. #define USB_EP_NI5_TXMAXP 0xffc03b40 /* Maximum packet size for Host Tx endpoint5 */
  458. #define USB_EP_NI5_TXCSR 0xffc03b44 /* Control Status register for endpoint5 */
  459. #define USB_EP_NI5_RXMAXP 0xffc03b48 /* Maximum packet size for Host Rx endpoint5 */
  460. #define USB_EP_NI5_RXCSR 0xffc03b4c /* Control Status register for Host Rx endpoint5 */
  461. #define USB_EP_NI5_RXCOUNT 0xffc03b50 /* Number of bytes received in endpoint5 FIFO */
  462. #define USB_EP_NI5_TXTYPE 0xffc03b54 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint5 */
  463. #define USB_EP_NI5_TXINTERVAL 0xffc03b58 /* Sets the NAK response timeout on Endpoint5 */
  464. #define USB_EP_NI5_RXTYPE 0xffc03b5c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint5 */
  465. #define USB_EP_NI5_RXINTERVAL 0xffc03b60 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint5 */
  466. #define USB_EP_NI5_TXCOUNT 0xffc03b68 /* Number of bytes to be written to the endpoint5 Tx FIFO */
  467. /* USB Endpoint 6 Control Registers */
  468. #define USB_EP_NI6_TXMAXP 0xffc03b80 /* Maximum packet size for Host Tx endpoint6 */
  469. #define USB_EP_NI6_TXCSR 0xffc03b84 /* Control Status register for endpoint6 */
  470. #define USB_EP_NI6_RXMAXP 0xffc03b88 /* Maximum packet size for Host Rx endpoint6 */
  471. #define USB_EP_NI6_RXCSR 0xffc03b8c /* Control Status register for Host Rx endpoint6 */
  472. #define USB_EP_NI6_RXCOUNT 0xffc03b90 /* Number of bytes received in endpoint6 FIFO */
  473. #define USB_EP_NI6_TXTYPE 0xffc03b94 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint6 */
  474. #define USB_EP_NI6_TXINTERVAL 0xffc03b98 /* Sets the NAK response timeout on Endpoint6 */
  475. #define USB_EP_NI6_RXTYPE 0xffc03b9c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint6 */
  476. #define USB_EP_NI6_RXINTERVAL 0xffc03ba0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint6 */
  477. #define USB_EP_NI6_TXCOUNT 0xffc03ba8 /* Number of bytes to be written to the endpoint6 Tx FIFO */
  478. /* USB Endpoint 7 Control Registers */
  479. #define USB_EP_NI7_TXMAXP 0xffc03bc0 /* Maximum packet size for Host Tx endpoint7 */
  480. #define USB_EP_NI7_TXCSR 0xffc03bc4 /* Control Status register for endpoint7 */
  481. #define USB_EP_NI7_RXMAXP 0xffc03bc8 /* Maximum packet size for Host Rx endpoint7 */
  482. #define USB_EP_NI7_RXCSR 0xffc03bcc /* Control Status register for Host Rx endpoint7 */
  483. #define USB_EP_NI7_RXCOUNT 0xffc03bd0 /* Number of bytes received in endpoint7 FIFO */
  484. #define USB_EP_NI7_TXTYPE 0xffc03bd4 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint7 */
  485. #define USB_EP_NI7_TXINTERVAL 0xffc03bd8 /* Sets the NAK response timeout on Endpoint7 */
  486. #define USB_EP_NI7_RXTYPE 0xffc03bdc /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint7 */
  487. #define USB_EP_NI7_RXINTERVAL 0xffc03bf0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint7 */
  488. #define USB_EP_NI7_TXCOUNT 0xffc03bf8 /* Number of bytes to be written to the endpoint7 Tx FIFO */
  489. #define USB_DMA_INTERRUPT 0xffc03c00 /* Indicates pending interrupts for the DMA channels */
  490. /* USB Channel 0 Config Registers */
  491. #define USB_DMA0CONTROL 0xffc03c04 /* DMA master channel 0 configuration */
  492. #define USB_DMA0ADDRLOW 0xffc03c08 /* Lower 16-bits of memory source/destination address for DMA master channel 0 */
  493. #define USB_DMA0ADDRHIGH 0xffc03c0c /* Upper 16-bits of memory source/destination address for DMA master channel 0 */
  494. #define USB_DMA0COUNTLOW 0xffc03c10 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 0 */
  495. #define USB_DMA0COUNTHIGH 0xffc03c14 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 0 */
  496. /* USB Channel 1 Config Registers */
  497. #define USB_DMA1CONTROL 0xffc03c24 /* DMA master channel 1 configuration */
  498. #define USB_DMA1ADDRLOW 0xffc03c28 /* Lower 16-bits of memory source/destination address for DMA master channel 1 */
  499. #define USB_DMA1ADDRHIGH 0xffc03c2c /* Upper 16-bits of memory source/destination address for DMA master channel 1 */
  500. #define USB_DMA1COUNTLOW 0xffc03c30 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 1 */
  501. #define USB_DMA1COUNTHIGH 0xffc03c34 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 1 */
  502. /* USB Channel 2 Config Registers */
  503. #define USB_DMA2CONTROL 0xffc03c44 /* DMA master channel 2 configuration */
  504. #define USB_DMA2ADDRLOW 0xffc03c48 /* Lower 16-bits of memory source/destination address for DMA master channel 2 */
  505. #define USB_DMA2ADDRHIGH 0xffc03c4c /* Upper 16-bits of memory source/destination address for DMA master channel 2 */
  506. #define USB_DMA2COUNTLOW 0xffc03c50 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 2 */
  507. #define USB_DMA2COUNTHIGH 0xffc03c54 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 2 */
  508. /* USB Channel 3 Config Registers */
  509. #define USB_DMA3CONTROL 0xffc03c64 /* DMA master channel 3 configuration */
  510. #define USB_DMA3ADDRLOW 0xffc03c68 /* Lower 16-bits of memory source/destination address for DMA master channel 3 */
  511. #define USB_DMA3ADDRHIGH 0xffc03c6c /* Upper 16-bits of memory source/destination address for DMA master channel 3 */
  512. #define USB_DMA3COUNTLOW 0xffc03c70 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 3 */
  513. #define USB_DMA3COUNTHIGH 0xffc03c74 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 3 */
  514. /* USB Channel 4 Config Registers */
  515. #define USB_DMA4CONTROL 0xffc03c84 /* DMA master channel 4 configuration */
  516. #define USB_DMA4ADDRLOW 0xffc03c88 /* Lower 16-bits of memory source/destination address for DMA master channel 4 */
  517. #define USB_DMA4ADDRHIGH 0xffc03c8c /* Upper 16-bits of memory source/destination address for DMA master channel 4 */
  518. #define USB_DMA4COUNTLOW 0xffc03c90 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 4 */
  519. #define USB_DMA4COUNTHIGH 0xffc03c94 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 4 */
  520. /* USB Channel 5 Config Registers */
  521. #define USB_DMA5CONTROL 0xffc03ca4 /* DMA master channel 5 configuration */
  522. #define USB_DMA5ADDRLOW 0xffc03ca8 /* Lower 16-bits of memory source/destination address for DMA master channel 5 */
  523. #define USB_DMA5ADDRHIGH 0xffc03cac /* Upper 16-bits of memory source/destination address for DMA master channel 5 */
  524. #define USB_DMA5COUNTLOW 0xffc03cb0 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 5 */
  525. #define USB_DMA5COUNTHIGH 0xffc03cb4 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 5 */
  526. /* USB Channel 6 Config Registers */
  527. #define USB_DMA6CONTROL 0xffc03cc4 /* DMA master channel 6 configuration */
  528. #define USB_DMA6ADDRLOW 0xffc03cc8 /* Lower 16-bits of memory source/destination address for DMA master channel 6 */
  529. #define USB_DMA6ADDRHIGH 0xffc03ccc /* Upper 16-bits of memory source/destination address for DMA master channel 6 */
  530. #define USB_DMA6COUNTLOW 0xffc03cd0 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 6 */
  531. #define USB_DMA6COUNTHIGH 0xffc03cd4 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 6 */
  532. /* USB Channel 7 Config Registers */
  533. #define USB_DMA7CONTROL 0xffc03ce4 /* DMA master channel 7 configuration */
  534. #define USB_DMA7ADDRLOW 0xffc03ce8 /* Lower 16-bits of memory source/destination address for DMA master channel 7 */
  535. #define USB_DMA7ADDRHIGH 0xffc03cec /* Upper 16-bits of memory source/destination address for DMA master channel 7 */
  536. #define USB_DMA7COUNTLOW 0xffc03cf0 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 7 */
  537. #define USB_DMA7COUNTHIGH 0xffc03cf4 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 7 */
  538. /* Bit masks for USB_FADDR */
  539. #define FUNCTION_ADDRESS 0x7f /* Function address */
  540. /* Bit masks for USB_POWER */
  541. #define ENABLE_SUSPENDM 0x1 /* enable SuspendM output */
  542. #define nENABLE_SUSPENDM 0x0
  543. #define SUSPEND_MODE 0x2 /* Suspend Mode indicator */
  544. #define nSUSPEND_MODE 0x0
  545. #define RESUME_MODE 0x4 /* DMA Mode */
  546. #define nRESUME_MODE 0x0
  547. #define RESET 0x8 /* Reset indicator */
  548. #define nRESET 0x0
  549. #define HS_MODE 0x10 /* High Speed mode indicator */
  550. #define nHS_MODE 0x0
  551. #define HS_ENABLE 0x20 /* high Speed Enable */
  552. #define nHS_ENABLE 0x0
  553. #define SOFT_CONN 0x40 /* Soft connect */
  554. #define nSOFT_CONN 0x0
  555. #define ISO_UPDATE 0x80 /* Isochronous update */
  556. #define nISO_UPDATE 0x0
  557. /* Bit masks for USB_INTRTX */
  558. #define EP0_TX 0x1 /* Tx Endpoint 0 interrupt */
  559. #define nEP0_TX 0x0
  560. #define EP1_TX 0x2 /* Tx Endpoint 1 interrupt */
  561. #define nEP1_TX 0x0
  562. #define EP2_TX 0x4 /* Tx Endpoint 2 interrupt */
  563. #define nEP2_TX 0x0
  564. #define EP3_TX 0x8 /* Tx Endpoint 3 interrupt */
  565. #define nEP3_TX 0x0
  566. #define EP4_TX 0x10 /* Tx Endpoint 4 interrupt */
  567. #define nEP4_TX 0x0
  568. #define EP5_TX 0x20 /* Tx Endpoint 5 interrupt */
  569. #define nEP5_TX 0x0
  570. #define EP6_TX 0x40 /* Tx Endpoint 6 interrupt */
  571. #define nEP6_TX 0x0
  572. #define EP7_TX 0x80 /* Tx Endpoint 7 interrupt */
  573. #define nEP7_TX 0x0
  574. /* Bit masks for USB_INTRRX */
  575. #define EP1_RX 0x2 /* Rx Endpoint 1 interrupt */
  576. #define nEP1_RX 0x0
  577. #define EP2_RX 0x4 /* Rx Endpoint 2 interrupt */
  578. #define nEP2_RX 0x0
  579. #define EP3_RX 0x8 /* Rx Endpoint 3 interrupt */
  580. #define nEP3_RX 0x0
  581. #define EP4_RX 0x10 /* Rx Endpoint 4 interrupt */
  582. #define nEP4_RX 0x0
  583. #define EP5_RX 0x20 /* Rx Endpoint 5 interrupt */
  584. #define nEP5_RX 0x0
  585. #define EP6_RX 0x40 /* Rx Endpoint 6 interrupt */
  586. #define nEP6_RX 0x0
  587. #define EP7_RX 0x80 /* Rx Endpoint 7 interrupt */
  588. #define nEP7_RX 0x0
  589. /* Bit masks for USB_INTRTXE */
  590. #define EP0_TX_E 0x1 /* Endpoint 0 interrupt Enable */
  591. #define nEP0_TX_E 0x0
  592. #define EP1_TX_E 0x2 /* Tx Endpoint 1 interrupt Enable */
  593. #define nEP1_TX_E 0x0
  594. #define EP2_TX_E 0x4 /* Tx Endpoint 2 interrupt Enable */
  595. #define nEP2_TX_E 0x0
  596. #define EP3_TX_E 0x8 /* Tx Endpoint 3 interrupt Enable */
  597. #define nEP3_TX_E 0x0
  598. #define EP4_TX_E 0x10 /* Tx Endpoint 4 interrupt Enable */
  599. #define nEP4_TX_E 0x0
  600. #define EP5_TX_E 0x20 /* Tx Endpoint 5 interrupt Enable */
  601. #define nEP5_TX_E 0x0
  602. #define EP6_TX_E 0x40 /* Tx Endpoint 6 interrupt Enable */
  603. #define nEP6_TX_E 0x0
  604. #define EP7_TX_E 0x80 /* Tx Endpoint 7 interrupt Enable */
  605. #define nEP7_TX_E 0x0
  606. /* Bit masks for USB_INTRRXE */
  607. #define EP1_RX_E 0x2 /* Rx Endpoint 1 interrupt Enable */
  608. #define nEP1_RX_E 0x0
  609. #define EP2_RX_E 0x4 /* Rx Endpoint 2 interrupt Enable */
  610. #define nEP2_RX_E 0x0
  611. #define EP3_RX_E 0x8 /* Rx Endpoint 3 interrupt Enable */
  612. #define nEP3_RX_E 0x0
  613. #define EP4_RX_E 0x10 /* Rx Endpoint 4 interrupt Enable */
  614. #define nEP4_RX_E 0x0
  615. #define EP5_RX_E 0x20 /* Rx Endpoint 5 interrupt Enable */
  616. #define nEP5_RX_E 0x0
  617. #define EP6_RX_E 0x40 /* Rx Endpoint 6 interrupt Enable */
  618. #define nEP6_RX_E 0x0
  619. #define EP7_RX_E 0x80 /* Rx Endpoint 7 interrupt Enable */
  620. #define nEP7_RX_E 0x0
  621. /* Bit masks for USB_INTRUSB */
  622. #define SUSPEND_B 0x1 /* Suspend indicator */
  623. #define nSUSPEND_B 0x0
  624. #define RESUME_B 0x2 /* Resume indicator */
  625. #define nRESUME_B 0x0
  626. #define RESET_OR_BABLE_B 0x4 /* Reset/babble indicator */
  627. #define nRESET_OR_BABLE_B 0x0
  628. #define SOF_B 0x8 /* Start of frame */
  629. #define nSOF_B 0x0
  630. #define CONN_B 0x10 /* Connection indicator */
  631. #define nCONN_B 0x0
  632. #define DISCON_B 0x20 /* Disconnect indicator */
  633. #define nDISCON_B 0x0
  634. #define SESSION_REQ_B 0x40 /* Session Request */
  635. #define nSESSION_REQ_B 0x0
  636. #define VBUS_ERROR_B 0x80 /* Vbus threshold indicator */
  637. #define nVBUS_ERROR_B 0x0
  638. /* Bit masks for USB_INTRUSBE */
  639. #define SUSPEND_BE 0x1 /* Suspend indicator int enable */
  640. #define nSUSPEND_BE 0x0
  641. #define RESUME_BE 0x2 /* Resume indicator int enable */
  642. #define nRESUME_BE 0x0
  643. #define RESET_OR_BABLE_BE 0x4 /* Reset/babble indicator int enable */
  644. #define nRESET_OR_BABLE_BE 0x0
  645. #define SOF_BE 0x8 /* Start of frame int enable */
  646. #define nSOF_BE 0x0
  647. #define CONN_BE 0x10 /* Connection indicator int enable */
  648. #define nCONN_BE 0x0
  649. #define DISCON_BE 0x20 /* Disconnect indicator int enable */
  650. #define nDISCON_BE 0x0
  651. #define SESSION_REQ_BE 0x40 /* Session Request int enable */
  652. #define nSESSION_REQ_BE 0x0
  653. #define VBUS_ERROR_BE 0x80 /* Vbus threshold indicator int enable */
  654. #define nVBUS_ERROR_BE 0x0
  655. /* Bit masks for USB_FRAME */
  656. #define FRAME_NUMBER 0x7ff /* Frame number */
  657. /* Bit masks for USB_INDEX */
  658. #define SELECTED_ENDPOINT 0xf /* selected endpoint */
  659. /* Bit masks for USB_GLOBAL_CTL */
  660. #define GLOBAL_ENA 0x1 /* enables USB module */
  661. #define nGLOBAL_ENA 0x0
  662. #define EP1_TX_ENA 0x2 /* Transmit endpoint 1 enable */
  663. #define nEP1_TX_ENA 0x0
  664. #define EP2_TX_ENA 0x4 /* Transmit endpoint 2 enable */
  665. #define nEP2_TX_ENA 0x0
  666. #define EP3_TX_ENA 0x8 /* Transmit endpoint 3 enable */
  667. #define nEP3_TX_ENA 0x0
  668. #define EP4_TX_ENA 0x10 /* Transmit endpoint 4 enable */
  669. #define nEP4_TX_ENA 0x0
  670. #define EP5_TX_ENA 0x20 /* Transmit endpoint 5 enable */
  671. #define nEP5_TX_ENA 0x0
  672. #define EP6_TX_ENA 0x40 /* Transmit endpoint 6 enable */
  673. #define nEP6_TX_ENA 0x0
  674. #define EP7_TX_ENA 0x80 /* Transmit endpoint 7 enable */
  675. #define nEP7_TX_ENA 0x0
  676. #define EP1_RX_ENA 0x100 /* Receive endpoint 1 enable */
  677. #define nEP1_RX_ENA 0x0
  678. #define EP2_RX_ENA 0x200 /* Receive endpoint 2 enable */
  679. #define nEP2_RX_ENA 0x0
  680. #define EP3_RX_ENA 0x400 /* Receive endpoint 3 enable */
  681. #define nEP3_RX_ENA 0x0
  682. #define EP4_RX_ENA 0x800 /* Receive endpoint 4 enable */
  683. #define nEP4_RX_ENA 0x0
  684. #define EP5_RX_ENA 0x1000 /* Receive endpoint 5 enable */
  685. #define nEP5_RX_ENA 0x0
  686. #define EP6_RX_ENA 0x2000 /* Receive endpoint 6 enable */
  687. #define nEP6_RX_ENA 0x0
  688. #define EP7_RX_ENA 0x4000 /* Receive endpoint 7 enable */
  689. #define nEP7_RX_ENA 0x0
  690. /* Bit masks for USB_OTG_DEV_CTL */
  691. #define SESSION 0x1 /* session indicator */
  692. #define nSESSION 0x0
  693. #define HOST_REQ 0x2 /* Host negotiation request */
  694. #define nHOST_REQ 0x0
  695. #define HOST_MODE 0x4 /* indicates USBDRC is a host */
  696. #define nHOST_MODE 0x0
  697. #define VBUS0 0x8 /* Vbus level indicator[0] */
  698. #define nVBUS0 0x0
  699. #define VBUS1 0x10 /* Vbus level indicator[1] */
  700. #define nVBUS1 0x0
  701. #define LSDEV 0x20 /* Low-speed indicator */
  702. #define nLSDEV 0x0
  703. #define FSDEV 0x40 /* Full or High-speed indicator */
  704. #define nFSDEV 0x0
  705. #define B_DEVICE 0x80 /* A' or 'B' device indicator */
  706. #define nB_DEVICE 0x0
  707. /* Bit masks for USB_OTG_VBUS_IRQ */
  708. #define DRIVE_VBUS_ON 0x1 /* indicator to drive VBUS control circuit */
  709. #define nDRIVE_VBUS_ON 0x0
  710. #define DRIVE_VBUS_OFF 0x2 /* indicator to shut off charge pump */
  711. #define nDRIVE_VBUS_OFF 0x0
  712. #define CHRG_VBUS_START 0x4 /* indicator for external circuit to start charging VBUS */
  713. #define nCHRG_VBUS_START 0x0
  714. #define CHRG_VBUS_END 0x8 /* indicator for external circuit to end charging VBUS */
  715. #define nCHRG_VBUS_END 0x0
  716. #define DISCHRG_VBUS_START 0x10 /* indicator to start discharging VBUS */
  717. #define nDISCHRG_VBUS_START 0x0
  718. #define DISCHRG_VBUS_END 0x20 /* indicator to stop discharging VBUS */
  719. #define nDISCHRG_VBUS_END 0x0
  720. /* Bit masks for USB_OTG_VBUS_MASK */
  721. #define DRIVE_VBUS_ON_ENA 0x1 /* enable DRIVE_VBUS_ON interrupt */
  722. #define nDRIVE_VBUS_ON_ENA 0x0
  723. #define DRIVE_VBUS_OFF_ENA 0x2 /* enable DRIVE_VBUS_OFF interrupt */
  724. #define nDRIVE_VBUS_OFF_ENA 0x0
  725. #define CHRG_VBUS_START_ENA 0x4 /* enable CHRG_VBUS_START interrupt */
  726. #define nCHRG_VBUS_START_ENA 0x0
  727. #define CHRG_VBUS_END_ENA 0x8 /* enable CHRG_VBUS_END interrupt */
  728. #define nCHRG_VBUS_END_ENA 0x0
  729. #define DISCHRG_VBUS_START_ENA 0x10 /* enable DISCHRG_VBUS_START interrupt */
  730. #define nDISCHRG_VBUS_START_ENA 0x0
  731. #define DISCHRG_VBUS_END_ENA 0x20 /* enable DISCHRG_VBUS_END interrupt */
  732. #define nDISCHRG_VBUS_END_ENA 0x0
  733. /* Bit masks for USB_CSR0 */
  734. #define RXPKTRDY 0x1 /* data packet receive indicator */
  735. #define nRXPKTRDY 0x0
  736. #define TXPKTRDY 0x2 /* data packet in FIFO indicator */
  737. #define nTXPKTRDY 0x0
  738. #define STALL_SENT 0x4 /* STALL handshake sent */
  739. #define nSTALL_SENT 0x0
  740. #define DATAEND 0x8 /* Data end indicator */
  741. #define nDATAEND 0x0
  742. #define SETUPEND 0x10 /* Setup end */
  743. #define nSETUPEND 0x0
  744. #define SENDSTALL 0x20 /* Send STALL handshake */
  745. #define nSENDSTALL 0x0
  746. #define SERVICED_RXPKTRDY 0x40 /* used to clear the RxPktRdy bit */
  747. #define nSERVICED_RXPKTRDY 0x0
  748. #define SERVICED_SETUPEND 0x80 /* used to clear the SetupEnd bit */
  749. #define nSERVICED_SETUPEND 0x0
  750. #define FLUSHFIFO 0x100 /* flush endpoint FIFO */
  751. #define nFLUSHFIFO 0x0
  752. #define STALL_RECEIVED_H 0x4 /* STALL handshake received host mode */
  753. #define nSTALL_RECEIVED_H 0x0
  754. #define SETUPPKT_H 0x8 /* send Setup token host mode */
  755. #define nSETUPPKT_H 0x0
  756. #define ERROR_H 0x10 /* timeout error indicator host mode */
  757. #define nERROR_H 0x0
  758. #define REQPKT_H 0x20 /* Request an IN transaction host mode */
  759. #define nREQPKT_H 0x0
  760. #define STATUSPKT_H 0x40 /* Status stage transaction host mode */
  761. #define nSTATUSPKT_H 0x0
  762. #define NAK_TIMEOUT_H 0x80 /* EP0 halted after a NAK host mode */
  763. #define nNAK_TIMEOUT_H 0x0
  764. /* Bit masks for USB_COUNT0 */
  765. #define EP0_RX_COUNT 0x7f /* number of received bytes in EP0 FIFO */
  766. /* Bit masks for USB_NAKLIMIT0 */
  767. #define EP0_NAK_LIMIT 0x1f /* number of frames/micro frames after which EP0 timeouts */
  768. /* Bit masks for USB_TX_MAX_PACKET */
  769. #define MAX_PACKET_SIZE_T 0x7ff /* maximum data pay load in a frame */
  770. /* Bit masks for USB_RX_MAX_PACKET */
  771. #define MAX_PACKET_SIZE_R 0x7ff /* maximum data pay load in a frame */
  772. /* Bit masks for USB_TXCSR */
  773. #define TXPKTRDY_T 0x1 /* data packet in FIFO indicator */
  774. #define nTXPKTRDY_T 0x0
  775. #define FIFO_NOT_EMPTY_T 0x2 /* FIFO not empty */
  776. #define nFIFO_NOT_EMPTY_T 0x0
  777. #define UNDERRUN_T 0x4 /* TxPktRdy not set for an IN token */
  778. #define nUNDERRUN_T 0x0
  779. #define FLUSHFIFO_T 0x8 /* flush endpoint FIFO */
  780. #define nFLUSHFIFO_T 0x0
  781. #define STALL_SEND_T 0x10 /* issue a Stall handshake */
  782. #define nSTALL_SEND_T 0x0
  783. #define STALL_SENT_T 0x20 /* Stall handshake transmitted */
  784. #define nSTALL_SENT_T 0x0
  785. #define CLEAR_DATATOGGLE_T 0x40 /* clear endpoint data toggle */
  786. #define nCLEAR_DATATOGGLE_T 0x0
  787. #define INCOMPTX_T 0x80 /* indicates that a large packet is split */
  788. #define nINCOMPTX_T 0x0
  789. #define DMAREQMODE_T 0x400 /* DMA mode (0 or 1) selection */
  790. #define nDMAREQMODE_T 0x0
  791. #define FORCE_DATATOGGLE_T 0x800 /* Force data toggle */
  792. #define nFORCE_DATATOGGLE_T 0x0
  793. #define DMAREQ_ENA_T 0x1000 /* Enable DMA request for Tx EP */
  794. #define nDMAREQ_ENA_T 0x0
  795. #define ISO_T 0x4000 /* enable Isochronous transfers */
  796. #define nISO_T 0x0
  797. #define AUTOSET_T 0x8000 /* allows TxPktRdy to be set automatically */
  798. #define nAUTOSET_T 0x0
  799. #define ERROR_TH 0x4 /* error condition host mode */
  800. #define nERROR_TH 0x0
  801. #define STALL_RECEIVED_TH 0x20 /* Stall handshake received host mode */
  802. #define nSTALL_RECEIVED_TH 0x0
  803. #define NAK_TIMEOUT_TH 0x80 /* NAK timeout host mode */
  804. #define nNAK_TIMEOUT_TH 0x0
  805. /* Bit masks for USB_TXCOUNT */
  806. #define TX_COUNT 0x1fff /* Number of bytes to be written to the selected endpoint Tx FIFO */
  807. /* Bit masks for USB_RXCSR */
  808. #define RXPKTRDY_R 0x1 /* data packet in FIFO indicator */
  809. #define nRXPKTRDY_R 0x0
  810. #define FIFO_FULL_R 0x2 /* FIFO not empty */
  811. #define nFIFO_FULL_R 0x0
  812. #define OVERRUN_R 0x4 /* TxPktRdy not set for an IN token */
  813. #define nOVERRUN_R 0x0
  814. #define DATAERROR_R 0x8 /* Out packet cannot be loaded into Rx FIFO */
  815. #define nDATAERROR_R 0x0
  816. #define FLUSHFIFO_R 0x10 /* flush endpoint FIFO */
  817. #define nFLUSHFIFO_R 0x0
  818. #define STALL_SEND_R 0x20 /* issue a Stall handshake */
  819. #define nSTALL_SEND_R 0x0
  820. #define STALL_SENT_R 0x40 /* Stall handshake transmitted */
  821. #define nSTALL_SENT_R 0x0
  822. #define CLEAR_DATATOGGLE_R 0x80 /* clear endpoint data toggle */
  823. #define nCLEAR_DATATOGGLE_R 0x0
  824. #define INCOMPRX_R 0x100 /* indicates that a large packet is split */
  825. #define nINCOMPRX_R 0x0
  826. #define DMAREQMODE_R 0x800 /* DMA mode (0 or 1) selection */
  827. #define nDMAREQMODE_R 0x0
  828. #define DISNYET_R 0x1000 /* disable Nyet handshakes */
  829. #define nDISNYET_R 0x0
  830. #define DMAREQ_ENA_R 0x2000 /* Enable DMA request for Tx EP */
  831. #define nDMAREQ_ENA_R 0x0
  832. #define ISO_R 0x4000 /* enable Isochronous transfers */
  833. #define nISO_R 0x0
  834. #define AUTOCLEAR_R 0x8000 /* allows TxPktRdy to be set automatically */
  835. #define nAUTOCLEAR_R 0x0
  836. #define ERROR_RH 0x4 /* TxPktRdy not set for an IN token host mode */
  837. #define nERROR_RH 0x0
  838. #define REQPKT_RH 0x20 /* request an IN transaction host mode */
  839. #define nREQPKT_RH 0x0
  840. #define STALL_RECEIVED_RH 0x40 /* Stall handshake received host mode */
  841. #define nSTALL_RECEIVED_RH 0x0
  842. #define INCOMPRX_RH 0x100 /* indicates that a large packet is split host mode */
  843. #define nINCOMPRX_RH 0x0
  844. #define DMAREQMODE_RH 0x800 /* DMA mode (0 or 1) selection host mode */
  845. #define nDMAREQMODE_RH 0x0
  846. #define AUTOREQ_RH 0x4000 /* sets ReqPkt automatically host mode */
  847. #define nAUTOREQ_RH 0x0
  848. /* Bit masks for USB_RXCOUNT */
  849. #define RX_COUNT 0x1fff /* Number of received bytes in the packet in the Rx FIFO */
  850. /* Bit masks for USB_TXTYPE */
  851. #define TARGET_EP_NO_T 0xf /* EP number */
  852. #define PROTOCOL_T 0xc /* transfer type */
  853. /* Bit masks for USB_TXINTERVAL */
  854. #define TX_POLL_INTERVAL 0xff /* polling interval for selected Tx EP */
  855. /* Bit masks for USB_RXTYPE */
  856. #define TARGET_EP_NO_R 0xf /* EP number */
  857. #define PROTOCOL_R 0xc /* transfer type */
  858. /* Bit masks for USB_RXINTERVAL */
  859. #define RX_POLL_INTERVAL 0xff /* polling interval for selected Rx EP */
  860. /* Bit masks for USB_DMA_INTERRUPT */
  861. #define DMA0_INT 0x1 /* DMA0 pending interrupt */
  862. #define nDMA0_INT 0x0
  863. #define DMA1_INT 0x2 /* DMA1 pending interrupt */
  864. #define nDMA1_INT 0x0
  865. #define DMA2_INT 0x4 /* DMA2 pending interrupt */
  866. #define nDMA2_INT 0x0
  867. #define DMA3_INT 0x8 /* DMA3 pending interrupt */
  868. #define nDMA3_INT 0x0
  869. #define DMA4_INT 0x10 /* DMA4 pending interrupt */
  870. #define nDMA4_INT 0x0
  871. #define DMA5_INT 0x20 /* DMA5 pending interrupt */
  872. #define nDMA5_INT 0x0
  873. #define DMA6_INT 0x40 /* DMA6 pending interrupt */
  874. #define nDMA6_INT 0x0
  875. #define DMA7_INT 0x80 /* DMA7 pending interrupt */
  876. #define nDMA7_INT 0x0
  877. /* Bit masks for USB_DMAxCONTROL */
  878. #define DMA_ENA 0x1 /* DMA enable */
  879. #define nDMA_ENA 0x0
  880. #define DIRECTION 0x2 /* direction of DMA transfer */
  881. #define nDIRECTION 0x0
  882. #define MODE 0x4 /* DMA Bus error */
  883. #define nMODE 0x0
  884. #define INT_ENA 0x8 /* Interrupt enable */
  885. #define nINT_ENA 0x0
  886. #define EPNUM 0xf0 /* EP number */
  887. #define BUSERROR 0x100 /* DMA Bus error */
  888. #define nBUSERROR 0x0
  889. /* Bit masks for USB_DMAxADDRHIGH */
  890. #define DMA_ADDR_HIGH 0xffff /* Upper 16-bits of memory source/destination address for the DMA master channel */
  891. /* Bit masks for USB_DMAxADDRLOW */
  892. #define DMA_ADDR_LOW 0xffff /* Lower 16-bits of memory source/destination address for the DMA master channel */
  893. /* Bit masks for USB_DMAxCOUNTHIGH */
  894. #define DMA_COUNT_HIGH 0xffff /* Upper 16-bits of byte count of DMA transfer for DMA master channel */
  895. /* Bit masks for USB_DMAxCOUNTLOW */
  896. #define DMA_COUNT_LOW 0xffff /* Lower 16-bits of byte count of DMA transfer for DMA master channel */
  897. #endif /* _DEF_BF527_H */