bfin_serial_5xx.h 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. /*
  2. * Copyright 2007-2009 Analog Devices Inc.
  3. *
  4. * Licensed under the GPL-2 or later
  5. */
  6. #include <linux/serial.h>
  7. #include <asm/dma.h>
  8. #include <asm/portmux.h>
  9. #define UART_GET_CHAR(uart) bfin_read16(((uart)->port.membase + OFFSET_RBR))
  10. #define UART_GET_DLL(uart) bfin_read16(((uart)->port.membase + OFFSET_DLL))
  11. #define UART_GET_IER(uart) bfin_read16(((uart)->port.membase + OFFSET_IER))
  12. #define UART_GET_DLH(uart) bfin_read16(((uart)->port.membase + OFFSET_DLH))
  13. #define UART_GET_IIR(uart) bfin_read16(((uart)->port.membase + OFFSET_IIR))
  14. #define UART_GET_LCR(uart) bfin_read16(((uart)->port.membase + OFFSET_LCR))
  15. #define UART_GET_GCTL(uart) bfin_read16(((uart)->port.membase + OFFSET_GCTL))
  16. #define UART_PUT_CHAR(uart, v) bfin_write16(((uart)->port.membase + OFFSET_THR), v)
  17. #define UART_PUT_DLL(uart, v) bfin_write16(((uart)->port.membase + OFFSET_DLL), v)
  18. #define UART_PUT_IER(uart, v) bfin_write16(((uart)->port.membase + OFFSET_IER), v)
  19. #define UART_SET_IER(uart, v) UART_PUT_IER(uart, UART_GET_IER(uart) | (v))
  20. #define UART_CLEAR_IER(uart, v) UART_PUT_IER(uart, UART_GET_IER(uart) & ~(v))
  21. #define UART_PUT_DLH(uart, v) bfin_write16(((uart)->port.membase + OFFSET_DLH), v)
  22. #define UART_PUT_LCR(uart, v) bfin_write16(((uart)->port.membase + OFFSET_LCR), v)
  23. #define UART_PUT_GCTL(uart, v) bfin_write16(((uart)->port.membase + OFFSET_GCTL), v)
  24. #define UART_SET_DLAB(uart) do { UART_PUT_LCR(uart, UART_GET_LCR(uart) | DLAB); SSYNC(); } while (0)
  25. #define UART_CLEAR_DLAB(uart) do { UART_PUT_LCR(uart, UART_GET_LCR(uart) & ~DLAB); SSYNC(); } while (0)
  26. #define UART_GET_CTS(x) gpio_get_value(x->cts_pin)
  27. #define UART_DISABLE_RTS(x) gpio_set_value(x->rts_pin, 1)
  28. #define UART_ENABLE_RTS(x) gpio_set_value(x->rts_pin, 0)
  29. #define UART_ENABLE_INTS(x, v) UART_PUT_IER(x, v)
  30. #define UART_DISABLE_INTS(x) UART_PUT_IER(x, 0)
  31. #if defined(CONFIG_BFIN_UART0_CTSRTS) || defined(CONFIG_BFIN_UART1_CTSRTS)
  32. # define CONFIG_SERIAL_BFIN_CTSRTS
  33. # ifndef CONFIG_UART0_CTS_PIN
  34. # define CONFIG_UART0_CTS_PIN -1
  35. # endif
  36. # ifndef CONFIG_UART0_RTS_PIN
  37. # define CONFIG_UART0_RTS_PIN -1
  38. # endif
  39. # ifndef CONFIG_UART1_CTS_PIN
  40. # define CONFIG_UART1_CTS_PIN -1
  41. # endif
  42. # ifndef CONFIG_UART1_RTS_PIN
  43. # define CONFIG_UART1_RTS_PIN -1
  44. # endif
  45. #endif
  46. #define BFIN_UART_TX_FIFO_SIZE 2
  47. /*
  48. * The pin configuration is different from schematic
  49. */
  50. struct bfin_serial_port {
  51. struct uart_port port;
  52. unsigned int old_status;
  53. int status_irq;
  54. unsigned int lsr;
  55. #ifdef CONFIG_SERIAL_BFIN_DMA
  56. int tx_done;
  57. int tx_count;
  58. struct circ_buf rx_dma_buf;
  59. struct timer_list rx_dma_timer;
  60. int rx_dma_nrows;
  61. unsigned int tx_dma_channel;
  62. unsigned int rx_dma_channel;
  63. struct work_struct tx_dma_workqueue;
  64. #endif
  65. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  66. struct timer_list cts_timer;
  67. int cts_pin;
  68. int rts_pin;
  69. #endif
  70. };
  71. /* The hardware clears the LSR bits upon read, so we need to cache
  72. * some of the more fun bits in software so they don't get lost
  73. * when checking the LSR in other code paths (TX).
  74. */
  75. static inline unsigned int UART_GET_LSR(struct bfin_serial_port *uart)
  76. {
  77. unsigned int lsr = bfin_read16(uart->port.membase + OFFSET_LSR);
  78. uart->lsr |= (lsr & (BI|FE|PE|OE));
  79. return lsr | uart->lsr;
  80. }
  81. static inline void UART_CLEAR_LSR(struct bfin_serial_port *uart)
  82. {
  83. uart->lsr = 0;
  84. bfin_write16(uart->port.membase + OFFSET_LSR, -1);
  85. }
  86. struct bfin_serial_res {
  87. unsigned long uart_base_addr;
  88. int uart_irq;
  89. int uart_status_irq;
  90. #ifdef CONFIG_SERIAL_BFIN_DMA
  91. unsigned int uart_tx_dma_channel;
  92. unsigned int uart_rx_dma_channel;
  93. #endif
  94. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  95. int uart_cts_pin;
  96. int uart_rts_pin;
  97. #endif
  98. };
  99. struct bfin_serial_res bfin_serial_resource[] = {
  100. #ifdef CONFIG_SERIAL_BFIN_UART0
  101. {
  102. 0xFFC00400,
  103. IRQ_UART0_RX,
  104. IRQ_UART0_ERROR,
  105. #ifdef CONFIG_SERIAL_BFIN_DMA
  106. CH_UART0_TX,
  107. CH_UART0_RX,
  108. #endif
  109. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  110. CONFIG_UART0_CTS_PIN,
  111. CONFIG_UART0_RTS_PIN,
  112. #endif
  113. },
  114. #endif
  115. #ifdef CONFIG_SERIAL_BFIN_UART1
  116. {
  117. 0xFFC02000,
  118. IRQ_UART1_RX,
  119. IRQ_UART1_ERROR,
  120. #ifdef CONFIG_SERIAL_BFIN_DMA
  121. CH_UART1_TX,
  122. CH_UART1_RX,
  123. #endif
  124. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  125. CONFIG_UART1_CTS_PIN,
  126. CONFIG_UART1_RTS_PIN,
  127. #endif
  128. },
  129. #endif
  130. };
  131. #define DRIVER_NAME "bfin-uart"