reboot.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114
  1. /*
  2. * arch/blackfin/kernel/reboot.c - handle shutdown/reboot
  3. *
  4. * Copyright 2004-2007 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #include <linux/interrupt.h>
  9. #include <asm/bfin-global.h>
  10. #include <asm/reboot.h>
  11. #include <asm/system.h>
  12. #include <asm/bfrom.h>
  13. /* A system soft reset makes external memory unusable so force
  14. * this function into L1. We use the compiler ssync here rather
  15. * than SSYNC() because it's safe (no interrupts and such) and
  16. * we save some L1. We do not need to force sanity in the SYSCR
  17. * register as the BMODE selection bit is cleared by the soft
  18. * reset while the Core B bit (on dual core parts) is cleared by
  19. * the core reset.
  20. */
  21. __attribute__ ((__l1_text__, __noreturn__))
  22. static void bfin_reset(void)
  23. {
  24. /* Wait for completion of "system" events such as cache line
  25. * line fills so that we avoid infinite stalls later on as
  26. * much as possible. This code is in L1, so it won't trigger
  27. * any such event after this point in time.
  28. */
  29. __builtin_bfin_ssync();
  30. /* The bootrom checks to see how it was reset and will
  31. * automatically perform a software reset for us when
  32. * it starts executing after the core reset.
  33. */
  34. if (ANOMALY_05000353 || ANOMALY_05000386) {
  35. /* Initiate System software reset. */
  36. bfin_write_SWRST(0x7);
  37. /* Due to the way reset is handled in the hardware, we need
  38. * to delay for 10 SCLKS. The only reliable way to do this is
  39. * to calculate the CCLK/SCLK ratio and multiply 10. For now,
  40. * we'll assume worse case which is a 1:15 ratio.
  41. */
  42. asm(
  43. "LSETUP (1f, 1f) LC0 = %0\n"
  44. "1: nop;"
  45. :
  46. : "a" (15 * 10)
  47. : "LC0", "LB0", "LT0"
  48. );
  49. /* Clear System software reset */
  50. bfin_write_SWRST(0);
  51. /* The BF526 ROM will crash during reset */
  52. #if defined(__ADSPBF522__) || defined(__ADSPBF524__) || defined(__ADSPBF526__)
  53. bfin_read_SWRST();
  54. #endif
  55. /* Wait for the SWRST write to complete. Cannot rely on SSYNC
  56. * though as the System state is all reset now.
  57. */
  58. asm(
  59. "LSETUP (1f, 1f) LC1 = %0\n"
  60. "1: nop;"
  61. :
  62. : "a" (15 * 1)
  63. : "LC1", "LB1", "LT1"
  64. );
  65. }
  66. while (1)
  67. /* Issue core reset */
  68. asm("raise 1");
  69. }
  70. __attribute__((weak))
  71. void native_machine_restart(char *cmd)
  72. {
  73. }
  74. void machine_restart(char *cmd)
  75. {
  76. native_machine_restart(cmd);
  77. local_irq_disable();
  78. if (smp_processor_id())
  79. smp_call_function((void *)bfin_reset, 0, 1);
  80. else
  81. bfin_reset();
  82. }
  83. __attribute__((weak))
  84. void native_machine_halt(void)
  85. {
  86. idle_with_irq_disabled();
  87. }
  88. void machine_halt(void)
  89. {
  90. native_machine_halt();
  91. }
  92. __attribute__((weak))
  93. void native_machine_power_off(void)
  94. {
  95. idle_with_irq_disabled();
  96. }
  97. void machine_power_off(void)
  98. {
  99. native_machine_power_off();
  100. }