cplbinit.c 2.5 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697
  1. /*
  2. * Blackfin CPLB initialization
  3. *
  4. * Copyright 2008-2009 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #include <linux/module.h>
  9. #include <asm/blackfin.h>
  10. #include <asm/cplb.h>
  11. #include <asm/cplbinit.h>
  12. #include <asm/mem_map.h>
  13. #if ANOMALY_05000263
  14. # error the MPU will not function safely while Anomaly 05000263 applies
  15. #endif
  16. struct cplb_entry icplb_tbl[NR_CPUS][MAX_CPLBS];
  17. struct cplb_entry dcplb_tbl[NR_CPUS][MAX_CPLBS];
  18. int first_switched_icplb, first_switched_dcplb;
  19. int first_mask_dcplb;
  20. void __init generate_cplb_tables_cpu(unsigned int cpu)
  21. {
  22. int i_d, i_i;
  23. unsigned long addr;
  24. unsigned long d_data, i_data;
  25. unsigned long d_cache = 0, i_cache = 0;
  26. printk(KERN_INFO "MPU: setting up cplb tables with memory protection\n");
  27. #ifdef CONFIG_BFIN_EXTMEM_ICACHEABLE
  28. i_cache = CPLB_L1_CHBL | ANOMALY_05000158_WORKAROUND;
  29. #endif
  30. #ifdef CONFIG_BFIN_EXTMEM_DCACHEABLE
  31. d_cache = CPLB_L1_CHBL;
  32. #ifdef CONFIG_BFIN_EXTMEM_WRITETROUGH
  33. d_cache |= CPLB_L1_AOW | CPLB_WT;
  34. #endif
  35. #endif
  36. i_d = i_i = 0;
  37. /* Set up the zero page. */
  38. dcplb_tbl[cpu][i_d].addr = 0;
  39. dcplb_tbl[cpu][i_d++].data = SDRAM_OOPS | PAGE_SIZE_1KB;
  40. icplb_tbl[cpu][i_i].addr = 0;
  41. icplb_tbl[cpu][i_i++].data = CPLB_VALID | i_cache | CPLB_USER_RD | PAGE_SIZE_1KB;
  42. /* Cover kernel memory with 4M pages. */
  43. addr = 0;
  44. d_data = d_cache | CPLB_SUPV_WR | CPLB_VALID | PAGE_SIZE_4MB | CPLB_DIRTY;
  45. i_data = i_cache | CPLB_VALID | CPLB_PORTPRIO | PAGE_SIZE_4MB;
  46. for (; addr < memory_start; addr += 4 * 1024 * 1024) {
  47. dcplb_tbl[cpu][i_d].addr = addr;
  48. dcplb_tbl[cpu][i_d++].data = d_data;
  49. icplb_tbl[cpu][i_i].addr = addr;
  50. icplb_tbl[cpu][i_i++].data = i_data | (addr == 0 ? CPLB_USER_RD : 0);
  51. }
  52. /* Cover L1 memory. One 4M area for code and data each is enough. */
  53. #if L1_DATA_A_LENGTH > 0 || L1_DATA_B_LENGTH > 0
  54. dcplb_tbl[cpu][i_d].addr = get_l1_data_a_start_cpu(cpu);
  55. dcplb_tbl[cpu][i_d++].data = L1_DMEMORY | PAGE_SIZE_4MB;
  56. #endif
  57. #if L1_CODE_LENGTH > 0
  58. icplb_tbl[cpu][i_i].addr = get_l1_code_start_cpu(cpu);
  59. icplb_tbl[cpu][i_i++].data = L1_IMEMORY | PAGE_SIZE_4MB;
  60. #endif
  61. /* Cover L2 memory */
  62. #if L2_LENGTH > 0
  63. dcplb_tbl[cpu][i_d].addr = L2_START;
  64. dcplb_tbl[cpu][i_d++].data = L2_DMEMORY;
  65. icplb_tbl[cpu][i_i].addr = L2_START;
  66. icplb_tbl[cpu][i_i++].data = L2_IMEMORY;
  67. #endif
  68. first_mask_dcplb = i_d;
  69. first_switched_dcplb = i_d + (1 << page_mask_order);
  70. first_switched_icplb = i_i;
  71. while (i_d < MAX_CPLBS)
  72. dcplb_tbl[cpu][i_d++].data = 0;
  73. while (i_i < MAX_CPLBS)
  74. icplb_tbl[cpu][i_i++].data = 0;
  75. }
  76. void generate_cplb_tables_all(void)
  77. {
  78. }