s5pc100-clock.c 24 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139
  1. /* linux/arch/arm/plat-s5pc1xx/s5pc100-clock.c
  2. *
  3. * Copyright 2009 Samsung Electronics, Co.
  4. * Byungho Min <bhmin@samsung.com>
  5. *
  6. * S5PC100 based common clock support
  7. *
  8. * Based on plat-s3c64xx/s3c6400-clock.c
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/list.h>
  18. #include <linux/errno.h>
  19. #include <linux/err.h>
  20. #include <linux/clk.h>
  21. #include <linux/sysdev.h>
  22. #include <linux/io.h>
  23. #include <mach/hardware.h>
  24. #include <mach/map.h>
  25. #include <plat/cpu-freq.h>
  26. #include <plat/regs-clock.h>
  27. #include <plat/clock.h>
  28. #include <plat/cpu.h>
  29. #include <plat/pll.h>
  30. #include <plat/devs.h>
  31. #include <plat/s5pc100.h>
  32. /* fin_apll, fin_mpll and fin_epll are all the same clock, which we call
  33. * ext_xtal_mux for want of an actual name from the manual.
  34. */
  35. static struct clk clk_ext_xtal_mux = {
  36. .name = "ext_xtal",
  37. .id = -1,
  38. };
  39. #define clk_fin_apll clk_ext_xtal_mux
  40. #define clk_fin_mpll clk_ext_xtal_mux
  41. #define clk_fin_epll clk_ext_xtal_mux
  42. #define clk_fin_hpll clk_ext_xtal_mux
  43. #define clk_fout_mpll clk_mpll
  44. struct clk_sources {
  45. unsigned int nr_sources;
  46. struct clk **sources;
  47. };
  48. struct clksrc_clk {
  49. struct clk clk;
  50. unsigned int mask;
  51. unsigned int shift;
  52. struct clk_sources *sources;
  53. unsigned int divider_shift;
  54. void __iomem *reg_divider;
  55. void __iomem *reg_source;
  56. };
  57. static int clk_default_setrate(struct clk *clk, unsigned long rate)
  58. {
  59. clk->rate = rate;
  60. return 1;
  61. }
  62. struct clk clk_27m = {
  63. .name = "clk_27m",
  64. .id = -1,
  65. .rate = 27000000,
  66. };
  67. static int clk_48m_ctrl(struct clk *clk, int enable)
  68. {
  69. unsigned long flags;
  70. u32 val;
  71. /* can't rely on clock lock, this register has other usages */
  72. local_irq_save(flags);
  73. val = __raw_readl(S5PC1XX_CLK_SRC1);
  74. if (enable)
  75. val |= S5PC100_CLKSRC1_CLK48M_MASK;
  76. else
  77. val &= ~S5PC100_CLKSRC1_CLK48M_MASK;
  78. __raw_writel(val, S5PC1XX_CLK_SRC1);
  79. local_irq_restore(flags);
  80. return 0;
  81. }
  82. struct clk clk_48m = {
  83. .name = "clk_48m",
  84. .id = -1,
  85. .rate = 48000000,
  86. .enable = clk_48m_ctrl,
  87. };
  88. struct clk clk_54m = {
  89. .name = "clk_54m",
  90. .id = -1,
  91. .rate = 54000000,
  92. };
  93. struct clk clk_hpll = {
  94. .name = "hpll",
  95. .id = -1,
  96. };
  97. struct clk clk_hd0 = {
  98. .name = "hclkd0",
  99. .id = -1,
  100. .rate = 0,
  101. .parent = NULL,
  102. .ctrlbit = 0,
  103. .set_rate = clk_default_setrate,
  104. };
  105. struct clk clk_pd0 = {
  106. .name = "pclkd0",
  107. .id = -1,
  108. .rate = 0,
  109. .parent = NULL,
  110. .ctrlbit = 0,
  111. .set_rate = clk_default_setrate,
  112. };
  113. static int s5pc1xx_clk_gate(void __iomem *reg,
  114. struct clk *clk,
  115. int enable)
  116. {
  117. unsigned int ctrlbit = clk->ctrlbit;
  118. u32 con;
  119. con = __raw_readl(reg);
  120. if (enable)
  121. con |= ctrlbit;
  122. else
  123. con &= ~ctrlbit;
  124. __raw_writel(con, reg);
  125. return 0;
  126. }
  127. static int s5pc1xx_clk_d00_ctrl(struct clk *clk, int enable)
  128. {
  129. return s5pc1xx_clk_gate(S5PC100_CLKGATE_D00, clk, enable);
  130. }
  131. static int s5pc1xx_clk_d01_ctrl(struct clk *clk, int enable)
  132. {
  133. return s5pc1xx_clk_gate(S5PC100_CLKGATE_D01, clk, enable);
  134. }
  135. static int s5pc1xx_clk_d02_ctrl(struct clk *clk, int enable)
  136. {
  137. return s5pc1xx_clk_gate(S5PC100_CLKGATE_D02, clk, enable);
  138. }
  139. static int s5pc1xx_clk_d10_ctrl(struct clk *clk, int enable)
  140. {
  141. return s5pc1xx_clk_gate(S5PC100_CLKGATE_D10, clk, enable);
  142. }
  143. static int s5pc1xx_clk_d11_ctrl(struct clk *clk, int enable)
  144. {
  145. return s5pc1xx_clk_gate(S5PC100_CLKGATE_D11, clk, enable);
  146. }
  147. static int s5pc1xx_clk_d12_ctrl(struct clk *clk, int enable)
  148. {
  149. return s5pc1xx_clk_gate(S5PC100_CLKGATE_D12, clk, enable);
  150. }
  151. static int s5pc1xx_clk_d13_ctrl(struct clk *clk, int enable)
  152. {
  153. return s5pc1xx_clk_gate(S5PC100_CLKGATE_D13, clk, enable);
  154. }
  155. static int s5pc1xx_clk_d14_ctrl(struct clk *clk, int enable)
  156. {
  157. return s5pc1xx_clk_gate(S5PC100_CLKGATE_D14, clk, enable);
  158. }
  159. static int s5pc1xx_clk_d15_ctrl(struct clk *clk, int enable)
  160. {
  161. return s5pc1xx_clk_gate(S5PC100_CLKGATE_D15, clk, enable);
  162. }
  163. static int s5pc1xx_clk_d20_ctrl(struct clk *clk, int enable)
  164. {
  165. return s5pc1xx_clk_gate(S5PC100_CLKGATE_D20, clk, enable);
  166. }
  167. int s5pc1xx_sclk0_ctrl(struct clk *clk, int enable)
  168. {
  169. return s5pc1xx_clk_gate(S5PC100_SCLKGATE0, clk, enable);
  170. }
  171. int s5pc1xx_sclk1_ctrl(struct clk *clk, int enable)
  172. {
  173. return s5pc1xx_clk_gate(S5PC100_SCLKGATE1, clk, enable);
  174. }
  175. static struct clk init_clocks_disable[] = {
  176. {
  177. .name = "dsi",
  178. .id = -1,
  179. .parent = &clk_p,
  180. .enable = s5pc1xx_clk_d11_ctrl,
  181. .ctrlbit = S5PC100_CLKGATE_D11_DSI,
  182. }, {
  183. .name = "csi",
  184. .id = -1,
  185. .parent = &clk_h,
  186. .enable = s5pc1xx_clk_d11_ctrl,
  187. .ctrlbit = S5PC100_CLKGATE_D11_CSI,
  188. }, {
  189. .name = "ccan0",
  190. .id = 0,
  191. .parent = &clk_p,
  192. .enable = s5pc1xx_clk_d14_ctrl,
  193. .ctrlbit = S5PC100_CLKGATE_D14_CCAN0,
  194. }, {
  195. .name = "ccan1",
  196. .id = 1,
  197. .parent = &clk_p,
  198. .enable = s5pc1xx_clk_d14_ctrl,
  199. .ctrlbit = S5PC100_CLKGATE_D14_CCAN1,
  200. }, {
  201. .name = "keypad",
  202. .id = -1,
  203. .parent = &clk_p,
  204. .enable = s5pc1xx_clk_d15_ctrl,
  205. .ctrlbit = S5PC100_CLKGATE_D15_KEYIF,
  206. }, {
  207. .name = "hclkd2",
  208. .id = -1,
  209. .parent = NULL,
  210. .enable = s5pc1xx_clk_d20_ctrl,
  211. .ctrlbit = S5PC100_CLKGATE_D20_HCLKD2,
  212. }, {
  213. .name = "iis-d2",
  214. .id = -1,
  215. .parent = NULL,
  216. .enable = s5pc1xx_clk_d20_ctrl,
  217. .ctrlbit = S5PC100_CLKGATE_D20_I2SD2,
  218. }, {
  219. .name = "otg",
  220. .id = -1,
  221. .parent = &clk_h,
  222. .enable = s5pc1xx_clk_d10_ctrl,
  223. .ctrlbit = S5PC100_CLKGATE_D10_USBOTG,
  224. },
  225. };
  226. static struct clk init_clocks[] = {
  227. /* System1 (D0_0) devices */
  228. {
  229. .name = "intc",
  230. .id = -1,
  231. .parent = &clk_hd0,
  232. .enable = s5pc1xx_clk_d00_ctrl,
  233. .ctrlbit = S5PC100_CLKGATE_D00_INTC,
  234. }, {
  235. .name = "tzic",
  236. .id = -1,
  237. .parent = &clk_hd0,
  238. .enable = s5pc1xx_clk_d00_ctrl,
  239. .ctrlbit = S5PC100_CLKGATE_D00_TZIC,
  240. }, {
  241. .name = "cf-ata",
  242. .id = -1,
  243. .parent = &clk_hd0,
  244. .enable = s5pc1xx_clk_d00_ctrl,
  245. .ctrlbit = S5PC100_CLKGATE_D00_CFCON,
  246. }, {
  247. .name = "mdma",
  248. .id = -1,
  249. .parent = &clk_hd0,
  250. .enable = s5pc1xx_clk_d00_ctrl,
  251. .ctrlbit = S5PC100_CLKGATE_D00_MDMA,
  252. }, {
  253. .name = "g2d",
  254. .id = -1,
  255. .parent = &clk_hd0,
  256. .enable = s5pc1xx_clk_d00_ctrl,
  257. .ctrlbit = S5PC100_CLKGATE_D00_G2D,
  258. }, {
  259. .name = "secss",
  260. .id = -1,
  261. .parent = &clk_hd0,
  262. .enable = s5pc1xx_clk_d00_ctrl,
  263. .ctrlbit = S5PC100_CLKGATE_D00_SECSS,
  264. }, {
  265. .name = "cssys",
  266. .id = -1,
  267. .parent = &clk_hd0,
  268. .enable = s5pc1xx_clk_d00_ctrl,
  269. .ctrlbit = S5PC100_CLKGATE_D00_CSSYS,
  270. },
  271. /* Memory (D0_1) devices */
  272. {
  273. .name = "dmc",
  274. .id = -1,
  275. .parent = &clk_hd0,
  276. .enable = s5pc1xx_clk_d01_ctrl,
  277. .ctrlbit = S5PC100_CLKGATE_D01_DMC,
  278. }, {
  279. .name = "sromc",
  280. .id = -1,
  281. .parent = &clk_hd0,
  282. .enable = s5pc1xx_clk_d01_ctrl,
  283. .ctrlbit = S5PC100_CLKGATE_D01_SROMC,
  284. }, {
  285. .name = "onenand",
  286. .id = -1,
  287. .parent = &clk_hd0,
  288. .enable = s5pc1xx_clk_d01_ctrl,
  289. .ctrlbit = S5PC100_CLKGATE_D01_ONENAND,
  290. }, {
  291. .name = "nand",
  292. .id = -1,
  293. .parent = &clk_hd0,
  294. .enable = s5pc1xx_clk_d01_ctrl,
  295. .ctrlbit = S5PC100_CLKGATE_D01_NFCON,
  296. }, {
  297. .name = "intmem",
  298. .id = -1,
  299. .parent = &clk_hd0,
  300. .enable = s5pc1xx_clk_d01_ctrl,
  301. .ctrlbit = S5PC100_CLKGATE_D01_INTMEM,
  302. }, {
  303. .name = "ebi",
  304. .id = -1,
  305. .parent = &clk_hd0,
  306. .enable = s5pc1xx_clk_d01_ctrl,
  307. .ctrlbit = S5PC100_CLKGATE_D01_EBI,
  308. },
  309. /* System2 (D0_2) devices */
  310. {
  311. .name = "seckey",
  312. .id = -1,
  313. .parent = &clk_pd0,
  314. .enable = s5pc1xx_clk_d02_ctrl,
  315. .ctrlbit = S5PC100_CLKGATE_D02_SECKEY,
  316. }, {
  317. .name = "sdm",
  318. .id = -1,
  319. .parent = &clk_hd0,
  320. .enable = s5pc1xx_clk_d02_ctrl,
  321. .ctrlbit = S5PC100_CLKGATE_D02_SDM,
  322. },
  323. /* File (D1_0) devices */
  324. {
  325. .name = "pdma0",
  326. .id = -1,
  327. .parent = &clk_h,
  328. .enable = s5pc1xx_clk_d10_ctrl,
  329. .ctrlbit = S5PC100_CLKGATE_D10_PDMA0,
  330. }, {
  331. .name = "pdma1",
  332. .id = -1,
  333. .parent = &clk_h,
  334. .enable = s5pc1xx_clk_d10_ctrl,
  335. .ctrlbit = S5PC100_CLKGATE_D10_PDMA1,
  336. }, {
  337. .name = "usb-host",
  338. .id = -1,
  339. .parent = &clk_h,
  340. .enable = s5pc1xx_clk_d10_ctrl,
  341. .ctrlbit = S5PC100_CLKGATE_D10_USBHOST,
  342. }, {
  343. .name = "modem",
  344. .id = -1,
  345. .parent = &clk_h,
  346. .enable = s5pc1xx_clk_d10_ctrl,
  347. .ctrlbit = S5PC100_CLKGATE_D10_MODEMIF,
  348. }, {
  349. .name = "hsmmc",
  350. .id = 0,
  351. .parent = &clk_h,
  352. .enable = s5pc1xx_clk_d10_ctrl,
  353. .ctrlbit = S5PC100_CLKGATE_D10_HSMMC0,
  354. }, {
  355. .name = "hsmmc",
  356. .id = 1,
  357. .parent = &clk_h,
  358. .enable = s5pc1xx_clk_d10_ctrl,
  359. .ctrlbit = S5PC100_CLKGATE_D10_HSMMC1,
  360. }, {
  361. .name = "hsmmc",
  362. .id = 2,
  363. .parent = &clk_h,
  364. .enable = s5pc1xx_clk_d10_ctrl,
  365. .ctrlbit = S5PC100_CLKGATE_D10_HSMMC2,
  366. },
  367. /* Multimedia1 (D1_1) devices */
  368. {
  369. .name = "lcd",
  370. .id = -1,
  371. .parent = &clk_h,
  372. .enable = s5pc1xx_clk_d11_ctrl,
  373. .ctrlbit = S5PC100_CLKGATE_D11_LCD,
  374. }, {
  375. .name = "rotator",
  376. .id = -1,
  377. .parent = &clk_h,
  378. .enable = s5pc1xx_clk_d11_ctrl,
  379. .ctrlbit = S5PC100_CLKGATE_D11_ROTATOR,
  380. }, {
  381. .name = "fimc",
  382. .id = 0,
  383. .parent = &clk_h,
  384. .enable = s5pc1xx_clk_d11_ctrl,
  385. .ctrlbit = S5PC100_CLKGATE_D11_FIMC0,
  386. }, {
  387. .name = "fimc",
  388. .id = 1,
  389. .parent = &clk_h,
  390. .enable = s5pc1xx_clk_d11_ctrl,
  391. .ctrlbit = S5PC100_CLKGATE_D11_FIMC1,
  392. }, {
  393. .name = "fimc",
  394. .id = 2,
  395. .parent = &clk_h,
  396. .enable = s5pc1xx_clk_d11_ctrl,
  397. .ctrlbit = S5PC100_CLKGATE_D11_FIMC2,
  398. }, {
  399. .name = "jpeg",
  400. .id = -1,
  401. .parent = &clk_h,
  402. .enable = s5pc1xx_clk_d11_ctrl,
  403. .ctrlbit = S5PC100_CLKGATE_D11_JPEG,
  404. }, {
  405. .name = "g3d",
  406. .id = -1,
  407. .parent = &clk_h,
  408. .enable = s5pc1xx_clk_d11_ctrl,
  409. .ctrlbit = S5PC100_CLKGATE_D11_G3D,
  410. },
  411. /* Multimedia2 (D1_2) devices */
  412. {
  413. .name = "tv",
  414. .id = -1,
  415. .parent = &clk_h,
  416. .enable = s5pc1xx_clk_d12_ctrl,
  417. .ctrlbit = S5PC100_CLKGATE_D12_TV,
  418. }, {
  419. .name = "vp",
  420. .id = -1,
  421. .parent = &clk_h,
  422. .enable = s5pc1xx_clk_d12_ctrl,
  423. .ctrlbit = S5PC100_CLKGATE_D12_VP,
  424. }, {
  425. .name = "mixer",
  426. .id = -1,
  427. .parent = &clk_h,
  428. .enable = s5pc1xx_clk_d12_ctrl,
  429. .ctrlbit = S5PC100_CLKGATE_D12_MIXER,
  430. }, {
  431. .name = "hdmi",
  432. .id = -1,
  433. .parent = &clk_h,
  434. .enable = s5pc1xx_clk_d12_ctrl,
  435. .ctrlbit = S5PC100_CLKGATE_D12_HDMI,
  436. }, {
  437. .name = "mfc",
  438. .id = -1,
  439. .parent = &clk_h,
  440. .enable = s5pc1xx_clk_d12_ctrl,
  441. .ctrlbit = S5PC100_CLKGATE_D12_MFC,
  442. },
  443. /* System (D1_3) devices */
  444. {
  445. .name = "chipid",
  446. .id = -1,
  447. .parent = &clk_p,
  448. .enable = s5pc1xx_clk_d13_ctrl,
  449. .ctrlbit = S5PC100_CLKGATE_D13_CHIPID,
  450. }, {
  451. .name = "gpio",
  452. .id = -1,
  453. .parent = &clk_p,
  454. .enable = s5pc1xx_clk_d13_ctrl,
  455. .ctrlbit = S5PC100_CLKGATE_D13_GPIO,
  456. }, {
  457. .name = "apc",
  458. .id = -1,
  459. .parent = &clk_p,
  460. .enable = s5pc1xx_clk_d13_ctrl,
  461. .ctrlbit = S5PC100_CLKGATE_D13_APC,
  462. }, {
  463. .name = "iec",
  464. .id = -1,
  465. .parent = &clk_p,
  466. .enable = s5pc1xx_clk_d13_ctrl,
  467. .ctrlbit = S5PC100_CLKGATE_D13_IEC,
  468. }, {
  469. .name = "timers",
  470. .id = -1,
  471. .parent = &clk_p,
  472. .enable = s5pc1xx_clk_d13_ctrl,
  473. .ctrlbit = S5PC100_CLKGATE_D13_PWM,
  474. }, {
  475. .name = "systimer",
  476. .id = -1,
  477. .parent = &clk_p,
  478. .enable = s5pc1xx_clk_d13_ctrl,
  479. .ctrlbit = S5PC100_CLKGATE_D13_SYSTIMER,
  480. }, {
  481. .name = "watchdog",
  482. .id = -1,
  483. .parent = &clk_p,
  484. .enable = s5pc1xx_clk_d13_ctrl,
  485. .ctrlbit = S5PC100_CLKGATE_D13_WDT,
  486. }, {
  487. .name = "rtc",
  488. .id = -1,
  489. .parent = &clk_p,
  490. .enable = s5pc1xx_clk_d13_ctrl,
  491. .ctrlbit = S5PC100_CLKGATE_D13_RTC,
  492. },
  493. /* Connectivity (D1_4) devices */
  494. {
  495. .name = "uart",
  496. .id = 0,
  497. .parent = &clk_p,
  498. .enable = s5pc1xx_clk_d14_ctrl,
  499. .ctrlbit = S5PC100_CLKGATE_D14_UART0,
  500. }, {
  501. .name = "uart",
  502. .id = 1,
  503. .parent = &clk_p,
  504. .enable = s5pc1xx_clk_d14_ctrl,
  505. .ctrlbit = S5PC100_CLKGATE_D14_UART1,
  506. }, {
  507. .name = "uart",
  508. .id = 2,
  509. .parent = &clk_p,
  510. .enable = s5pc1xx_clk_d14_ctrl,
  511. .ctrlbit = S5PC100_CLKGATE_D14_UART2,
  512. }, {
  513. .name = "uart",
  514. .id = 3,
  515. .parent = &clk_p,
  516. .enable = s5pc1xx_clk_d14_ctrl,
  517. .ctrlbit = S5PC100_CLKGATE_D14_UART3,
  518. }, {
  519. .name = "i2c",
  520. .id = -1,
  521. .parent = &clk_p,
  522. .enable = s5pc1xx_clk_d14_ctrl,
  523. .ctrlbit = S5PC100_CLKGATE_D14_IIC,
  524. }, {
  525. .name = "hdmi-i2c",
  526. .id = -1,
  527. .parent = &clk_p,
  528. .enable = s5pc1xx_clk_d14_ctrl,
  529. .ctrlbit = S5PC100_CLKGATE_D14_HDMI_IIC,
  530. }, {
  531. .name = "spi",
  532. .id = 0,
  533. .parent = &clk_p,
  534. .enable = s5pc1xx_clk_d14_ctrl,
  535. .ctrlbit = S5PC100_CLKGATE_D14_SPI0,
  536. }, {
  537. .name = "spi",
  538. .id = 1,
  539. .parent = &clk_p,
  540. .enable = s5pc1xx_clk_d14_ctrl,
  541. .ctrlbit = S5PC100_CLKGATE_D14_SPI1,
  542. }, {
  543. .name = "spi",
  544. .id = 2,
  545. .parent = &clk_p,
  546. .enable = s5pc1xx_clk_d14_ctrl,
  547. .ctrlbit = S5PC100_CLKGATE_D14_SPI2,
  548. }, {
  549. .name = "irda",
  550. .id = -1,
  551. .parent = &clk_p,
  552. .enable = s5pc1xx_clk_d14_ctrl,
  553. .ctrlbit = S5PC100_CLKGATE_D14_IRDA,
  554. }, {
  555. .name = "hsitx",
  556. .id = -1,
  557. .parent = &clk_p,
  558. .enable = s5pc1xx_clk_d14_ctrl,
  559. .ctrlbit = S5PC100_CLKGATE_D14_HSITX,
  560. }, {
  561. .name = "hsirx",
  562. .id = -1,
  563. .parent = &clk_p,
  564. .enable = s5pc1xx_clk_d14_ctrl,
  565. .ctrlbit = S5PC100_CLKGATE_D14_HSIRX,
  566. },
  567. /* Audio (D1_5) devices */
  568. {
  569. .name = "iis",
  570. .id = 0,
  571. .parent = &clk_p,
  572. .enable = s5pc1xx_clk_d15_ctrl,
  573. .ctrlbit = S5PC100_CLKGATE_D15_IIS0,
  574. }, {
  575. .name = "iis",
  576. .id = 1,
  577. .parent = &clk_p,
  578. .enable = s5pc1xx_clk_d15_ctrl,
  579. .ctrlbit = S5PC100_CLKGATE_D15_IIS1,
  580. }, {
  581. .name = "iis",
  582. .id = 2,
  583. .parent = &clk_p,
  584. .enable = s5pc1xx_clk_d15_ctrl,
  585. .ctrlbit = S5PC100_CLKGATE_D15_IIS2,
  586. }, {
  587. .name = "ac97",
  588. .id = -1,
  589. .parent = &clk_p,
  590. .enable = s5pc1xx_clk_d15_ctrl,
  591. .ctrlbit = S5PC100_CLKGATE_D15_AC97,
  592. }, {
  593. .name = "pcm",
  594. .id = 0,
  595. .parent = &clk_p,
  596. .enable = s5pc1xx_clk_d15_ctrl,
  597. .ctrlbit = S5PC100_CLKGATE_D15_PCM0,
  598. }, {
  599. .name = "pcm",
  600. .id = 1,
  601. .parent = &clk_p,
  602. .enable = s5pc1xx_clk_d15_ctrl,
  603. .ctrlbit = S5PC100_CLKGATE_D15_PCM1,
  604. }, {
  605. .name = "spdif",
  606. .id = -1,
  607. .parent = &clk_p,
  608. .enable = s5pc1xx_clk_d15_ctrl,
  609. .ctrlbit = S5PC100_CLKGATE_D15_SPDIF,
  610. }, {
  611. .name = "adc",
  612. .id = -1,
  613. .parent = &clk_p,
  614. .enable = s5pc1xx_clk_d15_ctrl,
  615. .ctrlbit = S5PC100_CLKGATE_D15_TSADC,
  616. }, {
  617. .name = "keyif",
  618. .id = -1,
  619. .parent = &clk_p,
  620. .enable = s5pc1xx_clk_d15_ctrl,
  621. .ctrlbit = S5PC100_CLKGATE_D15_KEYIF,
  622. }, {
  623. .name = "cg",
  624. .id = -1,
  625. .parent = &clk_p,
  626. .enable = s5pc1xx_clk_d15_ctrl,
  627. .ctrlbit = S5PC100_CLKGATE_D15_CG,
  628. },
  629. /* Audio (D2_0) devices: all disabled */
  630. /* Special Clocks 1 */
  631. {
  632. .name = "sclk_hpm",
  633. .id = -1,
  634. .parent = NULL,
  635. .enable = s5pc1xx_sclk0_ctrl,
  636. .ctrlbit = S5PC1XX_CLKGATE_SCLK0_HPM,
  637. }, {
  638. .name = "sclk_onenand",
  639. .id = -1,
  640. .parent = NULL,
  641. .enable = s5pc1xx_sclk0_ctrl,
  642. .ctrlbit = S5PC100_CLKGATE_SCLK0_ONENAND,
  643. }, {
  644. .name = "sclk_spi_48",
  645. .id = 0,
  646. .parent = &clk_48m,
  647. .enable = s5pc1xx_sclk0_ctrl,
  648. .ctrlbit = S5PC100_CLKGATE_SCLK0_SPI0_48,
  649. }, {
  650. .name = "sclk_spi_48",
  651. .id = 1,
  652. .parent = &clk_48m,
  653. .enable = s5pc1xx_sclk0_ctrl,
  654. .ctrlbit = S5PC100_CLKGATE_SCLK0_SPI1_48,
  655. }, {
  656. .name = "sclk_spi_48",
  657. .id = 2,
  658. .parent = &clk_48m,
  659. .enable = s5pc1xx_sclk0_ctrl,
  660. .ctrlbit = S5PC100_CLKGATE_SCLK0_SPI2_48,
  661. }, {
  662. .name = "sclk_mmc_48",
  663. .id = 0,
  664. .parent = &clk_48m,
  665. .enable = s5pc1xx_sclk0_ctrl,
  666. .ctrlbit = S5PC100_CLKGATE_SCLK0_MMC0_48,
  667. }, {
  668. .name = "sclk_mmc_48",
  669. .id = 1,
  670. .parent = &clk_48m,
  671. .enable = s5pc1xx_sclk0_ctrl,
  672. .ctrlbit = S5PC100_CLKGATE_SCLK0_MMC1_48,
  673. }, {
  674. .name = "sclk_mmc_48",
  675. .id = 2,
  676. .parent = &clk_48m,
  677. .enable = s5pc1xx_sclk0_ctrl,
  678. .ctrlbit = S5PC100_CLKGATE_SCLK0_MMC2_48,
  679. },
  680. /* Special Clocks 2 */
  681. {
  682. .name = "sclk_tv_54",
  683. .id = -1,
  684. .parent = &clk_54m,
  685. .enable = s5pc1xx_sclk1_ctrl,
  686. .ctrlbit = S5PC100_CLKGATE_SCLK1_TV54,
  687. }, {
  688. .name = "sclk_vdac_54",
  689. .id = -1,
  690. .parent = &clk_54m,
  691. .enable = s5pc1xx_sclk1_ctrl,
  692. .ctrlbit = S5PC100_CLKGATE_SCLK1_VDAC54,
  693. }, {
  694. .name = "sclk_spdif",
  695. .id = -1,
  696. .parent = NULL,
  697. .enable = s5pc1xx_sclk1_ctrl,
  698. .ctrlbit = S5PC100_CLKGATE_SCLK1_SPDIF,
  699. },
  700. };
  701. void __init s5pc1xx_register_clocks(void)
  702. {
  703. struct clk *clkp;
  704. int ret;
  705. int ptr;
  706. clkp = init_clocks;
  707. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks); ptr++, clkp++) {
  708. ret = s3c24xx_register_clock(clkp);
  709. if (ret < 0) {
  710. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  711. clkp->name, ret);
  712. }
  713. }
  714. clkp = init_clocks_disable;
  715. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  716. ret = s3c24xx_register_clock(clkp);
  717. if (ret < 0) {
  718. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  719. clkp->name, ret);
  720. }
  721. (clkp->enable)(clkp, 0);
  722. }
  723. s3c_pwmclk_init();
  724. }
  725. static struct clk clk_fout_apll = {
  726. .name = "fout_apll",
  727. .id = -1,
  728. };
  729. static struct clk *clk_src_apll_list[] = {
  730. [0] = &clk_fin_apll,
  731. [1] = &clk_fout_apll,
  732. };
  733. static struct clk_sources clk_src_apll = {
  734. .sources = clk_src_apll_list,
  735. .nr_sources = ARRAY_SIZE(clk_src_apll_list),
  736. };
  737. static struct clksrc_clk clk_mout_apll = {
  738. .clk = {
  739. .name = "mout_apll",
  740. .id = -1,
  741. },
  742. .shift = S5PC1XX_CLKSRC0_APLL_SHIFT,
  743. .mask = S5PC1XX_CLKSRC0_APLL_MASK,
  744. .sources = &clk_src_apll,
  745. .reg_source = S5PC1XX_CLK_SRC0,
  746. };
  747. static struct clk clk_fout_epll = {
  748. .name = "fout_epll",
  749. .id = -1,
  750. };
  751. static struct clk *clk_src_epll_list[] = {
  752. [0] = &clk_fin_epll,
  753. [1] = &clk_fout_epll,
  754. };
  755. static struct clk_sources clk_src_epll = {
  756. .sources = clk_src_epll_list,
  757. .nr_sources = ARRAY_SIZE(clk_src_epll_list),
  758. };
  759. static struct clksrc_clk clk_mout_epll = {
  760. .clk = {
  761. .name = "mout_epll",
  762. .id = -1,
  763. },
  764. .shift = S5PC1XX_CLKSRC0_EPLL_SHIFT,
  765. .mask = S5PC1XX_CLKSRC0_EPLL_MASK,
  766. .sources = &clk_src_epll,
  767. .reg_source = S5PC1XX_CLK_SRC0,
  768. };
  769. static struct clk *clk_src_mpll_list[] = {
  770. [0] = &clk_fin_mpll,
  771. [1] = &clk_fout_mpll,
  772. };
  773. static struct clk_sources clk_src_mpll = {
  774. .sources = clk_src_mpll_list,
  775. .nr_sources = ARRAY_SIZE(clk_src_mpll_list),
  776. };
  777. static struct clksrc_clk clk_mout_mpll = {
  778. .clk = {
  779. .name = "mout_mpll",
  780. .id = -1,
  781. },
  782. .shift = S5PC1XX_CLKSRC0_MPLL_SHIFT,
  783. .mask = S5PC1XX_CLKSRC0_MPLL_MASK,
  784. .sources = &clk_src_mpll,
  785. .reg_source = S5PC1XX_CLK_SRC0,
  786. };
  787. static unsigned long s5pc1xx_clk_doutmpll_get_rate(struct clk *clk)
  788. {
  789. unsigned long rate = clk_get_rate(clk->parent);
  790. unsigned long clkdiv;
  791. printk(KERN_DEBUG "%s: parent is %ld\n", __func__, rate);
  792. clkdiv = __raw_readl(S5PC1XX_CLK_DIV1) & S5PC100_CLKDIV1_MPLL_MASK;
  793. rate /= (clkdiv >> S5PC100_CLKDIV1_MPLL_SHIFT) + 1;
  794. return rate;
  795. }
  796. static struct clk clk_dout_mpll = {
  797. .name = "dout_mpll",
  798. .id = -1,
  799. .parent = &clk_mout_mpll.clk,
  800. .get_rate = s5pc1xx_clk_doutmpll_get_rate,
  801. };
  802. static unsigned long s5pc1xx_clk_doutmpll2_get_rate(struct clk *clk)
  803. {
  804. unsigned long rate = clk_get_rate(clk->parent);
  805. unsigned long clkdiv;
  806. printk(KERN_DEBUG "%s: parent is %ld\n", __func__, rate);
  807. clkdiv = __raw_readl(S5PC1XX_CLK_DIV1) & S5PC100_CLKDIV1_MPLL2_MASK;
  808. rate /= (clkdiv >> S5PC100_CLKDIV1_MPLL2_SHIFT) + 1;
  809. return rate;
  810. }
  811. struct clk clk_dout_mpll2 = {
  812. .name = "dout_mpll2",
  813. .id = -1,
  814. .parent = &clk_mout_mpll.clk,
  815. .get_rate = s5pc1xx_clk_doutmpll2_get_rate,
  816. };
  817. static struct clk *clkset_uart_list[] = {
  818. &clk_mout_epll.clk,
  819. &clk_dout_mpll,
  820. NULL,
  821. NULL
  822. };
  823. static struct clk_sources clkset_uart = {
  824. .sources = clkset_uart_list,
  825. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  826. };
  827. static inline struct clksrc_clk *to_clksrc(struct clk *clk)
  828. {
  829. return container_of(clk, struct clksrc_clk, clk);
  830. }
  831. static unsigned long s5pc1xx_getrate_clksrc(struct clk *clk)
  832. {
  833. struct clksrc_clk *sclk = to_clksrc(clk);
  834. unsigned long rate = clk_get_rate(clk->parent);
  835. u32 clkdiv = __raw_readl(sclk->reg_divider);
  836. clkdiv >>= sclk->divider_shift;
  837. clkdiv &= 0xf;
  838. clkdiv++;
  839. rate /= clkdiv;
  840. return rate;
  841. }
  842. static int s5pc1xx_setrate_clksrc(struct clk *clk, unsigned long rate)
  843. {
  844. struct clksrc_clk *sclk = to_clksrc(clk);
  845. void __iomem *reg = sclk->reg_divider;
  846. unsigned int div;
  847. u32 val;
  848. rate = clk_round_rate(clk, rate);
  849. div = clk_get_rate(clk->parent) / rate;
  850. if (div > 16)
  851. return -EINVAL;
  852. val = __raw_readl(reg);
  853. val &= ~(0xf << sclk->shift);
  854. val |= (div - 1) << sclk->shift;
  855. __raw_writel(val, reg);
  856. return 0;
  857. }
  858. static int s5pc1xx_setparent_clksrc(struct clk *clk, struct clk *parent)
  859. {
  860. struct clksrc_clk *sclk = to_clksrc(clk);
  861. struct clk_sources *srcs = sclk->sources;
  862. u32 clksrc = __raw_readl(sclk->reg_source);
  863. int src_nr = -1;
  864. int ptr;
  865. for (ptr = 0; ptr < srcs->nr_sources; ptr++)
  866. if (srcs->sources[ptr] == parent) {
  867. src_nr = ptr;
  868. break;
  869. }
  870. if (src_nr >= 0) {
  871. clksrc &= ~sclk->mask;
  872. clksrc |= src_nr << sclk->shift;
  873. __raw_writel(clksrc, sclk->reg_source);
  874. return 0;
  875. }
  876. return -EINVAL;
  877. }
  878. static unsigned long s5pc1xx_roundrate_clksrc(struct clk *clk,
  879. unsigned long rate)
  880. {
  881. unsigned long parent_rate = clk_get_rate(clk->parent);
  882. int div;
  883. if (rate > parent_rate)
  884. rate = parent_rate;
  885. else {
  886. div = rate / parent_rate;
  887. if (div == 0)
  888. div = 1;
  889. if (div > 16)
  890. div = 16;
  891. rate = parent_rate / div;
  892. }
  893. return rate;
  894. }
  895. static struct clksrc_clk clk_uart_uclk1 = {
  896. .clk = {
  897. .name = "uclk1",
  898. .id = -1,
  899. .ctrlbit = S5PC100_CLKGATE_SCLK0_UART,
  900. .enable = s5pc1xx_sclk0_ctrl,
  901. .set_parent = s5pc1xx_setparent_clksrc,
  902. .get_rate = s5pc1xx_getrate_clksrc,
  903. .set_rate = s5pc1xx_setrate_clksrc,
  904. .round_rate = s5pc1xx_roundrate_clksrc,
  905. },
  906. .shift = S5PC100_CLKSRC1_UART_SHIFT,
  907. .mask = S5PC100_CLKSRC1_UART_MASK,
  908. .sources = &clkset_uart,
  909. .divider_shift = S5PC100_CLKDIV2_UART_SHIFT,
  910. .reg_divider = S5PC1XX_CLK_DIV2,
  911. .reg_source = S5PC1XX_CLK_SRC1,
  912. };
  913. /* Clock initialisation code */
  914. static struct clksrc_clk *init_parents[] = {
  915. &clk_mout_apll,
  916. &clk_mout_epll,
  917. &clk_mout_mpll,
  918. &clk_uart_uclk1,
  919. };
  920. static void __init_or_cpufreq s5pc1xx_set_clksrc(struct clksrc_clk *clk)
  921. {
  922. struct clk_sources *srcs = clk->sources;
  923. u32 clksrc = __raw_readl(clk->reg_source);
  924. clksrc &= clk->mask;
  925. clksrc >>= clk->shift;
  926. if (clksrc > srcs->nr_sources || !srcs->sources[clksrc]) {
  927. printk(KERN_ERR "%s: bad source %d\n",
  928. clk->clk.name, clksrc);
  929. return;
  930. }
  931. clk->clk.parent = srcs->sources[clksrc];
  932. printk(KERN_INFO "%s: source is %s (%d), rate is %ld\n",
  933. clk->clk.name, clk->clk.parent->name, clksrc,
  934. clk_get_rate(&clk->clk));
  935. }
  936. #define GET_DIV(clk, field) ((((clk) & field##_MASK) >> field##_SHIFT) + 1)
  937. void __init_or_cpufreq s5pc100_setup_clocks(void)
  938. {
  939. struct clk *xtal_clk;
  940. unsigned long xtal;
  941. unsigned long armclk;
  942. unsigned long hclkd0;
  943. unsigned long hclk;
  944. unsigned long pclkd0;
  945. unsigned long pclk;
  946. unsigned long apll;
  947. unsigned long mpll;
  948. unsigned long hpll;
  949. unsigned long epll;
  950. unsigned int ptr;
  951. u32 clkdiv0, clkdiv1;
  952. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  953. clkdiv0 = __raw_readl(S5PC1XX_CLK_DIV0);
  954. clkdiv1 = __raw_readl(S5PC1XX_CLK_DIV1);
  955. printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
  956. __func__, clkdiv0, clkdiv1);
  957. xtal_clk = clk_get(NULL, "xtal");
  958. BUG_ON(IS_ERR(xtal_clk));
  959. xtal = clk_get_rate(xtal_clk);
  960. clk_put(xtal_clk);
  961. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  962. apll = s5pc1xx_get_pll(xtal, __raw_readl(S5PC1XX_APLL_CON));
  963. mpll = s5pc1xx_get_pll(xtal, __raw_readl(S5PC1XX_MPLL_CON));
  964. epll = s5pc1xx_get_pll(xtal, __raw_readl(S5PC1XX_EPLL_CON));
  965. hpll = s5pc1xx_get_pll(xtal, __raw_readl(S5PC100_HPLL_CON));
  966. printk(KERN_INFO "S5PC100: PLL settings, A=%ld, M=%ld, E=%ld, H=%ld\n",
  967. apll, mpll, epll, hpll);
  968. armclk = apll / GET_DIV(clkdiv0, S5PC1XX_CLKDIV0_APLL);
  969. armclk = armclk / GET_DIV(clkdiv0, S5PC100_CLKDIV0_ARM);
  970. hclkd0 = armclk / GET_DIV(clkdiv0, S5PC100_CLKDIV0_D0);
  971. pclkd0 = hclkd0 / GET_DIV(clkdiv0, S5PC100_CLKDIV0_PCLKD0);
  972. hclk = mpll / GET_DIV(clkdiv1, S5PC100_CLKDIV1_D1);
  973. pclk = hclk / GET_DIV(clkdiv1, S5PC100_CLKDIV1_PCLKD1);
  974. printk(KERN_INFO "S5PC100: ARMCLK=%ld, HCLKD0=%ld, PCLKD0=%ld, HCLK=%ld, PCLK=%ld\n",
  975. armclk, hclkd0, pclkd0, hclk, pclk);
  976. clk_fout_apll.rate = apll;
  977. clk_fout_mpll.rate = mpll;
  978. clk_fout_epll.rate = epll;
  979. clk_fout_apll.rate = apll;
  980. clk_h.rate = hclk;
  981. clk_p.rate = pclk;
  982. for (ptr = 0; ptr < ARRAY_SIZE(init_parents); ptr++)
  983. s5pc1xx_set_clksrc(init_parents[ptr]);
  984. }
  985. static struct clk *clks[] __initdata = {
  986. &clk_ext_xtal_mux,
  987. &clk_mout_epll.clk,
  988. &clk_fout_epll,
  989. &clk_mout_mpll.clk,
  990. &clk_dout_mpll,
  991. &clk_uart_uclk1.clk,
  992. &clk_ext,
  993. &clk_epll,
  994. &clk_27m,
  995. &clk_48m,
  996. &clk_54m,
  997. };
  998. void __init s5pc100_register_clocks(void)
  999. {
  1000. struct clk *clkp;
  1001. int ret;
  1002. int ptr;
  1003. for (ptr = 0; ptr < ARRAY_SIZE(clks); ptr++) {
  1004. clkp = clks[ptr];
  1005. ret = s3c24xx_register_clock(clkp);
  1006. if (ret < 0) {
  1007. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  1008. clkp->name, ret);
  1009. }
  1010. }
  1011. clk_mpll.parent = &clk_mout_mpll.clk;
  1012. clk_epll.parent = &clk_mout_epll.clk;
  1013. }